Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.23
      1  1.23  briggs /*	$NetBSD: cpu.h,v 1.23 1995/07/06 13:25:30 briggs Exp $	*/
      2  1.16     cgd 
      3   1.1  briggs /*
      4   1.1  briggs  * Copyright (c) 1988 University of Utah.
      5   1.1  briggs  * Copyright (c) 1982, 1990 The Regents of the University of California.
      6   1.1  briggs  * All rights reserved.
      7   1.1  briggs  *
      8   1.1  briggs  * This code is derived from software contributed to Berkeley by
      9   1.1  briggs  * the Systems Programming Group of the University of Utah Computer
     10   1.1  briggs  * Science Department.
     11   1.1  briggs  *
     12   1.1  briggs  * Redistribution and use in source and binary forms, with or without
     13   1.1  briggs  * modification, are permitted provided that the following conditions
     14   1.1  briggs  * are met:
     15   1.1  briggs  * 1. Redistributions of source code must retain the above copyright
     16   1.1  briggs  *    notice, this list of conditions and the following disclaimer.
     17   1.1  briggs  * 2. Redistributions in binary form must reproduce the above copyright
     18   1.1  briggs  *    notice, this list of conditions and the following disclaimer in the
     19   1.1  briggs  *    documentation and/or other materials provided with the distribution.
     20   1.1  briggs  * 3. All advertising materials mentioning features or use of this software
     21   1.1  briggs  *    must display the following acknowledgement:
     22   1.1  briggs  *	This product includes software developed by the University of
     23   1.1  briggs  *	California, Berkeley and its contributors.
     24   1.1  briggs  * 4. Neither the name of the University nor the names of its contributors
     25   1.1  briggs  *    may be used to endorse or promote products derived from this software
     26   1.1  briggs  *    without specific prior written permission.
     27   1.1  briggs  *
     28   1.1  briggs  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     29   1.1  briggs  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     30   1.1  briggs  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     31   1.1  briggs  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     32   1.1  briggs  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     33   1.1  briggs  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     34   1.1  briggs  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     35   1.1  briggs  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     36   1.1  briggs  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     37   1.1  briggs  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     38   1.1  briggs  * SUCH DAMAGE.
     39   1.1  briggs  */
     40   1.2  briggs 
     41   1.2  briggs /*
     42   1.2  briggs  *	Copyright (c) 1992, 1993 BCDL Labs.  All rights reserved.
     43   1.2  briggs  *	Allen Briggs, Chris Caputo, Michael Finch, Brad Grantham, Lawrence Kesteloot
     44   1.2  briggs 
     45   1.2  briggs  *	Redistribution of this source code or any part thereof is permitted,
     46   1.2  briggs  *	 provided that the following conditions are met:
     47   1.2  briggs  *	1) Utilized source contains the copyright message above, this list
     48   1.2  briggs  *	 of conditions, and the following disclaimer.
     49   1.2  briggs  *	2) Binary objects containing compiled source reproduce the
     50   1.2  briggs  *	 copyright notice above on startup.
     51   1.1  briggs  *
     52   1.2  briggs  *	CAVEAT: This source code is provided "as-is" by BCDL Labs, and any
     53   1.2  briggs  *	 warranties of ANY kind are disclaimed.  We don't even claim that it
     54   1.2  briggs  *	 won't crash your hard disk.  Basically, we want a little credit if
     55   1.2  briggs  *	 it works, but we don't want to get mail-bombed if it doesn't.
     56   1.1  briggs  */
     57   1.1  briggs 
     58   1.1  briggs /*
     59   1.1  briggs  * from: Utah $Hdr: cpu.h 1.16 91/03/25$
     60   1.1  briggs  *
     61  1.16     cgd  *	@(#)cpu.h	7.7 (Berkeley) 6/27/91
     62   1.1  briggs  */
     63   1.1  briggs 
     64   1.1  briggs /*
     65   1.1  briggs    ALICE
     66   1.1  briggs 	BG -- Sat May 23 23:58:23 EDT 1992
     67   1.3  briggs 	Exported defines and stuff unique to mac68k.
     68   1.3  briggs    A lot of this stuff is really specific to the m68k, not just the macs,
     69   1.3  briggs    but there isn't time to do anything about that right now...
     70   1.1  briggs  */
     71   1.1  briggs 
     72   1.8  briggs #ifndef _MACHINE_CPU_H_
     73   1.8  briggs #define _MACHINE_CPU_H_	1
     74   1.8  briggs 
     75   1.1  briggs /*
     76   1.1  briggs  * definitions of cpu-dependent requirements
     77   1.1  briggs  * referenced in generic code
     78   1.1  briggs  */
     79  1.11  briggs #define	cpu_swapin(p)			/* nothing */
     80  1.11  briggs #define	cpu_wait(p)			/* nothing */
     81  1.11  briggs #define cpu_setstack(p, ap)		(p)->p_md.md_regs[SP] = ap
     82  1.22  briggs #define	cpu_swapout(p)
     83   1.1  briggs 
     84   1.1  briggs /*
     85   1.1  briggs  * Arguments to hardclock, softclock and gatherstats
     86   1.1  briggs  * encapsulate the previous machine state in an opaque
     87   1.1  briggs  * clockframe; for hp300, use just what the hardware
     88   1.1  briggs  * leaves on the stack.
     89   1.1  briggs  */
     90   1.1  briggs 
     91  1.10  briggs struct clockframe {
     92  1.11  briggs 	u_short	sr;
     93  1.11  briggs 	u_long	pc;
     94  1.11  briggs 	u_short	vo;
     95  1.10  briggs };
     96   1.1  briggs 
     97  1.11  briggs #define	CLKF_USERMODE(framep)	(((framep)->sr & PSL_S) == 0)
     98  1.11  briggs #define	CLKF_BASEPRI(framep)	(((framep)->sr & PSL_IPL) == 0)
     99   1.1  briggs #define	CLKF_PC(framep)		((framep)->pc)
    100  1.11  briggs #define	CLKF_INTR(framep)	(0) /* XXX should use PSL_M (see hp300) */
    101   1.1  briggs 
    102   1.1  briggs /*
    103   1.1  briggs  * Preempt the current process if in interrupt from user mode,
    104   1.1  briggs  * or after the current trap/syscall if in system mode.
    105   1.1  briggs  */
    106   1.1  briggs #define	need_resched()	{ want_resched++; aston(); }
    107   1.1  briggs 
    108   1.1  briggs /*
    109   1.1  briggs  * Give a profiling tick to the current process from the softclock
    110   1.1  briggs  * interrupt.  Request an ast to send us through trap(),
    111   1.1  briggs  * marking the proc as needing a profiling tick.
    112   1.1  briggs  */
    113  1.10  briggs #define	need_proftick(p)	( (p)->p_flag |= P_OWEUPC, aston() )
    114   1.1  briggs 
    115   1.1  briggs /*
    116   1.1  briggs  * Notify the current process (p) that it has a signal pending,
    117   1.1  briggs  * process as soon as possible.
    118   1.1  briggs  */
    119   1.1  briggs #define	signotify(p)	aston()
    120   1.1  briggs 
    121   1.1  briggs #define aston() (astpending++)
    122   1.1  briggs 
    123  1.22  briggs int	astpending;	/* need to trap before returning to user mode */
    124  1.22  briggs int	want_resched;	/* resched() was called */
    125   1.1  briggs 
    126   1.1  briggs /*
    127   1.1  briggs  * simulated software interrupt register
    128   1.1  briggs  */
    129   1.1  briggs extern unsigned char ssir;
    130   1.1  briggs 
    131   1.1  briggs #define SIR_NET		0x1
    132   1.1  briggs #define SIR_CLOCK	0x2
    133   1.2  briggs #define SIR_SERIAL	0x4
    134   1.1  briggs 
    135   1.1  briggs #define siroff(x)	ssir &= ~(x)
    136   1.1  briggs #define setsoftnet()	ssir |= SIR_NET
    137   1.1  briggs #define setsoftclock()	ssir |= SIR_CLOCK
    138   1.2  briggs #define setsoftserial()	ssir |= SIR_SERIAL
    139   1.1  briggs 
    140  1.11  briggs #define CPU_CONSDEV	1
    141  1.11  briggs #define CPU_MAXID	2
    142  1.11  briggs 
    143  1.11  briggs #define CTL_MACHDEP_NAMES { \
    144  1.11  briggs 	{ 0, 0 }, \
    145  1.11  briggs 	{ "console_device", CTLTYPE_STRUCT }, \
    146  1.11  briggs }
    147   1.1  briggs 
    148   1.7  briggs /* values for machineid --
    149   1.7  briggs  * 	These are equivalent to the MacOS Gestalt values. */
    150   1.7  briggs #define MACH_MACII		6
    151   1.7  briggs #define MACH_MACIIX		7
    152   1.7  briggs #define MACH_MACIICX		8
    153   1.2  briggs #define MACH_MACSE30		9
    154   1.7  briggs #define MACH_MACIICI		11
    155   1.7  briggs #define MACH_MACIIFX		13
    156   1.7  briggs #define MACH_MACIISI		18
    157   1.5  briggs #define MACH_MACQ900		20
    158   1.5  briggs #define MACH_MACPB170		21
    159   1.5  briggs #define MACH_MACQ700		22
    160   1.7  briggs #define MACH_MACCLASSICII	23
    161   1.7  briggs #define MACH_MACPB100		24
    162   1.5  briggs #define MACH_MACPB140		25
    163   1.7  briggs #define MACH_MACQ950		26
    164   1.7  briggs #define MACH_MACLCIII		27
    165   1.7  briggs #define MACH_MACPB210		29
    166   1.7  briggs #define MACH_MACC650		30
    167   1.7  briggs #define MACH_MACPB230		32
    168   1.7  briggs #define MACH_MACPB180		33
    169   1.7  briggs #define MACH_MACPB160		34
    170   1.7  briggs #define MACH_MACQ800		35
    171   1.7  briggs #define MACH_MACQ650		36
    172   1.6  briggs #define MACH_MACLCII		37
    173   1.7  briggs #define MACH_MACPB250		38
    174   1.7  briggs #define MACH_MACIIVI		44
    175   1.7  briggs #define MACH_MACP600		45
    176   1.7  briggs #define MACH_MACIIVX		48
    177   1.7  briggs #define MACH_MACCCLASSIC	49
    178   1.7  briggs #define MACH_MACPB165C		50
    179   1.7  briggs #define MACH_MACC610		52
    180   1.7  briggs #define MACH_MACQ610		53
    181   1.7  briggs #define MACH_MACPB145		54
    182   1.7  briggs #define MACH_MACLC520		56
    183   1.7  briggs #define MACH_MACC660AV		60
    184   1.7  briggs #define MACH_MACP460		62
    185   1.7  briggs #define MACH_MACPB180C		71
    186   1.7  briggs #define MACH_MACPB270		77
    187   1.7  briggs #define MACH_MACQ840AV		78
    188   1.7  briggs #define MACH_MACP550		80
    189   1.7  briggs #define MACH_MACPB165		84
    190   1.7  briggs #define MACH_MACTV		88
    191   1.7  briggs #define MACH_MACLC475		89
    192   1.7  briggs #define MACH_MACLC575		92
    193   1.7  briggs #define MACH_MACQ605		94
    194   1.1  briggs 
    195  1.13  briggs /*
    196  1.13  briggs  * Machine classes.  These define subsets of the above machines.
    197  1.13  briggs  */
    198  1.13  briggs #define MACH_CLASSH	0x0000	/* Hopeless cases... */
    199  1.13  briggs #define MACH_CLASSII	0x0001	/* MacII class */
    200  1.17  briggs #define MACH_CLASSIIci	0x0002	/* Have RBV, but no Egret */
    201  1.17  briggs #define MACH_CLASSIIsi	0x0003	/* Similar to IIci -- Have Egret. */
    202  1.13  briggs #define MACH_CLASSIIfx	0x0004	/* The IIfx is in a class by itself. */
    203  1.13  briggs #define MACH_CLASSPB	0x0008	/* Powerbooks.  Power management. */
    204  1.13  briggs #define MACH_CLASSLC	0x0010	/* Low-Cost/Performa/Wal-Mart Macs. */
    205  1.13  briggs #define MACH_CLASSQ	0x0100	/* Centris/Quadras. */
    206  1.13  briggs 
    207   1.1  briggs #define MACH_68020	0
    208   1.1  briggs #define MACH_68030	1
    209   1.1  briggs #define MACH_68040	2
    210   1.1  briggs #define MACH_PENTIUM	3	/* 66 and 99 MHz versions *only* */
    211   1.1  briggs 
    212   1.8  briggs /* Defines for mmutype */
    213  1.12  briggs #define MMU_68040	-2
    214  1.12  briggs #define MMU_68030	-1
    215  1.12  briggs /* #define MMU_HP	0    Just a reminder as to where this came from. */
    216  1.12  briggs #define MMU_68851	1
    217   1.8  briggs 
    218  1.18  briggs #ifdef _KERNEL
    219  1.13  briggs struct mac68k_machine_S {
    220  1.13  briggs 	int			cpu_model_index;
    221  1.13  briggs 	/*
    222  1.13  briggs 	 * Misc. info from booter.
    223  1.13  briggs 	 */
    224  1.13  briggs 	int			machineid;
    225  1.13  briggs 	int			mach_processor;
    226  1.13  briggs 	int			mach_memsize;
    227  1.13  briggs 	int			booter_version;
    228  1.13  briggs 	/*
    229  1.13  briggs 	 * Debugging flags.
    230  1.13  briggs 	 */
    231  1.13  briggs 	int			do_graybars;
    232  1.13  briggs 	int			serial_boot_echo;
    233  1.15  briggs 	int			serial_console;
    234  1.13  briggs 	/*
    235  1.13  briggs 	 * Misc. hardware info.
    236  1.13  briggs 	 */
    237  1.13  briggs 	int			scsi80;		/* Has NCR 5380 */
    238  1.13  briggs 	int			scsi96;		/* Has NCR 53C96 */
    239  1.13  briggs 	int			scsi96_2;	/* Has 2nd 53C96 */
    240  1.14  briggs 	int			sonic;		/* Has SONIC e-net */
    241  1.13  briggs 
    242  1.13  briggs 	int			sccClkConst;	/* "Constant" for SCC bps */
    243  1.13  briggs };
    244  1.13  briggs 
    245  1.17  briggs 	/* What kind of model is this */
    246  1.17  briggs struct cpu_model_info {
    247  1.17  briggs 	int	machineid;	/* MacOS Gestalt value. */
    248  1.17  briggs 	char	*model_major;	/* Make this distinction to save a few */
    249  1.17  briggs 	char	*model_minor;	/*      bytes--might be useful, too. */
    250  1.17  briggs 	int	class;		/* Rough class of machine. */
    251  1.17  briggs 	  /* forwarded romvec_s is defined in mac68k/macrom.h */
    252  1.17  briggs 	struct romvec_s *rom_vectors; /* Pointer to our known rom vectors */
    253  1.17  briggs };
    254  1.17  briggs extern struct cpu_model_info *current_mac_model;
    255  1.17  briggs 
    256  1.13  briggs extern unsigned long		IOBase;		/* Base address of I/O */
    257  1.13  briggs extern unsigned long		NuBusBase;	/* Base address of NuBus */
    258  1.11  briggs 
    259  1.13  briggs extern  struct mac68k_machine_S	mac68k_machine;
    260  1.13  briggs extern	int			mmutype, cpu040;
    261  1.13  briggs extern	unsigned long		load_addr      ;
    262  1.18  briggs #endif /* _KERNEL */
    263   1.1  briggs 
    264   1.1  briggs /* physical memory sections */
    265  1.17  briggs #define	ROMBASE		(0x40800000)
    266  1.22  briggs #define	ROMLEN		(0x01000000)		/* 16MB should be plenty! */
    267  1.22  briggs #define	ROMMAPSIZE	btoc(ROMLEN)		/* 16k of page tables.  */
    268  1.13  briggs 
    269  1.13  briggs /* This should not be used.  Use IOBase, instead. */
    270  1.13  briggs #define INTIOBASE	(0x50000000)
    271  1.13  briggs 
    272  1.13  briggs #define INTIOTOP	(IOBase+0x01000000)
    273  1.13  briggs #define IIOMAPSIZE	btoc(0x01000000)
    274   1.1  briggs 
    275  1.23  briggs /* XXX -- Need to do something about superspace.
    276  1.23  briggs  * Technically, NuBus superspace starts at 0x60000000, but no
    277  1.23  briggs  * known Macintosh has used any slot lower numbered than 9, and
    278  1.23  briggs  * the super space is defined as 0xS000 0000 through 0xSFFF FFFF
    279  1.23  briggs  * where S is the slot number--ranging from 0x9 - 0xE.
    280  1.23  briggs  */
    281  1.23  briggs #define	NBSBASE		0x90000000
    282   1.1  briggs #define	NBSTOP		0xF0000000
    283   1.1  briggs #define NBBASE		0xF9000000	/* NUBUS space */
    284   1.1  briggs #define NBTOP		0xFF000000	/* NUBUS space */
    285   1.1  briggs #define NBMAPSIZE	btoc(NBTOP-NBBASE)	/* ~ 96 megs */
    286   1.1  briggs #define NBMEMSIZE	0x01000000	/* 16 megs per card */
    287   1.1  briggs #define NBROMOFFSET	0x00FF0000	/* Last 64K == ROM */
    288   1.1  briggs 
    289   1.1  briggs /*
    290   1.1  briggs  * 68851 and 68030 MMU
    291   1.1  briggs  */
    292   1.1  briggs #define	PMMU_LVLMASK	0x0007
    293   1.1  briggs #define	PMMU_INV	0x0400
    294   1.1  briggs #define	PMMU_WP		0x0800
    295   1.1  briggs #define	PMMU_ALV	0x1000
    296   1.1  briggs #define	PMMU_SO		0x2000
    297   1.1  briggs #define	PMMU_LV		0x4000
    298   1.1  briggs #define	PMMU_BE		0x8000
    299   1.1  briggs #define	PMMU_FAULT	(PMMU_WP|PMMU_INV)
    300   1.1  briggs 
    301  1.22  briggs /*
    302  1.22  briggs  * 68040 MMU
    303  1.22  briggs  */
    304  1.22  briggs #define MMU4_RES	0x001
    305  1.22  briggs #define MMU4_TTR	0x002
    306  1.22  briggs #define MMU4_WP		0x004
    307  1.22  briggs #define MMU4_MOD	0x010
    308  1.22  briggs #define MMU4_CMMASK	0x060
    309  1.22  briggs #define MMU4_SUP	0x080
    310  1.22  briggs #define MMU4_U0		0x100
    311  1.22  briggs #define MMU4_U1		0x200
    312  1.22  briggs #define MMU4_GLB	0x400
    313  1.22  briggs #define MMU4_BE		0x800
    314  1.22  briggs 
    315   1.1  briggs /* 680X0 function codes */
    316   1.1  briggs #define	FC_USERD	1	/* user data space */
    317   1.1  briggs #define	FC_USERP	2	/* user program space */
    318   1.1  briggs #define	FC_SUPERD	5	/* supervisor data space */
    319   1.1  briggs #define	FC_SUPERP	6	/* supervisor program space */
    320   1.1  briggs #define	FC_CPU		7	/* CPU space */
    321   1.1  briggs 
    322   1.1  briggs /* fields in the 68020 cache control register */
    323   1.1  briggs #define	IC_ENABLE	0x0001	/* enable instruction cache */
    324   1.1  briggs #define	IC_FREEZE	0x0002	/* freeze instruction cache */
    325   1.1  briggs #define	IC_CE		0x0004	/* clear instruction cache entry */
    326   1.1  briggs #define	IC_CLR		0x0008	/* clear entire instruction cache */
    327   1.1  briggs 
    328   1.1  briggs /* additional fields in the 68030 cache control register */
    329   1.1  briggs #define	IC_BE		0x0010	/* instruction burst enable */
    330   1.1  briggs #define	DC_ENABLE	0x0100	/* data cache enable */
    331   1.1  briggs #define	DC_FREEZE	0x0200	/* data cache freeze */
    332   1.1  briggs #define	DC_CE		0x0400	/* clear data cache entry */
    333   1.1  briggs #define	DC_CLR		0x0800	/* clear entire data cache */
    334   1.1  briggs #define	DC_BE		0x1000	/* data burst enable */
    335   1.1  briggs #define	DC_WA		0x2000	/* write allocate */
    336   1.1  briggs 
    337   1.1  briggs #define	CACHE_ON	(DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
    338   1.1  briggs #define	CACHE_OFF	(DC_CLR|IC_CLR)
    339   1.1  briggs #define	CACHE_CLR	(CACHE_ON)
    340   1.1  briggs #define	IC_CLEAR	(DC_WA|DC_BE|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
    341   1.1  briggs #define	DC_CLEAR	(DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_ENABLE)
    342   1.8  briggs 
    343  1.22  briggs /* 68040 cache control register */
    344  1.22  briggs #define IC4_ENABLE	0x00008000	/* enable instruction cache */
    345  1.22  briggs #define DC4_ENABLE	0x80000000	/* enable data cache */
    346  1.22  briggs 
    347  1.22  briggs #define CACHE4_ON	(IC4_ENABLE|DC4_ENABLE)
    348  1.22  briggs #define CACHE4_OFF	0x00000000
    349   1.8  briggs 
    350   1.8  briggs #endif	/* !_MACHINE_CPU_H_ */
    351