cpu.h revision 1.63 1 1.63 thorpej /* $NetBSD: cpu.h,v 1.63 1999/08/10 21:08:07 thorpej Exp $ */
2 1.16 cgd
3 1.1 briggs /*
4 1.1 briggs * Copyright (c) 1988 University of Utah.
5 1.1 briggs * Copyright (c) 1982, 1990 The Regents of the University of California.
6 1.1 briggs * All rights reserved.
7 1.1 briggs *
8 1.1 briggs * This code is derived from software contributed to Berkeley by
9 1.1 briggs * the Systems Programming Group of the University of Utah Computer
10 1.1 briggs * Science Department.
11 1.1 briggs *
12 1.1 briggs * Redistribution and use in source and binary forms, with or without
13 1.1 briggs * modification, are permitted provided that the following conditions
14 1.1 briggs * are met:
15 1.1 briggs * 1. Redistributions of source code must retain the above copyright
16 1.1 briggs * notice, this list of conditions and the following disclaimer.
17 1.1 briggs * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 briggs * notice, this list of conditions and the following disclaimer in the
19 1.1 briggs * documentation and/or other materials provided with the distribution.
20 1.1 briggs * 3. All advertising materials mentioning features or use of this software
21 1.1 briggs * must display the following acknowledgement:
22 1.1 briggs * This product includes software developed by the University of
23 1.1 briggs * California, Berkeley and its contributors.
24 1.1 briggs * 4. Neither the name of the University nor the names of its contributors
25 1.1 briggs * may be used to endorse or promote products derived from this software
26 1.1 briggs * without specific prior written permission.
27 1.1 briggs *
28 1.1 briggs * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
29 1.1 briggs * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
30 1.1 briggs * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
31 1.1 briggs * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
32 1.1 briggs * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
33 1.1 briggs * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
34 1.1 briggs * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
35 1.1 briggs * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
36 1.1 briggs * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
37 1.1 briggs * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
38 1.1 briggs * SUCH DAMAGE.
39 1.1 briggs */
40 1.2 briggs
41 1.2 briggs /*
42 1.2 briggs * Copyright (c) 1992, 1993 BCDL Labs. All rights reserved.
43 1.2 briggs * Allen Briggs, Chris Caputo, Michael Finch, Brad Grantham, Lawrence Kesteloot
44 1.2 briggs
45 1.2 briggs * Redistribution of this source code or any part thereof is permitted,
46 1.2 briggs * provided that the following conditions are met:
47 1.2 briggs * 1) Utilized source contains the copyright message above, this list
48 1.2 briggs * of conditions, and the following disclaimer.
49 1.2 briggs * 2) Binary objects containing compiled source reproduce the
50 1.2 briggs * copyright notice above on startup.
51 1.1 briggs *
52 1.2 briggs * CAVEAT: This source code is provided "as-is" by BCDL Labs, and any
53 1.2 briggs * warranties of ANY kind are disclaimed. We don't even claim that it
54 1.2 briggs * won't crash your hard disk. Basically, we want a little credit if
55 1.2 briggs * it works, but we don't want to get mail-bombed if it doesn't.
56 1.1 briggs */
57 1.1 briggs
58 1.1 briggs /*
59 1.1 briggs * from: Utah $Hdr: cpu.h 1.16 91/03/25$
60 1.1 briggs *
61 1.16 cgd * @(#)cpu.h 7.7 (Berkeley) 6/27/91
62 1.1 briggs */
63 1.1 briggs
64 1.29 briggs #ifndef _CPU_MACHINE_
65 1.29 briggs #define _CPU_MACHINE_
66 1.32 briggs
67 1.48 scottr /*
68 1.48 scottr * Exported definitions unique to mac68k/68k cpu support.
69 1.48 scottr */
70 1.8 briggs
71 1.1 briggs /*
72 1.41 thorpej * Get common m68k definitions.
73 1.41 thorpej */
74 1.41 thorpej #include <m68k/cpu.h>
75 1.41 thorpej #define M68K_MMU_MOTOROLA
76 1.41 thorpej
77 1.41 thorpej /*
78 1.47 scottr * Get interrupt glue.
79 1.47 scottr */
80 1.47 scottr #include <machine/intr.h>
81 1.47 scottr
82 1.47 scottr /*
83 1.1 briggs * definitions of cpu-dependent requirements
84 1.1 briggs * referenced in generic code
85 1.1 briggs */
86 1.11 briggs #define cpu_swapin(p) /* nothing */
87 1.11 briggs #define cpu_wait(p) /* nothing */
88 1.26 mycroft #define cpu_swapout(p) /* nothing */
89 1.63 thorpej #define cpu_number() 0
90 1.1 briggs
91 1.1 briggs /*
92 1.48 scottr * Arguments to hardclock and gatherstats encapsulate the previous
93 1.48 scottr * machine state in an opaque clockframe. One the hp300, we use
94 1.48 scottr * what the hardware pushes on an interrupt (frame format 0).
95 1.1 briggs */
96 1.10 briggs struct clockframe {
97 1.48 scottr u_short sr; /* sr at time of interrupt */
98 1.48 scottr u_long pc; /* pc at time of interrupt */
99 1.48 scottr u_short vo; /* vector offset (4-word frame) */
100 1.10 briggs };
101 1.1 briggs
102 1.11 briggs #define CLKF_USERMODE(framep) (((framep)->sr & PSL_S) == 0)
103 1.11 briggs #define CLKF_BASEPRI(framep) (((framep)->sr & PSL_IPL) == 0)
104 1.1 briggs #define CLKF_PC(framep) ((framep)->pc)
105 1.11 briggs #define CLKF_INTR(framep) (0) /* XXX should use PSL_M (see hp300) */
106 1.1 briggs
107 1.1 briggs /*
108 1.1 briggs * Preempt the current process if in interrupt from user mode,
109 1.1 briggs * or after the current trap/syscall if in system mode.
110 1.1 briggs */
111 1.54 scottr extern int want_resched; /* resched() was called */
112 1.1 briggs #define need_resched() { want_resched++; aston(); }
113 1.1 briggs
114 1.1 briggs /*
115 1.1 briggs * Give a profiling tick to the current process from the softclock
116 1.1 briggs * interrupt. Request an ast to send us through trap(),
117 1.1 briggs * marking the proc as needing a profiling tick.
118 1.1 briggs */
119 1.10 briggs #define need_proftick(p) ( (p)->p_flag |= P_OWEUPC, aston() )
120 1.1 briggs
121 1.1 briggs /*
122 1.1 briggs * Notify the current process (p) that it has a signal pending,
123 1.1 briggs * process as soon as possible.
124 1.1 briggs */
125 1.1 briggs #define signotify(p) aston()
126 1.1 briggs
127 1.54 scottr extern int astpending; /* need to trap before returning to user mode */
128 1.1 briggs #define aston() (astpending++)
129 1.1 briggs
130 1.11 briggs #define CPU_CONSDEV 1
131 1.11 briggs #define CPU_MAXID 2
132 1.11 briggs
133 1.11 briggs #define CTL_MACHDEP_NAMES { \
134 1.11 briggs { 0, 0 }, \
135 1.11 briggs { "console_device", CTLTYPE_STRUCT }, \
136 1.11 briggs }
137 1.1 briggs
138 1.7 briggs /* values for machineid --
139 1.7 briggs * These are equivalent to the MacOS Gestalt values. */
140 1.7 briggs #define MACH_MACII 6
141 1.7 briggs #define MACH_MACIIX 7
142 1.7 briggs #define MACH_MACIICX 8
143 1.2 briggs #define MACH_MACSE30 9
144 1.7 briggs #define MACH_MACIICI 11
145 1.7 briggs #define MACH_MACIIFX 13
146 1.7 briggs #define MACH_MACIISI 18
147 1.5 briggs #define MACH_MACQ900 20
148 1.5 briggs #define MACH_MACPB170 21
149 1.5 briggs #define MACH_MACQ700 22
150 1.7 briggs #define MACH_MACCLASSICII 23
151 1.7 briggs #define MACH_MACPB100 24
152 1.5 briggs #define MACH_MACPB140 25
153 1.7 briggs #define MACH_MACQ950 26
154 1.7 briggs #define MACH_MACLCIII 27
155 1.7 briggs #define MACH_MACPB210 29
156 1.7 briggs #define MACH_MACC650 30
157 1.7 briggs #define MACH_MACPB230 32
158 1.7 briggs #define MACH_MACPB180 33
159 1.7 briggs #define MACH_MACPB160 34
160 1.7 briggs #define MACH_MACQ800 35
161 1.7 briggs #define MACH_MACQ650 36
162 1.6 briggs #define MACH_MACLCII 37
163 1.7 briggs #define MACH_MACPB250 38
164 1.7 briggs #define MACH_MACIIVI 44
165 1.7 briggs #define MACH_MACP600 45
166 1.7 briggs #define MACH_MACIIVX 48
167 1.7 briggs #define MACH_MACCCLASSIC 49
168 1.7 briggs #define MACH_MACPB165C 50
169 1.7 briggs #define MACH_MACC610 52
170 1.7 briggs #define MACH_MACQ610 53
171 1.7 briggs #define MACH_MACPB145 54
172 1.7 briggs #define MACH_MACLC520 56
173 1.7 briggs #define MACH_MACC660AV 60
174 1.7 briggs #define MACH_MACP460 62
175 1.7 briggs #define MACH_MACPB180C 71
176 1.38 scottr #define MACH_MACPB500 72
177 1.7 briggs #define MACH_MACPB270 77
178 1.7 briggs #define MACH_MACQ840AV 78
179 1.7 briggs #define MACH_MACP550 80
180 1.42 scottr #define MACH_MACCCLASSICII 83
181 1.7 briggs #define MACH_MACPB165 84
182 1.7 briggs #define MACH_MACTV 88
183 1.7 briggs #define MACH_MACLC475 89
184 1.51 briggs #define MACH_MACLC475_33 90
185 1.7 briggs #define MACH_MACLC575 92
186 1.7 briggs #define MACH_MACQ605 94
187 1.51 briggs #define MACH_MACQ605_33 95
188 1.27 briggs #define MACH_MACQ630 98
189 1.54 scottr #define MACH_MACP580 99
190 1.27 briggs #define MACH_MACPB280 102
191 1.27 briggs #define MACH_MACPB280C 103
192 1.27 briggs #define MACH_MACPB150 115
193 1.55 scottr #define MACH_MACPB190 122
194 1.1 briggs
195 1.13 briggs /*
196 1.13 briggs * Machine classes. These define subsets of the above machines.
197 1.13 briggs */
198 1.13 briggs #define MACH_CLASSH 0x0000 /* Hopeless cases... */
199 1.13 briggs #define MACH_CLASSII 0x0001 /* MacII class */
200 1.25 briggs #define MACH_CLASSIIci 0x0004 /* Have RBV, but no Egret */
201 1.25 briggs #define MACH_CLASSIIsi 0x0005 /* Similar to IIci -- Have Egret. */
202 1.25 briggs #define MACH_CLASSIIvx 0x0006 /* Similar to IIsi -- different via2 emul? */
203 1.25 briggs #define MACH_CLASSLC 0x0007 /* Low-Cost/Performa/Wal-Mart Macs. */
204 1.13 briggs #define MACH_CLASSPB 0x0008 /* Powerbooks. Power management. */
205 1.35 briggs #define MACH_CLASSDUO 0x0009 /* Powerbooks Duos. More integration/Docks. */
206 1.25 briggs #define MACH_CLASSIIfx 0x0080 /* The IIfx is in a class by itself. */
207 1.36 briggs #define MACH_CLASSQ 0x0100 /* non-A/V Centris/Quadras. */
208 1.36 briggs #define MACH_CLASSAV 0x0101 /* A/V Centris/Quadras. */
209 1.43 scottr #define MACH_CLASSQ2 0x0102 /* More Centris/Quadras, different sccA. */
210 1.54 scottr #define MACH_CLASSP580 0x0103 /* Similar to Quadras, but not quite.. */
211 1.13 briggs
212 1.1 briggs #define MACH_68020 0
213 1.1 briggs #define MACH_68030 1
214 1.1 briggs #define MACH_68040 2
215 1.1 briggs #define MACH_PENTIUM 3 /* 66 and 99 MHz versions *only* */
216 1.1 briggs
217 1.18 briggs #ifdef _KERNEL
218 1.13 briggs struct mac68k_machine_S {
219 1.13 briggs int cpu_model_index;
220 1.13 briggs /*
221 1.13 briggs * Misc. info from booter.
222 1.13 briggs */
223 1.13 briggs int machineid;
224 1.13 briggs int mach_processor;
225 1.13 briggs int mach_memsize;
226 1.13 briggs int booter_version;
227 1.13 briggs /*
228 1.13 briggs * Debugging flags.
229 1.13 briggs */
230 1.13 briggs int do_graybars;
231 1.13 briggs int serial_boot_echo;
232 1.15 briggs int serial_console;
233 1.52 scottr
234 1.52 scottr int zs_chip; /* what type of chip we've got */
235 1.37 briggs int modem_flags;
236 1.37 briggs int modem_cts_clk;
237 1.37 briggs int modem_dcd_clk;
238 1.52 scottr int modem_d_speed;
239 1.37 briggs int print_flags;
240 1.37 briggs int print_cts_clk;
241 1.37 briggs int print_dcd_clk;
242 1.52 scottr int print_d_speed;
243 1.13 briggs /*
244 1.13 briggs * Misc. hardware info.
245 1.13 briggs */
246 1.13 briggs int scsi80; /* Has NCR 5380 */
247 1.13 briggs int scsi96; /* Has NCR 53C96 */
248 1.13 briggs int scsi96_2; /* Has 2nd 53C96 */
249 1.14 briggs int sonic; /* Has SONIC e-net */
250 1.62 briggs
251 1.62 briggs int via1_ipl;
252 1.62 briggs int via2_ipl;
253 1.62 briggs int aux_interrupts;
254 1.13 briggs };
255 1.13 briggs
256 1.17 briggs /* What kind of model is this */
257 1.17 briggs struct cpu_model_info {
258 1.17 briggs int machineid; /* MacOS Gestalt value. */
259 1.17 briggs char *model_major; /* Make this distinction to save a few */
260 1.17 briggs char *model_minor; /* bytes--might be useful, too. */
261 1.17 briggs int class; /* Rough class of machine. */
262 1.17 briggs /* forwarded romvec_s is defined in mac68k/macrom.h */
263 1.17 briggs struct romvec_s *rom_vectors; /* Pointer to our known rom vectors */
264 1.17 briggs };
265 1.17 briggs extern struct cpu_model_info *current_mac_model;
266 1.17 briggs
267 1.13 briggs extern unsigned long IOBase; /* Base address of I/O */
268 1.13 briggs extern unsigned long NuBusBase; /* Base address of NuBus */
269 1.11 briggs
270 1.13 briggs extern struct mac68k_machine_S mac68k_machine;
271 1.24 briggs extern unsigned long load_addr;
272 1.18 briggs #endif /* _KERNEL */
273 1.1 briggs
274 1.1 briggs /* physical memory sections */
275 1.17 briggs #define ROMBASE (0x40800000)
276 1.36 briggs #define ROMLEN (0x00200000) /* 2MB will work for all 68k */
277 1.36 briggs #define ROMMAPSIZE btoc(ROMLEN) /* 32k of page tables. */
278 1.13 briggs
279 1.28 briggs #define IIOMAPSIZE btoc(0x00100000) /* 1MB should be enough */
280 1.1 briggs
281 1.23 briggs /* XXX -- Need to do something about superspace.
282 1.23 briggs * Technically, NuBus superspace starts at 0x60000000, but no
283 1.23 briggs * known Macintosh has used any slot lower numbered than 9, and
284 1.23 briggs * the super space is defined as 0xS000 0000 through 0xSFFF FFFF
285 1.23 briggs * where S is the slot number--ranging from 0x9 - 0xE.
286 1.23 briggs */
287 1.23 briggs #define NBSBASE 0x90000000
288 1.1 briggs #define NBSTOP 0xF0000000
289 1.1 briggs #define NBBASE 0xF9000000 /* NUBUS space */
290 1.1 briggs #define NBTOP 0xFF000000 /* NUBUS space */
291 1.1 briggs #define NBMAPSIZE btoc(NBTOP-NBBASE) /* ~ 96 megs */
292 1.1 briggs #define NBMEMSIZE 0x01000000 /* 16 megs per card */
293 1.1 briggs #define NBROMOFFSET 0x00FF0000 /* Last 64K == ROM */
294 1.30 briggs
295 1.48 scottr #ifdef _KERNEL
296 1.48 scottr
297 1.48 scottr struct frame;
298 1.48 scottr struct fpframe;
299 1.48 scottr struct pcb;
300 1.48 scottr
301 1.31 briggs /* machdep.c */
302 1.45 scottr void mac68k_set_bell_callback __P((int (*)(void *, int, int, int), void *));
303 1.45 scottr int mac68k_ring_bell __P((int, int, int));
304 1.45 scottr u_int get_mapping __P((void));
305 1.31 briggs
306 1.57 scottr /* locore.s functions */
307 1.57 scottr void m68881_save __P((struct fpframe *));
308 1.34 briggs void m68881_restore __P((struct fpframe *));
309 1.57 scottr void DCIA __P((void));
310 1.57 scottr void DCIS __P((void));
311 1.57 scottr void DCIU __P((void));
312 1.57 scottr void ICIA __P((void));
313 1.57 scottr void ICPA __P((void));
314 1.57 scottr void PCIA __P((void));
315 1.31 briggs void TBIA __P((void));
316 1.57 scottr void TBIS __P((vaddr_t));
317 1.31 briggs void TBIAS __P((void));
318 1.57 scottr void TBIAU __P((void));
319 1.57 scottr #if defined(M68040)
320 1.57 scottr void DCFA __P((void));
321 1.57 scottr void DCFP __P((paddr_t));
322 1.57 scottr void DCFL __P((paddr_t));
323 1.57 scottr void DCPL __P((paddr_t));
324 1.57 scottr void DCPP __P((paddr_t));
325 1.57 scottr void ICPL __P((paddr_t));
326 1.57 scottr void ICPP __P((paddr_t));
327 1.57 scottr #endif
328 1.31 briggs int suline __P((caddr_t, caddr_t));
329 1.31 briggs void savectx __P((struct pcb *));
330 1.57 scottr void switch_exit __P((struct proc *));
331 1.31 briggs void proc_trampoline __P((void));
332 1.57 scottr void loadustp __P((int));
333 1.58 is
334 1.58 is /* sys_machdep.c */
335 1.60 is int cachectl1 __P((unsigned long, vaddr_t, size_t, struct proc *));
336 1.31 briggs
337 1.46 briggs /* vm_machdep.c */
338 1.46 briggs void physaccess __P((caddr_t, caddr_t, register int, register int));
339 1.46 briggs void physunaccess __P((caddr_t, register int));
340 1.61 scottr int kvtop __P((caddr_t));
341 1.56 thorpej
342 1.56 thorpej /* trap.c */
343 1.56 thorpej void child_return __P((void *));
344 1.31 briggs
345 1.48 scottr #endif
346 1.8 briggs
347 1.29 briggs #endif /* _CPU_MACHINE_ */
348