Home | History | Annotate | Line # | Download | only in include
scsi_5380.h revision 1.1
      1  1.1  briggs /*
      2  1.1  briggs  * Mach Operating System
      3  1.1  briggs  * Copyright (c) 1991,1990,1989 Carnegie Mellon University
      4  1.1  briggs  * All Rights Reserved.
      5  1.1  briggs  *
      6  1.1  briggs  * Permission to use, copy, modify and distribute this software and its
      7  1.1  briggs  * documentation is hereby granted, provided that both the copyright
      8  1.1  briggs  * notice and this permission notice appear in all copies of the
      9  1.1  briggs  * software, derivative works or modified versions, and any portions
     10  1.1  briggs  * thereof, and that both notices appear in supporting documentation.
     11  1.1  briggs  *
     12  1.1  briggs  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS
     13  1.1  briggs  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND FOR
     14  1.1  briggs  * ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     15  1.1  briggs  *
     16  1.1  briggs  * Carnegie Mellon requests users of this software to return to
     17  1.1  briggs  *
     18  1.1  briggs  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     19  1.1  briggs  *  School of Computer Science
     20  1.1  briggs  *  Carnegie Mellon University
     21  1.1  briggs  *  Pittsburgh PA 15213-3890
     22  1.1  briggs  *
     23  1.1  briggs  * any improvements or extensions that they make and grant Carnegie the
     24  1.1  briggs  * rights to redistribute these changes.
     25  1.1  briggs  */
     26  1.1  briggs /*
     27  1.1  briggs  * HISTORY
     28  1.1  briggs  * $Log: scsi_5380.h,v $
     29  1.1  briggs  * Revision 1.1  1993/09/29 06:09:19  briggs
     30  1.1  briggs  * Initial revision
     31  1.1  briggs  *
     32  1.1  briggs  * Revision 2.3  91/08/24  12:25:10  af
     33  1.1  briggs  * 	Moved padding of regmap in impl file.
     34  1.1  briggs  * 	[91/08/02  04:22:39  af]
     35  1.1  briggs  *
     36  1.1  briggs  * Revision 2.2  91/06/19  16:28:35  rvb
     37  1.1  briggs  * 	From the NCR data sheets
     38  1.1  briggs  * 	"NCR 5380 Family, SCSI Protocol Controller Data Manual"
     39  1.1  briggs  * 	NCR Microelectronics Division, Colorado Spring, 6/98 T01891L
     40  1.1  briggs  * 	[91/04/21            af]
     41  1.1  briggs  *
     42  1.1  briggs  */
     43  1.1  briggs /*
     44  1.1  briggs  *	File: scsi_5380.h
     45  1.1  briggs  * 	Author: Alessandro Forin, Carnegie Mellon University
     46  1.1  briggs  *	Date:	5/91
     47  1.1  briggs  *
     48  1.1  briggs  *	Defines for the NCR 5380 (SCSI chip), aka Am5380
     49  1.1  briggs  */
     50  1.1  briggs #ident "$Id: scsi_5380.h,v 1.1 1993/09/29 06:09:19 briggs Exp $"
     51  1.1  briggs 
     52  1.1  briggs /*
     53  1.1  briggs  * Register map
     54  1.1  briggs  */
     55  1.1  briggs 
     56  1.1  briggs typedef struct {
     57  1.1  briggs 	volatile unsigned char sci_data;	/* r:  Current data */
     58  1.1  briggs #define	sci_odata sci_data			/* w:  Out data */
     59  1.1  briggs 	PAD(pad0);
     60  1.1  briggs 
     61  1.1  briggs 	volatile unsigned char sci_icmd;	/* rw: Initiator command */
     62  1.1  briggs 	PAD(pad1);
     63  1.1  briggs 
     64  1.1  briggs 	volatile unsigned char sci_mode;	/* rw: Mode */
     65  1.1  briggs 	PAD(pad2);
     66  1.1  briggs 
     67  1.1  briggs 	volatile unsigned char sci_tcmd;	/* rw: Target command */
     68  1.1  briggs 	PAD(pad3);
     69  1.1  briggs 
     70  1.1  briggs 	volatile unsigned char sci_bus_csr;	/* r:  Bus Status */
     71  1.1  briggs #define	sci_sel_enb sci_bus_csr			/* w:  Select enable */
     72  1.1  briggs 	PAD(pad4);
     73  1.1  briggs 
     74  1.1  briggs 	volatile unsigned char sci_csr;		/* r:  Status */
     75  1.1  briggs #define	sci_dma_send sci_csr			/* w:  Start dma send data */
     76  1.1  briggs 	PAD(pad5);
     77  1.1  briggs 
     78  1.1  briggs 	volatile unsigned char sci_idata;	/* r:  Input data */
     79  1.1  briggs #define	sci_trecv sci_idata			/* w:  Start dma receive, target */
     80  1.1  briggs 	PAD(pad6);
     81  1.1  briggs 
     82  1.1  briggs 	volatile unsigned char sci_iack;	/* r:  Interrupt Acknowledge  */
     83  1.1  briggs #define	sci_irecv sci_iack			/* w:  Start dma receive, initiator */
     84  1.1  briggs } sci_regmap_t;
     85  1.1  briggs 
     86  1.1  briggs 
     87  1.1  briggs /*
     88  1.1  briggs  * Initiator command register
     89  1.1  briggs  */
     90  1.1  briggs 
     91  1.1  briggs #define SCI_ICMD_DATA		0x01		/* rw: Assert data bus   */
     92  1.1  briggs #define SCI_ICMD_ATN		0x02		/* rw: Assert ATN signal */
     93  1.1  briggs #define SCI_ICMD_SEL		0x04		/* rw: Assert SEL signal */
     94  1.1  briggs #define SCI_ICMD_BSY		0x08		/* rw: Assert BSY signal */
     95  1.1  briggs #define SCI_ICMD_ACK		0x10		/* rw: Assert ACK signal */
     96  1.1  briggs #define SCI_ICMD_LST		0x20		/* r:  Lost arbitration */
     97  1.1  briggs #define SCI_ICMD_DIFF	SCI_ICMD_LST		/* w:  Differential cable */
     98  1.1  briggs #define SCI_ICMD_AIP		0x40		/* r:  Arbitration in progress */
     99  1.1  briggs #define SCI_ICMD_TEST	SCI_ICMD_AIP		/* w:  Test mode */
    100  1.1  briggs #define SCI_ICMD_RST		0x80		/* rw: Assert RST signal */
    101  1.1  briggs 
    102  1.1  briggs 
    103  1.1  briggs /*
    104  1.1  briggs  * Mode register
    105  1.1  briggs  */
    106  1.1  briggs 
    107  1.1  briggs #define SCI_MODE_ARB		0x01		/* rw: Start arbitration */
    108  1.1  briggs #define SCI_MODE_DMA		0x02		/* rw: Enable DMA xfers */
    109  1.1  briggs #define SCI_MODE_MONBSY		0x04		/* rw: Monitor BSY signal */
    110  1.1  briggs #define SCI_MODE_DMA_IE		0x08		/* rw: Enable DMA complete interrupt */
    111  1.1  briggs #define SCI_MODE_PERR_IE	0x10		/* rw: Interrupt on parity errors */
    112  1.1  briggs #define SCI_MODE_PAR_CHK	0x20		/* rw: Check parity */
    113  1.1  briggs #define SCI_MODE_TARGET		0x40		/* rw: Target mode (Initiator if 0) */
    114  1.1  briggs #define SCI_MODE_BLOCKDMA	0x80		/* rw: Block-mode DMA handshake (MBZ) */
    115  1.1  briggs 
    116  1.1  briggs 
    117  1.1  briggs /*
    118  1.1  briggs  * Target command register
    119  1.1  briggs  */
    120  1.1  briggs 
    121  1.1  briggs #define SCI_TCMD_IO		0x01		/* rw: Assert I/O signal */
    122  1.1  briggs #define SCI_TCMD_CD		0x02		/* rw: Assert C/D signal */
    123  1.1  briggs #define SCI_TCMD_MSG		0x04		/* rw: Assert MSG signal */
    124  1.1  briggs #define SCI_TCMD_PHASE_MASK	0x07		/* r:  Mask for current bus phase */
    125  1.1  briggs #define SCI_TCMD_REQ		0x08		/* rw: Assert REQ signal */
    126  1.1  briggs #define	SCI_TCMD_LAST_SENT	0x80		/* ro: Last byte was xferred
    127  1.1  briggs 						 *     (not on 5380/1) */
    128  1.1  briggs 
    129  1.1  briggs #define	SCI_PHASE(x)		SCSI_PHASE(x)
    130  1.1  briggs 
    131  1.1  briggs /*
    132  1.1  briggs  * Current (SCSI) Bus status
    133  1.1  briggs  */
    134  1.1  briggs 
    135  1.1  briggs #define SCI_BUS_DBP		0x01		/* r:  Data Bus parity */
    136  1.1  briggs #define SCI_BUS_SEL		0x02		/* r:  SEL signal */
    137  1.1  briggs #define SCI_BUS_IO		0x04		/* r:  I/O signal */
    138  1.1  briggs #define SCI_BUS_CD		0x08		/* r:  C/D signal */
    139  1.1  briggs #define SCI_BUS_MSG		0x10		/* r:  MSG signal */
    140  1.1  briggs #define SCI_BUS_REQ		0x20		/* r:  REQ signal */
    141  1.1  briggs #define SCI_BUS_BSY		0x40		/* r:  BSY signal */
    142  1.1  briggs #define SCI_BUS_RST		0x80		/* r:  RST signal */
    143  1.1  briggs 
    144  1.1  briggs #define	SCI_CUR_PHASE(x)	SCSI_PHASE((x)>>2)
    145  1.1  briggs 
    146  1.1  briggs /*
    147  1.1  briggs  * Bus and Status register
    148  1.1  briggs  */
    149  1.1  briggs 
    150  1.1  briggs #define SCI_CSR_ACK		0x01		/* r:  ACK signal */
    151  1.1  briggs #define SCI_CSR_ATN		0x02		/* r:  ATN signal */
    152  1.1  briggs #define SCI_CSR_DISC		0x04		/* r:  Disconnected (BSY==0) */
    153  1.1  briggs #define SCI_CSR_PHASE_MATCH	0x08		/* r:  Bus and SCI_TCMD match */
    154  1.1  briggs #define SCI_CSR_INT		0x10		/* r:  Interrupt request */
    155  1.1  briggs #define SCI_CSR_PERR		0x20		/* r:  Parity error */
    156              #define SCI_CSR_DREQ		0x40		/* r:  DMA request */
    157              #define SCI_CSR_DONE		0x80		/* r:  DMA count is zero */
    158              
    159