Home | History | Annotate | Line # | Download | only in obio
esp.c revision 1.24.4.1
      1  1.24.4.1  minoura /*	$NetBSD: esp.c,v 1.24.4.1 2000/06/22 17:01:18 minoura Exp $	*/
      2       1.1   briggs 
      3       1.1   briggs /*
      4      1.10   briggs  * Copyright (c) 1997 Jason R. Thorpe.
      5      1.10   briggs  * All rights reserved.
      6       1.1   briggs  *
      7       1.1   briggs  * Redistribution and use in source and binary forms, with or without
      8       1.1   briggs  * modification, are permitted provided that the following conditions
      9       1.1   briggs  * are met:
     10       1.1   briggs  * 1. Redistributions of source code must retain the above copyright
     11       1.1   briggs  *    notice, this list of conditions and the following disclaimer.
     12       1.1   briggs  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1   briggs  *    notice, this list of conditions and the following disclaimer in the
     14       1.1   briggs  *    documentation and/or other materials provided with the distribution.
     15       1.1   briggs  * 3. All advertising materials mentioning features or use of this software
     16       1.1   briggs  *    must display the following acknowledgement:
     17      1.10   briggs  *	This product includes software developed for the NetBSD Project
     18      1.10   briggs  *	by Jason R. Thorpe.
     19       1.1   briggs  * 4. The name of the author may not be used to endorse or promote products
     20       1.1   briggs  *    derived from this software without specific prior written permission.
     21       1.1   briggs  *
     22       1.1   briggs  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23       1.1   briggs  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24       1.1   briggs  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25       1.1   briggs  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26       1.1   briggs  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27       1.1   briggs  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28       1.1   briggs  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29       1.1   briggs  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30       1.1   briggs  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31       1.1   briggs  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32       1.1   briggs  */
     33       1.1   briggs 
     34       1.1   briggs /*
     35       1.1   briggs  * Copyright (c) 1994 Peter Galbavy
     36       1.1   briggs  * All rights reserved.
     37       1.1   briggs  *
     38       1.1   briggs  * Redistribution and use in source and binary forms, with or without
     39       1.1   briggs  * modification, are permitted provided that the following conditions
     40       1.1   briggs  * are met:
     41       1.1   briggs  * 1. Redistributions of source code must retain the above copyright
     42       1.1   briggs  *    notice, this list of conditions and the following disclaimer.
     43       1.1   briggs  * 2. Redistributions in binary form must reproduce the above copyright
     44       1.1   briggs  *    notice, this list of conditions and the following disclaimer in the
     45       1.1   briggs  *    documentation and/or other materials provided with the distribution.
     46       1.1   briggs  * 3. All advertising materials mentioning features or use of this software
     47       1.1   briggs  *    must display the following acknowledgement:
     48       1.1   briggs  *	This product includes software developed by Peter Galbavy
     49       1.1   briggs  * 4. The name of the author may not be used to endorse or promote products
     50       1.1   briggs  *    derived from this software without specific prior written permission.
     51       1.1   briggs  *
     52       1.1   briggs  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     53       1.1   briggs  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     54       1.1   briggs  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     55       1.1   briggs  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     56       1.1   briggs  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     57       1.1   briggs  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     58       1.1   briggs  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     59       1.1   briggs  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     60       1.1   briggs  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     61       1.1   briggs  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     62       1.1   briggs  * POSSIBILITY OF SUCH DAMAGE.
     63       1.1   briggs  */
     64       1.1   briggs 
     65       1.1   briggs /*
     66       1.1   briggs  * Based on aic6360 by Jarle Greipsland
     67       1.1   briggs  *
     68       1.1   briggs  * Acknowledgements: Many of the algorithms used in this driver are
     69       1.1   briggs  * inspired by the work of Julian Elischer (julian (at) tfs.com) and
     70       1.1   briggs  * Charles Hannum (mycroft (at) duality.gnu.ai.mit.edu).  Thanks a million!
     71      1.10   briggs  */
     72      1.10   briggs 
     73      1.10   briggs /*
     74      1.10   briggs  * Initial m68k mac support from Allen Briggs <briggs (at) macbsd.com>
     75      1.10   briggs  * (basically consisting of the match, a bit of the attach, and the
     76      1.10   briggs  *  "DMA" glue functions).
     77       1.1   briggs  */
     78       1.1   briggs 
     79       1.1   briggs #include <sys/types.h>
     80       1.1   briggs #include <sys/param.h>
     81       1.1   briggs #include <sys/systm.h>
     82       1.1   briggs #include <sys/kernel.h>
     83       1.1   briggs #include <sys/errno.h>
     84       1.1   briggs #include <sys/ioctl.h>
     85       1.1   briggs #include <sys/device.h>
     86       1.1   briggs #include <sys/buf.h>
     87       1.1   briggs #include <sys/proc.h>
     88       1.1   briggs #include <sys/user.h>
     89       1.1   briggs #include <sys/queue.h>
     90       1.1   briggs 
     91      1.11   bouyer #include <dev/scsipi/scsi_all.h>
     92      1.11   bouyer #include <dev/scsipi/scsipi_all.h>
     93      1.11   bouyer #include <dev/scsipi/scsiconf.h>
     94      1.11   bouyer #include <dev/scsipi/scsi_message.h>
     95       1.1   briggs 
     96       1.1   briggs #include <machine/cpu.h>
     97      1.12   briggs #include <machine/bus.h>
     98       1.1   briggs #include <machine/param.h>
     99       1.1   briggs 
    100       1.7   briggs #include <dev/ic/ncr53c9xreg.h>
    101       1.7   briggs #include <dev/ic/ncr53c9xvar.h>
    102       1.7   briggs 
    103       1.1   briggs #include <machine/viareg.h>
    104       1.1   briggs 
    105      1.15   scottr #include <mac68k/obio/espvar.h>
    106      1.15   scottr #include <mac68k/obio/obiovar.h>
    107       1.3   briggs 
    108       1.7   briggs void	espattach	__P((struct device *, struct device *, void *));
    109       1.9   scottr int	espmatch	__P((struct device *, struct cfdata *, void *));
    110       1.1   briggs 
    111       1.1   briggs /* Linkup to the rest of the kernel */
    112       1.1   briggs struct cfattach esp_ca = {
    113       1.1   briggs 	sizeof(struct esp_softc), espmatch, espattach
    114       1.1   briggs };
    115       1.1   briggs 
    116       1.7   briggs /*
    117       1.7   briggs  * Functions and the switch for the MI code.
    118       1.7   briggs  */
    119       1.7   briggs u_char	esp_read_reg __P((struct ncr53c9x_softc *, int));
    120       1.7   briggs void	esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
    121       1.7   briggs int	esp_dma_isintr __P((struct ncr53c9x_softc *));
    122       1.7   briggs void	esp_dma_reset __P((struct ncr53c9x_softc *));
    123       1.7   briggs int	esp_dma_intr __P((struct ncr53c9x_softc *));
    124       1.7   briggs int	esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
    125       1.7   briggs 	    size_t *, int, size_t *));
    126       1.7   briggs void	esp_dma_go __P((struct ncr53c9x_softc *));
    127       1.7   briggs void	esp_dma_stop __P((struct ncr53c9x_softc *));
    128       1.7   briggs int	esp_dma_isactive __P((struct ncr53c9x_softc *));
    129      1.12   briggs void	esp_quick_write_reg __P((struct ncr53c9x_softc *, int, u_char));
    130      1.12   briggs int	esp_quick_dma_intr __P((struct ncr53c9x_softc *));
    131      1.12   briggs int	esp_quick_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
    132      1.12   briggs 	    size_t *, int, size_t *));
    133      1.12   briggs void	esp_quick_dma_go __P((struct ncr53c9x_softc *));
    134      1.12   briggs 
    135      1.23   briggs void	esp_intr __P((void *sc));
    136      1.23   briggs void	esp_dualbus_intr __P((void *sc));
    137      1.16   briggs static struct esp_softc		*esp0 = NULL, *esp1 = NULL;
    138      1.16   briggs 
    139      1.12   briggs static __inline__ int esp_dafb_have_dreq __P((struct esp_softc *esc));
    140      1.12   briggs static __inline__ int esp_iosb_have_dreq __P((struct esp_softc *esc));
    141      1.12   briggs int (*esp_have_dreq) __P((struct esp_softc *esc));
    142       1.7   briggs 
    143       1.7   briggs struct ncr53c9x_glue esp_glue = {
    144       1.7   briggs 	esp_read_reg,
    145       1.7   briggs 	esp_write_reg,
    146       1.7   briggs 	esp_dma_isintr,
    147       1.7   briggs 	esp_dma_reset,
    148       1.7   briggs 	esp_dma_intr,
    149       1.7   briggs 	esp_dma_setup,
    150       1.7   briggs 	esp_dma_go,
    151       1.7   briggs 	esp_dma_stop,
    152       1.7   briggs 	esp_dma_isactive,
    153       1.7   briggs 	NULL,			/* gl_clear_latched_intr */
    154       1.7   briggs };
    155       1.7   briggs 
    156       1.1   briggs int
    157       1.9   scottr espmatch(parent, cf, aux)
    158       1.1   briggs 	struct device *parent;
    159       1.6   scottr 	struct cfdata *cf;
    160       1.6   scottr 	void *aux;
    161       1.1   briggs {
    162      1.12   briggs 	int	found = 0;
    163      1.12   briggs 
    164      1.12   briggs 	if ((cf->cf_unit == 0) && mac68k_machine.scsi96) {
    165      1.12   briggs 		found = 1;
    166      1.12   briggs 	}
    167      1.12   briggs 	if ((cf->cf_unit == 1) && mac68k_machine.scsi96_2) {
    168      1.12   briggs 		found = 1;
    169      1.12   briggs 	}
    170      1.12   briggs 
    171      1.12   briggs 	return found;
    172       1.1   briggs }
    173       1.1   briggs 
    174       1.1   briggs /*
    175       1.1   briggs  * Attach this instance, and then all the sub-devices
    176       1.1   briggs  */
    177       1.1   briggs void
    178       1.1   briggs espattach(parent, self, aux)
    179       1.1   briggs 	struct device *parent, *self;
    180       1.1   briggs 	void *aux;
    181       1.1   briggs {
    182      1.12   briggs 	struct obio_attach_args *oa = (struct obio_attach_args *)aux;
    183      1.20   scottr 	extern vaddr_t		SCSIBase;
    184      1.12   briggs 	struct esp_softc	*esc = (void *)self;
    185      1.12   briggs 	struct ncr53c9x_softc	*sc = &esc->sc_ncr53c9x;
    186      1.12   briggs 	int			quick = 0;
    187      1.12   briggs 	unsigned long		reg_offset;
    188      1.12   briggs 
    189      1.12   briggs 	reg_offset = SCSIBase - IOBase;
    190      1.12   briggs 	esc->sc_tag = oa->oa_tag;
    191      1.12   briggs 	/*
    192      1.12   briggs 	 * For Wombat, Primus and Optimus motherboards, DREQ is
    193      1.12   briggs 	 * visible on bit 0 of the IOSB's emulated VIA2 vIFR (and
    194      1.12   briggs 	 * the scsi registers are offset 0x1000 bytes from IOBase).
    195      1.12   briggs 	 *
    196      1.12   briggs 	 * For the Q700/900/950 it's at f9800024 for bus 0 and
    197      1.12   briggs 	 * f9800028 for bus 1 (900/950).  For these machines, that is also
    198      1.12   briggs 	 * a (12-bit) configuration register for DAFB's control of the
    199      1.12   briggs 	 * pseudo-DMA timing.  The default value is 0x1d1.
    200      1.12   briggs 	 */
    201      1.12   briggs 	esp_have_dreq = esp_dafb_have_dreq;
    202      1.12   briggs 	if (sc->sc_dev.dv_unit == 0) {
    203      1.12   briggs 		if (reg_offset == 0x10000) {
    204      1.12   briggs 			quick = 1;
    205      1.12   briggs 			esp_have_dreq = esp_iosb_have_dreq;
    206      1.12   briggs 		} else if (reg_offset == 0x18000) {
    207      1.12   briggs 			quick = 0;
    208      1.12   briggs 		} else {
    209      1.12   briggs 			if (bus_space_map(esc->sc_tag, 0xf9800024,
    210      1.12   briggs 					  4, 0, &esc->sc_bsh)) {
    211      1.12   briggs 				printf("failed to map 4 at 0xf9800024.\n");
    212      1.12   briggs 			} else {
    213      1.12   briggs 				quick = 1;
    214      1.12   briggs 				bus_space_write_4(esc->sc_tag,
    215      1.12   briggs 						  esc->sc_bsh, 0, 0x1d1);
    216      1.12   briggs 			}
    217      1.12   briggs 		}
    218      1.12   briggs 	} else {
    219      1.12   briggs 		if (bus_space_map(esc->sc_tag, 0xf9800028,
    220      1.12   briggs 				  4, 0, &esc->sc_bsh)) {
    221      1.12   briggs 			printf("failed to map 4 at 0xf9800028.\n");
    222      1.12   briggs 		} else {
    223      1.12   briggs 			quick = 1;
    224      1.12   briggs 			bus_space_write_4(esc->sc_tag, esc->sc_bsh, 0, 0x1d1);
    225      1.12   briggs 		}
    226      1.12   briggs 	}
    227      1.12   briggs 	if (quick) {
    228      1.12   briggs 		esp_glue.gl_write_reg = esp_quick_write_reg;
    229      1.12   briggs 		esp_glue.gl_dma_intr = esp_quick_dma_intr;
    230      1.12   briggs 		esp_glue.gl_dma_setup = esp_quick_dma_setup;
    231      1.12   briggs 		esp_glue.gl_dma_go = esp_quick_dma_go;
    232      1.12   briggs 	}
    233       1.1   briggs 
    234       1.1   briggs 	/*
    235       1.7   briggs 	 * Set up the glue for MI code early; we use some of it here.
    236       1.1   briggs 	 */
    237       1.7   briggs 	sc->sc_glue = &esp_glue;
    238       1.1   briggs 
    239       1.1   briggs 	/*
    240       1.7   briggs 	 * Save the regs
    241       1.1   briggs 	 */
    242       1.1   briggs 	if (sc->sc_dev.dv_unit == 0) {
    243      1.16   briggs 		esp0 = esc;
    244       1.2   briggs 
    245       1.7   briggs 		esc->sc_reg = (volatile u_char *) SCSIBase;
    246      1.23   briggs 		via2_register_irq(VIA2_SCSIIRQ, esp_intr, esc);
    247       1.7   briggs 		esc->irq_mask = V2IF_SCSIIRQ;
    248       1.2   briggs 		if (reg_offset == 0x10000) {
    249       1.2   briggs 			sc->sc_freq = 16500000;
    250       1.2   briggs 		} else {
    251       1.2   briggs 			sc->sc_freq = 25000000;
    252       1.2   briggs 		}
    253      1.12   briggs 
    254      1.12   briggs 		if (esp_glue.gl_dma_go == esp_quick_dma_go) {
    255      1.12   briggs 			printf(" (quick)");
    256      1.12   briggs 		}
    257       1.1   briggs 	} else {
    258      1.16   briggs 		esp1 = esc;
    259      1.16   briggs 
    260       1.7   briggs 		esc->sc_reg = (volatile u_char *) SCSIBase + 0x402;
    261      1.23   briggs 		via2_register_irq(VIA2_SCSIIRQ, esp_dualbus_intr, NULL);
    262      1.16   briggs 		esc->irq_mask = 0;
    263       1.2   briggs 		sc->sc_freq = 25000000;
    264      1.12   briggs 
    265      1.12   briggs 		if (esp_glue.gl_dma_go == esp_quick_dma_go) {
    266      1.12   briggs 			printf(" (quick)");
    267      1.12   briggs 		}
    268       1.1   briggs 	}
    269       1.7   briggs 
    270       1.7   briggs 	printf(": address %p", esc->sc_reg);
    271       1.1   briggs 
    272       1.1   briggs 	sc->sc_id = 7;
    273       1.1   briggs 
    274       1.1   briggs 	/* gimme Mhz */
    275       1.1   briggs 	sc->sc_freq /= 1000000;
    276       1.1   briggs 
    277       1.1   briggs 	/*
    278       1.1   briggs 	 * It is necessary to try to load the 2nd config register here,
    279       1.1   briggs 	 * to find out what rev the esp chip is, else the esp_reset
    280       1.1   briggs 	 * will not set up the defaults correctly.
    281       1.1   briggs 	 */
    282      1.13   briggs 	sc->sc_cfg1 = sc->sc_id; /* | NCRCFG1_PARENB; */
    283       1.7   briggs 	sc->sc_cfg2 = NCRCFG2_SCSI2;
    284       1.3   briggs 	sc->sc_cfg3 = 0;
    285       1.7   briggs 	sc->sc_rev = NCR_VARIANT_NCR53C96;
    286       1.1   briggs 
    287       1.1   briggs 	/*
    288       1.1   briggs 	 * This is the value used to start sync negotiations
    289       1.7   briggs 	 * Note that the NCR register "SYNCTP" is programmed
    290       1.1   briggs 	 * in "clocks per byte", and has a minimum value of 4.
    291       1.1   briggs 	 * The SCSI period used in negotiation is one-fourth
    292       1.1   briggs 	 * of the time (in nanoseconds) needed to transfer one byte.
    293       1.1   briggs 	 * Since the chip's clock is given in MHz, we have the following
    294       1.1   briggs 	 * formula: 4 * period = (1000 / freq) * 4
    295       1.1   briggs 	 */
    296       1.1   briggs 	sc->sc_minsync = 1000 / sc->sc_freq;
    297       1.1   briggs 
    298       1.1   briggs 	sc->sc_minsync = 0;	/* No synchronous xfers w/o DMA */
    299       1.1   briggs 	/* Really no limit, but since we want to fit into the TCR... */
    300      1.12   briggs 	sc->sc_maxxfer = 8 * 1024; /*64 * 1024; XXX */
    301       1.1   briggs 
    302       1.1   briggs 	/*
    303       1.7   briggs 	 * Configure interrupts.
    304       1.1   briggs 	 */
    305      1.16   briggs 	if (esc->irq_mask) {
    306      1.16   briggs 		via2_reg(vPCR) = 0x22;
    307      1.16   briggs 		via2_reg(vIFR) = esc->irq_mask;
    308      1.16   briggs 		via2_reg(vIER) = 0x80 | esc->irq_mask;
    309      1.16   briggs 	}
    310      1.24  thorpej 
    311      1.24  thorpej 	/*
    312      1.24  thorpej 	 * Now try to attach all the sub-devices
    313      1.24  thorpej 	 */
    314  1.24.4.1  minoura 	ncr53c9x_attach(sc, NULL, NULL);
    315       1.1   briggs }
    316       1.1   briggs 
    317       1.1   briggs /*
    318       1.7   briggs  * Glue functions.
    319       1.1   briggs  */
    320       1.1   briggs 
    321       1.7   briggs u_char
    322       1.7   briggs esp_read_reg(sc, reg)
    323       1.7   briggs 	struct ncr53c9x_softc *sc;
    324       1.7   briggs 	int reg;
    325       1.1   briggs {
    326       1.7   briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    327       1.1   briggs 
    328      1.23   briggs 	return esc->sc_reg[reg * 16];
    329       1.1   briggs }
    330       1.1   briggs 
    331       1.1   briggs void
    332       1.7   briggs esp_write_reg(sc, reg, val)
    333       1.7   briggs 	struct ncr53c9x_softc *sc;
    334       1.7   briggs 	int reg;
    335       1.7   briggs 	u_char val;
    336       1.1   briggs {
    337       1.7   briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    338      1.21   briggs 	u_char	v = val;
    339       1.1   briggs 
    340       1.7   briggs 	if (reg == NCR_CMD && v == (NCRCMD_TRANS|NCRCMD_DMA)) {
    341       1.7   briggs 		v = NCRCMD_TRANS;
    342       1.1   briggs 	}
    343       1.7   briggs 	esc->sc_reg[reg * 16] = v;
    344       1.1   briggs }
    345       1.1   briggs 
    346      1.12   briggs void
    347      1.12   briggs esp_dma_stop(sc)
    348      1.12   briggs 	struct ncr53c9x_softc *sc;
    349      1.12   briggs {
    350      1.12   briggs }
    351      1.12   briggs 
    352      1.12   briggs int
    353      1.12   briggs esp_dma_isactive(sc)
    354      1.12   briggs 	struct ncr53c9x_softc *sc;
    355      1.12   briggs {
    356      1.12   briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    357      1.12   briggs 
    358      1.12   briggs 	return esc->sc_active;
    359      1.12   briggs }
    360      1.12   briggs 
    361       1.7   briggs int
    362       1.7   briggs esp_dma_isintr(sc)
    363       1.7   briggs 	struct ncr53c9x_softc *sc;
    364       1.1   briggs {
    365       1.7   briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    366       1.1   briggs 
    367       1.7   briggs 	return esc->sc_reg[NCR_STAT * 16] & 0x80;
    368       1.1   briggs }
    369       1.1   briggs 
    370       1.1   briggs void
    371       1.7   briggs esp_dma_reset(sc)
    372       1.7   briggs 	struct ncr53c9x_softc *sc;
    373       1.1   briggs {
    374       1.7   briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    375       1.1   briggs 
    376       1.7   briggs 	esc->sc_active = 0;
    377       1.7   briggs 	esc->sc_tc = 0;
    378       1.1   briggs }
    379       1.1   briggs 
    380       1.7   briggs int
    381       1.7   briggs esp_dma_intr(sc)
    382       1.7   briggs 	struct ncr53c9x_softc *sc;
    383       1.1   briggs {
    384      1.22   briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    385       1.7   briggs 	volatile u_char *cmdreg, *intrreg, *statreg, *fiforeg;
    386      1.22   briggs 	u_char	*p;
    387      1.22   briggs 	u_int	espphase, espstat, espintr;
    388      1.22   briggs 	int	cnt, s;
    389       1.1   briggs 
    390       1.7   briggs 	if (esc->sc_active == 0) {
    391       1.7   briggs 		printf("dma_intr--inactive DMA\n");
    392       1.7   briggs 		return -1;
    393       1.1   briggs 	}
    394       1.1   briggs 
    395       1.7   briggs 	if ((sc->sc_espintr & NCRINTR_BS) == 0) {
    396       1.7   briggs 		esc->sc_active = 0;
    397       1.7   briggs 		return 0;
    398       1.1   briggs 	}
    399       1.1   briggs 
    400      1.12   briggs 	cnt = *esc->sc_dmalen;
    401      1.12   briggs 	if (*esc->sc_dmalen == 0) {
    402       1.7   briggs 		printf("data interrupt, but no count left.");
    403       1.1   briggs 	}
    404       1.1   briggs 
    405       1.7   briggs 	p = *esc->sc_dmaaddr;
    406       1.7   briggs 	espphase = sc->sc_phase;
    407       1.7   briggs 	espstat = (u_int) sc->sc_espstat;
    408       1.7   briggs 	espintr = (u_int) sc->sc_espintr;
    409       1.7   briggs 	cmdreg = esc->sc_reg + NCR_CMD * 16;
    410       1.7   briggs 	fiforeg = esc->sc_reg + NCR_FIFO * 16;
    411       1.7   briggs 	statreg = esc->sc_reg + NCR_STAT * 16;
    412       1.7   briggs 	intrreg = esc->sc_reg + NCR_INTR * 16;
    413       1.7   briggs 	do {
    414       1.7   briggs 		if (esc->sc_datain) {
    415       1.7   briggs 			*p++ = *fiforeg;
    416       1.7   briggs 			cnt--;
    417       1.7   briggs 			if (espphase == DATA_IN_PHASE) {
    418       1.7   briggs 				*cmdreg = NCRCMD_TRANS;
    419       1.7   briggs 			} else {
    420       1.7   briggs 				esc->sc_active = 0;
    421       1.7   briggs 			}
    422       1.7   briggs 	 	} else {
    423       1.7   briggs 			if (   (espphase == DATA_OUT_PHASE)
    424       1.7   briggs 			    || (espphase == MESSAGE_OUT_PHASE)) {
    425       1.7   briggs 				*fiforeg = *p++;
    426       1.7   briggs 				cnt--;
    427       1.7   briggs 				*cmdreg = NCRCMD_TRANS;
    428       1.7   briggs 			} else {
    429       1.7   briggs 				esc->sc_active = 0;
    430       1.7   briggs 			}
    431       1.1   briggs 		}
    432       1.1   briggs 
    433       1.7   briggs 		if (esc->sc_active) {
    434       1.7   briggs 			while (!(*statreg & 0x80));
    435      1.22   briggs 			s = splhigh();
    436       1.7   briggs 			espstat = *statreg;
    437       1.7   briggs 			espintr = *intrreg;
    438       1.7   briggs 			espphase = (espintr & NCRINTR_DIS)
    439       1.7   briggs 				    ? /* Disconnected */ BUSFREE_PHASE
    440       1.7   briggs 				    : espstat & PHASE_MASK;
    441      1.22   briggs 			splx(s);
    442       1.1   briggs 		}
    443       1.7   briggs 	} while (esc->sc_active && (espintr & NCRINTR_BS));
    444       1.7   briggs 	sc->sc_phase = espphase;
    445       1.7   briggs 	sc->sc_espstat = (u_char) espstat;
    446       1.7   briggs 	sc->sc_espintr = (u_char) espintr;
    447       1.7   briggs 	*esc->sc_dmaaddr = p;
    448      1.12   briggs 	*esc->sc_dmalen = cnt;
    449       1.1   briggs 
    450      1.12   briggs 	if (*esc->sc_dmalen == 0) {
    451       1.7   briggs 		esc->sc_tc = NCRSTAT_TC;
    452       1.1   briggs 	}
    453       1.7   briggs 	sc->sc_espstat |= esc->sc_tc;
    454       1.7   briggs 	return 0;
    455       1.1   briggs }
    456       1.1   briggs 
    457       1.1   briggs int
    458       1.7   briggs esp_dma_setup(sc, addr, len, datain, dmasize)
    459       1.7   briggs 	struct ncr53c9x_softc *sc;
    460       1.7   briggs 	caddr_t *addr;
    461       1.7   briggs 	size_t *len;
    462       1.7   briggs 	int datain;
    463       1.7   briggs 	size_t *dmasize;
    464       1.1   briggs {
    465       1.7   briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    466       1.1   briggs 
    467       1.7   briggs 	esc->sc_dmaaddr = addr;
    468      1.12   briggs 	esc->sc_dmalen = len;
    469       1.7   briggs 	esc->sc_datain = datain;
    470       1.7   briggs 	esc->sc_dmasize = *dmasize;
    471       1.7   briggs 	esc->sc_tc = 0;
    472       1.1   briggs 
    473       1.7   briggs 	return 0;
    474       1.1   briggs }
    475       1.1   briggs 
    476       1.1   briggs void
    477       1.7   briggs esp_dma_go(sc)
    478       1.7   briggs 	struct ncr53c9x_softc *sc;
    479       1.1   briggs {
    480       1.7   briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    481       1.1   briggs 
    482       1.7   briggs 	if (esc->sc_datain == 0) {
    483       1.7   briggs 		esc->sc_reg[NCR_FIFO * 16] = **esc->sc_dmaaddr;
    484      1.12   briggs 		(*esc->sc_dmalen)--;
    485       1.7   briggs 		(*esc->sc_dmaaddr)++;
    486       1.1   briggs 	}
    487       1.7   briggs 	esc->sc_active = 1;
    488       1.1   briggs }
    489       1.1   briggs 
    490       1.1   briggs void
    491      1.12   briggs esp_quick_write_reg(sc, reg, val)
    492       1.7   briggs 	struct ncr53c9x_softc *sc;
    493      1.12   briggs 	int reg;
    494      1.12   briggs 	u_char val;
    495       1.1   briggs {
    496      1.12   briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    497      1.12   briggs 
    498      1.23   briggs 	esc->sc_reg[reg * 16] = val;
    499       1.1   briggs }
    500       1.1   briggs 
    501       1.1   briggs int
    502      1.12   briggs esp_quick_dma_intr(sc)
    503      1.12   briggs 	struct ncr53c9x_softc *sc;
    504      1.12   briggs {
    505      1.12   briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    506      1.12   briggs 	int trans=0, resid=0;
    507      1.12   briggs 
    508      1.12   briggs 	if (esc->sc_active == 0)
    509      1.12   briggs 		panic("dma_intr--inactive DMA\n");
    510      1.12   briggs 
    511      1.12   briggs 	esc->sc_active = 0;
    512      1.12   briggs 
    513      1.12   briggs 	if (esc->sc_dmasize == 0) {
    514      1.12   briggs 		int	res;
    515      1.12   briggs 
    516      1.12   briggs 		res = 65536;
    517      1.12   briggs 		res -= NCR_READ_REG(sc, NCR_TCL);
    518      1.12   briggs 		res -= NCR_READ_REG(sc, NCR_TCM) << 8;
    519      1.12   briggs 		printf("dmaintr: discarded %d b (last transfer was %d b).\n",
    520      1.12   briggs 			res, esc->sc_prevdmasize);
    521      1.12   briggs 		return 0;
    522      1.12   briggs 	}
    523      1.12   briggs 
    524      1.12   briggs 	if (esc->sc_datain &&
    525      1.12   briggs 	    (resid = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
    526      1.12   briggs 		printf("dmaintr: empty FIFO of %d\n", resid);
    527      1.12   briggs 		DELAY(1);
    528      1.12   briggs 	}
    529      1.12   briggs 
    530      1.12   briggs 	if ((sc->sc_espstat & NCRSTAT_TC) == 0) {
    531      1.12   briggs 		resid += NCR_READ_REG(sc, NCR_TCL);
    532      1.12   briggs 		resid += NCR_READ_REG(sc, NCR_TCM) << 8;
    533      1.12   briggs 
    534      1.12   briggs 		if (resid == 0)
    535      1.12   briggs 			resid = 65536;
    536      1.12   briggs 	}
    537      1.12   briggs 
    538      1.12   briggs 	trans = esc->sc_dmasize - resid;
    539      1.12   briggs 	if (trans < 0) {
    540      1.12   briggs 		printf("dmaintr: trans < 0????");
    541      1.12   briggs 		trans = esc->sc_dmasize;
    542      1.12   briggs 	}
    543      1.12   briggs 
    544      1.12   briggs 	NCR_DMA(("dmaintr: trans %d, resid %d.\n", trans, resid));
    545      1.12   briggs 	*esc->sc_dmaaddr += trans;
    546      1.12   briggs 	*esc->sc_dmalen -= trans;
    547      1.12   briggs 
    548      1.12   briggs 	return 0;
    549      1.12   briggs }
    550      1.12   briggs 
    551      1.12   briggs int
    552      1.12   briggs esp_quick_dma_setup(sc, addr, len, datain, dmasize)
    553      1.12   briggs 	struct ncr53c9x_softc *sc;
    554      1.12   briggs 	caddr_t *addr;
    555      1.12   briggs 	size_t *len;
    556      1.12   briggs 	int datain;
    557      1.12   briggs 	size_t *dmasize;
    558      1.12   briggs {
    559      1.12   briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    560      1.12   briggs 
    561      1.12   briggs 	esc->sc_dmaaddr = addr;
    562      1.12   briggs 	esc->sc_dmalen = len;
    563      1.12   briggs 
    564      1.12   briggs 	esc->sc_pdmaddr = (u_int16_t *) *addr;
    565      1.12   briggs 	esc->sc_pdmalen = *len;
    566      1.13   briggs 	if (esc->sc_pdmalen & 1) {
    567      1.13   briggs 		esc->sc_pdmalen--;
    568      1.13   briggs 		esc->sc_pad = 1;
    569      1.13   briggs 	} else {
    570      1.13   briggs 		esc->sc_pad = 0;
    571      1.13   briggs 	}
    572      1.12   briggs 
    573      1.12   briggs 	esc->sc_datain = datain;
    574      1.12   briggs 	esc->sc_prevdmasize = esc->sc_dmasize;
    575      1.12   briggs 	esc->sc_dmasize = *dmasize;
    576      1.12   briggs 
    577      1.12   briggs 	return 0;
    578      1.12   briggs }
    579      1.12   briggs 
    580      1.12   briggs static __inline__ int
    581      1.12   briggs esp_dafb_have_dreq(esc)
    582      1.12   briggs 	struct esp_softc *esc;
    583      1.12   briggs {
    584      1.12   briggs 	u_int32_t r;
    585      1.12   briggs 
    586      1.12   briggs 	r = bus_space_read_4(esc->sc_tag, esc->sc_bsh, 0);
    587      1.12   briggs 	return (r & 0x200);
    588      1.12   briggs }
    589      1.12   briggs 
    590      1.12   briggs static __inline__ int
    591      1.12   briggs esp_iosb_have_dreq(esc)
    592      1.12   briggs 	struct esp_softc *esc;
    593      1.12   briggs {
    594      1.12   briggs 	return (via2_reg(vIFR) & V2IF_SCSIDRQ);
    595      1.12   briggs }
    596      1.12   briggs 
    597      1.12   briggs static int espspl=-1;
    598      1.12   briggs #define __splx(s) __asm __volatile ("movew %0,sr" : : "di" (s));
    599      1.12   briggs #define __spl2()  __splx(PSL_S|PSL_IPL2)
    600      1.21   briggs #define __spl6()  __splx(PSL_S|PSL_IPL6)
    601      1.12   briggs 
    602      1.12   briggs void
    603      1.12   briggs esp_quick_dma_go(sc)
    604       1.7   briggs 	struct ncr53c9x_softc *sc;
    605       1.1   briggs {
    606       1.7   briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    607      1.12   briggs 	extern int *nofault;
    608      1.12   briggs 	label_t faultbuf;
    609      1.12   briggs 	u_int16_t volatile *pdma;
    610      1.12   briggs 	u_char volatile *statreg;
    611      1.12   briggs 
    612      1.12   briggs 	esc->sc_active = 1;
    613      1.12   briggs 
    614      1.12   briggs 	espspl = spl2();
    615      1.12   briggs 
    616      1.12   briggs restart_dmago:
    617      1.12   briggs 	nofault = (int *) &faultbuf;
    618      1.12   briggs 	if (setjmp((label_t *) nofault)) {
    619      1.12   briggs 		int	i=0;
    620      1.12   briggs 
    621      1.12   briggs 		nofault = (int *) 0;
    622      1.12   briggs 		statreg = esc->sc_reg + NCR_STAT * 16;
    623      1.12   briggs 		for (;;) {
    624      1.12   briggs 			if (*statreg & 0x80) {
    625      1.12   briggs 				goto gotintr;
    626      1.12   briggs 			}
    627      1.12   briggs 
    628      1.12   briggs 			if (esp_have_dreq(esc)) {
    629      1.12   briggs 				break;
    630      1.12   briggs 			}
    631      1.12   briggs 
    632      1.12   briggs 			DELAY(1);
    633      1.12   briggs 			if (i++ > 10000)
    634      1.12   briggs 				panic("esp_dma_go: Argh!");
    635      1.12   briggs 		}
    636      1.12   briggs 		goto restart_dmago;
    637      1.12   briggs 	}
    638      1.12   briggs 
    639      1.12   briggs 	statreg = esc->sc_reg + NCR_STAT * 16;
    640      1.12   briggs 	pdma = (u_int16_t *) (esc->sc_reg + 0x100);
    641       1.1   briggs 
    642      1.12   briggs #define WAIT while (!esp_have_dreq(esc)) if (*statreg & 0x80) goto gotintr
    643      1.12   briggs 
    644      1.12   briggs 	if (esc->sc_datain == 0) {
    645      1.12   briggs 		while (esc->sc_pdmalen) {
    646      1.12   briggs 			WAIT;
    647      1.21   briggs 			__spl6(); *pdma = *(esc->sc_pdmaddr)++; __spl2()
    648      1.12   briggs 			esc->sc_pdmalen -= 2;
    649      1.12   briggs 		}
    650      1.13   briggs 		if (esc->sc_pad) {
    651      1.13   briggs 			unsigned short	us;
    652      1.13   briggs 			unsigned char	*c;
    653      1.13   briggs 			c = (unsigned char *) esc->sc_pdmaddr;
    654      1.13   briggs 			us = *c;
    655      1.13   briggs 			WAIT;
    656      1.21   briggs 			__spl6(); *pdma = us; __spl2()
    657      1.13   briggs 		}
    658      1.12   briggs 	} else {
    659      1.12   briggs 		while (esc->sc_pdmalen) {
    660      1.12   briggs 			WAIT;
    661      1.21   briggs 			__spl6(); *(esc->sc_pdmaddr)++ = *pdma; __spl2()
    662      1.12   briggs 			esc->sc_pdmalen -= 2;
    663      1.13   briggs 		}
    664      1.13   briggs 		if (esc->sc_pad) {
    665      1.13   briggs 			unsigned short	us;
    666      1.13   briggs 			unsigned char	*c;
    667      1.13   briggs 			WAIT;
    668      1.21   briggs 			__spl6(); us = *pdma; __spl2()
    669      1.13   briggs 			c = (unsigned char *) esc->sc_pdmaddr;
    670      1.13   briggs 			*c = us & 0xff;
    671      1.12   briggs 		}
    672      1.12   briggs 	}
    673      1.12   briggs #undef WAIT
    674      1.12   briggs 
    675      1.12   briggs 	nofault = (int *) 0;
    676      1.12   briggs 
    677      1.12   briggs 	if ((*statreg & 0x80) == 0) {
    678      1.12   briggs 		if (espspl != -1) splx(espspl); espspl = -1;
    679      1.12   briggs 		return;
    680      1.12   briggs 	}
    681      1.12   briggs 
    682      1.12   briggs gotintr:
    683      1.12   briggs 	ncr53c9x_intr(sc);
    684      1.12   briggs 	if (espspl != -1) splx(espspl); espspl = -1;
    685      1.16   briggs }
    686      1.16   briggs 
    687      1.23   briggs void
    688      1.23   briggs esp_intr(sc)
    689      1.23   briggs 	void *sc;
    690      1.23   briggs {
    691      1.23   briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    692      1.23   briggs 	int	i = 0;
    693      1.23   briggs 
    694      1.23   briggs 	do {
    695      1.23   briggs 		if (esc->sc_reg[NCR_STAT * 16] & 0x80) {
    696      1.23   briggs 			ncr53c9x_intr((struct ncr53c9x_softc *) esp0);
    697      1.23   briggs 			i++;
    698      1.23   briggs 		}
    699      1.23   briggs 
    700      1.23   briggs 		if (!i) {
    701      1.23   briggs 			delay(10000);
    702      1.23   briggs 		}
    703      1.23   briggs 	} while (!i++);
    704      1.23   briggs }
    705      1.23   briggs 
    706      1.23   briggs void
    707      1.16   briggs esp_dualbus_intr(sc)
    708      1.23   briggs 	void *sc;
    709      1.16   briggs {
    710      1.22   briggs 	int	i = 0;
    711      1.22   briggs 
    712      1.22   briggs 	do {
    713      1.22   briggs 		if (esp0 && (esp0->sc_reg[NCR_STAT * 16] & 0x80)) {
    714      1.22   briggs 			ncr53c9x_intr((struct ncr53c9x_softc *) esp0);
    715      1.22   briggs 			i++;
    716      1.22   briggs 		}
    717      1.16   briggs 
    718      1.22   briggs 		if (esp1 && (esp1->sc_reg[NCR_STAT * 16] & 0x80)) {
    719      1.22   briggs 			ncr53c9x_intr((struct ncr53c9x_softc *) esp1);
    720      1.22   briggs 			i++;
    721      1.22   briggs 		}
    722      1.23   briggs 
    723      1.22   briggs 		if (!i) {
    724      1.23   briggs 			delay(10000);
    725      1.22   briggs 		}
    726      1.23   briggs 	} while (!i++);
    727       1.1   briggs }
    728