Home | History | Annotate | Line # | Download | only in obio
esp.c revision 1.29.2.3
      1  1.29.2.3  jdolecek /*	$NetBSD: esp.c,v 1.29.2.3 2002/10/10 18:33:54 jdolecek Exp $	*/
      2       1.1    briggs 
      3       1.1    briggs /*
      4      1.10    briggs  * Copyright (c) 1997 Jason R. Thorpe.
      5      1.10    briggs  * All rights reserved.
      6       1.1    briggs  *
      7       1.1    briggs  * Redistribution and use in source and binary forms, with or without
      8       1.1    briggs  * modification, are permitted provided that the following conditions
      9       1.1    briggs  * are met:
     10       1.1    briggs  * 1. Redistributions of source code must retain the above copyright
     11       1.1    briggs  *    notice, this list of conditions and the following disclaimer.
     12       1.1    briggs  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1    briggs  *    notice, this list of conditions and the following disclaimer in the
     14       1.1    briggs  *    documentation and/or other materials provided with the distribution.
     15       1.1    briggs  * 3. All advertising materials mentioning features or use of this software
     16       1.1    briggs  *    must display the following acknowledgement:
     17      1.10    briggs  *	This product includes software developed for the NetBSD Project
     18      1.10    briggs  *	by Jason R. Thorpe.
     19       1.1    briggs  * 4. The name of the author may not be used to endorse or promote products
     20       1.1    briggs  *    derived from this software without specific prior written permission.
     21       1.1    briggs  *
     22       1.1    briggs  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23       1.1    briggs  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24       1.1    briggs  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25       1.1    briggs  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26       1.1    briggs  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27       1.1    briggs  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28       1.1    briggs  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29       1.1    briggs  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30       1.1    briggs  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31       1.1    briggs  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32       1.1    briggs  */
     33       1.1    briggs 
     34       1.1    briggs /*
     35       1.1    briggs  * Copyright (c) 1994 Peter Galbavy
     36       1.1    briggs  * All rights reserved.
     37       1.1    briggs  *
     38       1.1    briggs  * Redistribution and use in source and binary forms, with or without
     39       1.1    briggs  * modification, are permitted provided that the following conditions
     40       1.1    briggs  * are met:
     41       1.1    briggs  * 1. Redistributions of source code must retain the above copyright
     42       1.1    briggs  *    notice, this list of conditions and the following disclaimer.
     43       1.1    briggs  * 2. Redistributions in binary form must reproduce the above copyright
     44       1.1    briggs  *    notice, this list of conditions and the following disclaimer in the
     45       1.1    briggs  *    documentation and/or other materials provided with the distribution.
     46       1.1    briggs  * 3. All advertising materials mentioning features or use of this software
     47       1.1    briggs  *    must display the following acknowledgement:
     48       1.1    briggs  *	This product includes software developed by Peter Galbavy
     49       1.1    briggs  * 4. The name of the author may not be used to endorse or promote products
     50       1.1    briggs  *    derived from this software without specific prior written permission.
     51       1.1    briggs  *
     52       1.1    briggs  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     53       1.1    briggs  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     54       1.1    briggs  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     55       1.1    briggs  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     56       1.1    briggs  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     57       1.1    briggs  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     58       1.1    briggs  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     59       1.1    briggs  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     60       1.1    briggs  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     61       1.1    briggs  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     62       1.1    briggs  * POSSIBILITY OF SUCH DAMAGE.
     63       1.1    briggs  */
     64       1.1    briggs 
     65       1.1    briggs /*
     66       1.1    briggs  * Based on aic6360 by Jarle Greipsland
     67       1.1    briggs  *
     68       1.1    briggs  * Acknowledgements: Many of the algorithms used in this driver are
     69       1.1    briggs  * inspired by the work of Julian Elischer (julian (at) tfs.com) and
     70       1.1    briggs  * Charles Hannum (mycroft (at) duality.gnu.ai.mit.edu).  Thanks a million!
     71      1.10    briggs  */
     72      1.10    briggs 
     73      1.10    briggs /*
     74      1.10    briggs  * Initial m68k mac support from Allen Briggs <briggs (at) macbsd.com>
     75      1.10    briggs  * (basically consisting of the match, a bit of the attach, and the
     76      1.10    briggs  *  "DMA" glue functions).
     77       1.1    briggs  */
     78       1.1    briggs 
     79       1.1    briggs #include <sys/types.h>
     80       1.1    briggs #include <sys/param.h>
     81       1.1    briggs #include <sys/systm.h>
     82       1.1    briggs #include <sys/kernel.h>
     83       1.1    briggs #include <sys/errno.h>
     84       1.1    briggs #include <sys/ioctl.h>
     85       1.1    briggs #include <sys/device.h>
     86       1.1    briggs #include <sys/buf.h>
     87       1.1    briggs #include <sys/proc.h>
     88       1.1    briggs #include <sys/user.h>
     89       1.1    briggs #include <sys/queue.h>
     90       1.1    briggs 
     91      1.11    bouyer #include <dev/scsipi/scsi_all.h>
     92      1.11    bouyer #include <dev/scsipi/scsipi_all.h>
     93      1.11    bouyer #include <dev/scsipi/scsiconf.h>
     94      1.11    bouyer #include <dev/scsipi/scsi_message.h>
     95       1.1    briggs 
     96       1.1    briggs #include <machine/cpu.h>
     97      1.12    briggs #include <machine/bus.h>
     98       1.1    briggs #include <machine/param.h>
     99       1.1    briggs 
    100       1.7    briggs #include <dev/ic/ncr53c9xreg.h>
    101       1.7    briggs #include <dev/ic/ncr53c9xvar.h>
    102       1.7    briggs 
    103       1.1    briggs #include <machine/viareg.h>
    104       1.1    briggs 
    105      1.15    scottr #include <mac68k/obio/espvar.h>
    106      1.15    scottr #include <mac68k/obio/obiovar.h>
    107       1.3    briggs 
    108       1.7    briggs void	espattach	__P((struct device *, struct device *, void *));
    109       1.9    scottr int	espmatch	__P((struct device *, struct cfdata *, void *));
    110       1.1    briggs 
    111       1.1    briggs /* Linkup to the rest of the kernel */
    112  1.29.2.3  jdolecek CFATTACH_DECL(esp, sizeof(struct esp_softc),
    113  1.29.2.3  jdolecek     espmatch, espattach, NULL, NULL);
    114       1.1    briggs 
    115       1.7    briggs /*
    116       1.7    briggs  * Functions and the switch for the MI code.
    117       1.7    briggs  */
    118       1.7    briggs u_char	esp_read_reg __P((struct ncr53c9x_softc *, int));
    119       1.7    briggs void	esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
    120       1.7    briggs int	esp_dma_isintr __P((struct ncr53c9x_softc *));
    121       1.7    briggs void	esp_dma_reset __P((struct ncr53c9x_softc *));
    122       1.7    briggs int	esp_dma_intr __P((struct ncr53c9x_softc *));
    123       1.7    briggs int	esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
    124       1.7    briggs 	    size_t *, int, size_t *));
    125       1.7    briggs void	esp_dma_go __P((struct ncr53c9x_softc *));
    126       1.7    briggs void	esp_dma_stop __P((struct ncr53c9x_softc *));
    127       1.7    briggs int	esp_dma_isactive __P((struct ncr53c9x_softc *));
    128      1.12    briggs void	esp_quick_write_reg __P((struct ncr53c9x_softc *, int, u_char));
    129      1.12    briggs int	esp_quick_dma_intr __P((struct ncr53c9x_softc *));
    130      1.12    briggs int	esp_quick_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
    131      1.12    briggs 	    size_t *, int, size_t *));
    132      1.12    briggs void	esp_quick_dma_go __P((struct ncr53c9x_softc *));
    133      1.12    briggs 
    134      1.23    briggs void	esp_intr __P((void *sc));
    135      1.23    briggs void	esp_dualbus_intr __P((void *sc));
    136      1.16    briggs static struct esp_softc		*esp0 = NULL, *esp1 = NULL;
    137      1.16    briggs 
    138      1.12    briggs static __inline__ int esp_dafb_have_dreq __P((struct esp_softc *esc));
    139      1.12    briggs static __inline__ int esp_iosb_have_dreq __P((struct esp_softc *esc));
    140      1.12    briggs int (*esp_have_dreq) __P((struct esp_softc *esc));
    141       1.7    briggs 
    142       1.7    briggs struct ncr53c9x_glue esp_glue = {
    143       1.7    briggs 	esp_read_reg,
    144       1.7    briggs 	esp_write_reg,
    145       1.7    briggs 	esp_dma_isintr,
    146       1.7    briggs 	esp_dma_reset,
    147       1.7    briggs 	esp_dma_intr,
    148       1.7    briggs 	esp_dma_setup,
    149       1.7    briggs 	esp_dma_go,
    150       1.7    briggs 	esp_dma_stop,
    151       1.7    briggs 	esp_dma_isactive,
    152       1.7    briggs 	NULL,			/* gl_clear_latched_intr */
    153       1.7    briggs };
    154       1.7    briggs 
    155       1.1    briggs int
    156       1.9    scottr espmatch(parent, cf, aux)
    157       1.1    briggs 	struct device *parent;
    158       1.6    scottr 	struct cfdata *cf;
    159       1.6    scottr 	void *aux;
    160       1.1    briggs {
    161      1.12    briggs 	int	found = 0;
    162      1.12    briggs 
    163      1.12    briggs 	if ((cf->cf_unit == 0) && mac68k_machine.scsi96) {
    164      1.12    briggs 		found = 1;
    165      1.12    briggs 	}
    166      1.12    briggs 	if ((cf->cf_unit == 1) && mac68k_machine.scsi96_2) {
    167      1.12    briggs 		found = 1;
    168      1.12    briggs 	}
    169      1.12    briggs 
    170      1.12    briggs 	return found;
    171       1.1    briggs }
    172       1.1    briggs 
    173       1.1    briggs /*
    174       1.1    briggs  * Attach this instance, and then all the sub-devices
    175       1.1    briggs  */
    176       1.1    briggs void
    177       1.1    briggs espattach(parent, self, aux)
    178       1.1    briggs 	struct device *parent, *self;
    179       1.1    briggs 	void *aux;
    180       1.1    briggs {
    181      1.12    briggs 	struct obio_attach_args *oa = (struct obio_attach_args *)aux;
    182      1.20    scottr 	extern vaddr_t		SCSIBase;
    183      1.12    briggs 	struct esp_softc	*esc = (void *)self;
    184      1.12    briggs 	struct ncr53c9x_softc	*sc = &esc->sc_ncr53c9x;
    185      1.12    briggs 	int			quick = 0;
    186      1.12    briggs 	unsigned long		reg_offset;
    187      1.12    briggs 
    188      1.12    briggs 	reg_offset = SCSIBase - IOBase;
    189      1.12    briggs 	esc->sc_tag = oa->oa_tag;
    190      1.12    briggs 	/*
    191      1.12    briggs 	 * For Wombat, Primus and Optimus motherboards, DREQ is
    192      1.12    briggs 	 * visible on bit 0 of the IOSB's emulated VIA2 vIFR (and
    193      1.12    briggs 	 * the scsi registers are offset 0x1000 bytes from IOBase).
    194      1.12    briggs 	 *
    195      1.12    briggs 	 * For the Q700/900/950 it's at f9800024 for bus 0 and
    196      1.12    briggs 	 * f9800028 for bus 1 (900/950).  For these machines, that is also
    197      1.12    briggs 	 * a (12-bit) configuration register for DAFB's control of the
    198      1.12    briggs 	 * pseudo-DMA timing.  The default value is 0x1d1.
    199      1.12    briggs 	 */
    200      1.12    briggs 	esp_have_dreq = esp_dafb_have_dreq;
    201      1.12    briggs 	if (sc->sc_dev.dv_unit == 0) {
    202      1.12    briggs 		if (reg_offset == 0x10000) {
    203      1.12    briggs 			quick = 1;
    204      1.12    briggs 			esp_have_dreq = esp_iosb_have_dreq;
    205      1.12    briggs 		} else if (reg_offset == 0x18000) {
    206      1.12    briggs 			quick = 0;
    207      1.12    briggs 		} else {
    208      1.12    briggs 			if (bus_space_map(esc->sc_tag, 0xf9800024,
    209      1.12    briggs 					  4, 0, &esc->sc_bsh)) {
    210      1.12    briggs 				printf("failed to map 4 at 0xf9800024.\n");
    211      1.12    briggs 			} else {
    212      1.12    briggs 				quick = 1;
    213      1.12    briggs 				bus_space_write_4(esc->sc_tag,
    214      1.12    briggs 						  esc->sc_bsh, 0, 0x1d1);
    215      1.12    briggs 			}
    216      1.12    briggs 		}
    217      1.12    briggs 	} else {
    218      1.12    briggs 		if (bus_space_map(esc->sc_tag, 0xf9800028,
    219      1.12    briggs 				  4, 0, &esc->sc_bsh)) {
    220      1.12    briggs 			printf("failed to map 4 at 0xf9800028.\n");
    221      1.12    briggs 		} else {
    222      1.12    briggs 			quick = 1;
    223      1.12    briggs 			bus_space_write_4(esc->sc_tag, esc->sc_bsh, 0, 0x1d1);
    224      1.12    briggs 		}
    225      1.12    briggs 	}
    226      1.12    briggs 	if (quick) {
    227      1.12    briggs 		esp_glue.gl_write_reg = esp_quick_write_reg;
    228      1.12    briggs 		esp_glue.gl_dma_intr = esp_quick_dma_intr;
    229      1.12    briggs 		esp_glue.gl_dma_setup = esp_quick_dma_setup;
    230      1.12    briggs 		esp_glue.gl_dma_go = esp_quick_dma_go;
    231      1.12    briggs 	}
    232       1.1    briggs 
    233       1.1    briggs 	/*
    234       1.7    briggs 	 * Set up the glue for MI code early; we use some of it here.
    235       1.1    briggs 	 */
    236       1.7    briggs 	sc->sc_glue = &esp_glue;
    237       1.1    briggs 
    238       1.1    briggs 	/*
    239       1.7    briggs 	 * Save the regs
    240       1.1    briggs 	 */
    241       1.1    briggs 	if (sc->sc_dev.dv_unit == 0) {
    242      1.16    briggs 		esp0 = esc;
    243       1.2    briggs 
    244       1.7    briggs 		esc->sc_reg = (volatile u_char *) SCSIBase;
    245      1.23    briggs 		via2_register_irq(VIA2_SCSIIRQ, esp_intr, esc);
    246       1.7    briggs 		esc->irq_mask = V2IF_SCSIIRQ;
    247       1.2    briggs 		if (reg_offset == 0x10000) {
    248      1.26    briggs 			/* From the Q650 developer's note */
    249       1.2    briggs 			sc->sc_freq = 16500000;
    250       1.2    briggs 		} else {
    251       1.2    briggs 			sc->sc_freq = 25000000;
    252       1.2    briggs 		}
    253      1.12    briggs 
    254      1.12    briggs 		if (esp_glue.gl_dma_go == esp_quick_dma_go) {
    255      1.12    briggs 			printf(" (quick)");
    256      1.12    briggs 		}
    257       1.1    briggs 	} else {
    258      1.16    briggs 		esp1 = esc;
    259      1.16    briggs 
    260       1.7    briggs 		esc->sc_reg = (volatile u_char *) SCSIBase + 0x402;
    261      1.23    briggs 		via2_register_irq(VIA2_SCSIIRQ, esp_dualbus_intr, NULL);
    262      1.16    briggs 		esc->irq_mask = 0;
    263       1.2    briggs 		sc->sc_freq = 25000000;
    264      1.12    briggs 
    265      1.12    briggs 		if (esp_glue.gl_dma_go == esp_quick_dma_go) {
    266      1.12    briggs 			printf(" (quick)");
    267      1.12    briggs 		}
    268       1.1    briggs 	}
    269       1.7    briggs 
    270       1.7    briggs 	printf(": address %p", esc->sc_reg);
    271       1.1    briggs 
    272       1.1    briggs 	sc->sc_id = 7;
    273       1.1    briggs 
    274       1.1    briggs 	/* gimme Mhz */
    275       1.1    briggs 	sc->sc_freq /= 1000000;
    276       1.1    briggs 
    277       1.1    briggs 	/*
    278       1.1    briggs 	 * It is necessary to try to load the 2nd config register here,
    279       1.1    briggs 	 * to find out what rev the esp chip is, else the esp_reset
    280       1.1    briggs 	 * will not set up the defaults correctly.
    281       1.1    briggs 	 */
    282      1.13    briggs 	sc->sc_cfg1 = sc->sc_id; /* | NCRCFG1_PARENB; */
    283       1.7    briggs 	sc->sc_cfg2 = NCRCFG2_SCSI2;
    284       1.3    briggs 	sc->sc_cfg3 = 0;
    285       1.7    briggs 	sc->sc_rev = NCR_VARIANT_NCR53C96;
    286       1.1    briggs 
    287       1.1    briggs 	/*
    288       1.1    briggs 	 * This is the value used to start sync negotiations
    289       1.7    briggs 	 * Note that the NCR register "SYNCTP" is programmed
    290       1.1    briggs 	 * in "clocks per byte", and has a minimum value of 4.
    291       1.1    briggs 	 * The SCSI period used in negotiation is one-fourth
    292       1.1    briggs 	 * of the time (in nanoseconds) needed to transfer one byte.
    293       1.1    briggs 	 * Since the chip's clock is given in MHz, we have the following
    294       1.1    briggs 	 * formula: 4 * period = (1000 / freq) * 4
    295       1.1    briggs 	 */
    296       1.1    briggs 	sc->sc_minsync = 1000 / sc->sc_freq;
    297       1.1    briggs 
    298      1.26    briggs 	/* We need this to fit into the TCR... */
    299      1.26    briggs 	sc->sc_maxxfer = 64 * 1024;
    300      1.26    briggs 
    301      1.26    briggs 	if (!quick) {
    302      1.26    briggs 		sc->sc_minsync = 0;	/* No synchronous xfers w/o DMA */
    303      1.26    briggs 		sc->sc_maxxfer = 8 * 1024;
    304      1.26    briggs 	}
    305       1.1    briggs 
    306       1.1    briggs 	/*
    307       1.7    briggs 	 * Configure interrupts.
    308       1.1    briggs 	 */
    309      1.16    briggs 	if (esc->irq_mask) {
    310      1.16    briggs 		via2_reg(vPCR) = 0x22;
    311      1.16    briggs 		via2_reg(vIFR) = esc->irq_mask;
    312      1.16    briggs 		via2_reg(vIER) = 0x80 | esc->irq_mask;
    313      1.16    briggs 	}
    314      1.24   thorpej 
    315      1.24   thorpej 	/*
    316      1.24   thorpej 	 * Now try to attach all the sub-devices
    317      1.24   thorpej 	 */
    318      1.29    bouyer 	sc->sc_adapter.adapt_minphys = minphys;
    319      1.29    bouyer 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    320      1.29    bouyer 	ncr53c9x_attach(sc);
    321       1.1    briggs }
    322       1.1    briggs 
    323       1.1    briggs /*
    324       1.7    briggs  * Glue functions.
    325       1.1    briggs  */
    326       1.1    briggs 
    327       1.7    briggs u_char
    328       1.7    briggs esp_read_reg(sc, reg)
    329       1.7    briggs 	struct ncr53c9x_softc *sc;
    330       1.7    briggs 	int reg;
    331       1.1    briggs {
    332       1.7    briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    333       1.1    briggs 
    334      1.23    briggs 	return esc->sc_reg[reg * 16];
    335       1.1    briggs }
    336       1.1    briggs 
    337       1.1    briggs void
    338       1.7    briggs esp_write_reg(sc, reg, val)
    339       1.7    briggs 	struct ncr53c9x_softc *sc;
    340       1.7    briggs 	int reg;
    341       1.7    briggs 	u_char val;
    342       1.1    briggs {
    343       1.7    briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    344      1.21    briggs 	u_char	v = val;
    345       1.1    briggs 
    346       1.7    briggs 	if (reg == NCR_CMD && v == (NCRCMD_TRANS|NCRCMD_DMA)) {
    347       1.7    briggs 		v = NCRCMD_TRANS;
    348       1.1    briggs 	}
    349       1.7    briggs 	esc->sc_reg[reg * 16] = v;
    350       1.1    briggs }
    351       1.1    briggs 
    352      1.12    briggs void
    353      1.12    briggs esp_dma_stop(sc)
    354      1.12    briggs 	struct ncr53c9x_softc *sc;
    355      1.12    briggs {
    356      1.12    briggs }
    357      1.12    briggs 
    358      1.12    briggs int
    359      1.12    briggs esp_dma_isactive(sc)
    360      1.12    briggs 	struct ncr53c9x_softc *sc;
    361      1.12    briggs {
    362      1.12    briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    363      1.12    briggs 
    364      1.12    briggs 	return esc->sc_active;
    365      1.12    briggs }
    366      1.12    briggs 
    367       1.7    briggs int
    368       1.7    briggs esp_dma_isintr(sc)
    369       1.7    briggs 	struct ncr53c9x_softc *sc;
    370       1.1    briggs {
    371       1.7    briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    372       1.1    briggs 
    373       1.7    briggs 	return esc->sc_reg[NCR_STAT * 16] & 0x80;
    374       1.1    briggs }
    375       1.1    briggs 
    376       1.1    briggs void
    377       1.7    briggs esp_dma_reset(sc)
    378       1.7    briggs 	struct ncr53c9x_softc *sc;
    379       1.1    briggs {
    380       1.7    briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    381       1.1    briggs 
    382       1.7    briggs 	esc->sc_active = 0;
    383       1.7    briggs 	esc->sc_tc = 0;
    384       1.1    briggs }
    385       1.1    briggs 
    386       1.7    briggs int
    387       1.7    briggs esp_dma_intr(sc)
    388       1.7    briggs 	struct ncr53c9x_softc *sc;
    389       1.1    briggs {
    390      1.22    briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    391       1.7    briggs 	volatile u_char *cmdreg, *intrreg, *statreg, *fiforeg;
    392      1.22    briggs 	u_char	*p;
    393      1.22    briggs 	u_int	espphase, espstat, espintr;
    394      1.22    briggs 	int	cnt, s;
    395       1.1    briggs 
    396       1.7    briggs 	if (esc->sc_active == 0) {
    397       1.7    briggs 		printf("dma_intr--inactive DMA\n");
    398       1.7    briggs 		return -1;
    399       1.1    briggs 	}
    400       1.1    briggs 
    401       1.7    briggs 	if ((sc->sc_espintr & NCRINTR_BS) == 0) {
    402       1.7    briggs 		esc->sc_active = 0;
    403       1.7    briggs 		return 0;
    404       1.1    briggs 	}
    405       1.1    briggs 
    406  1.29.2.1   thorpej 	cnt = *esc->sc_dmalen;
    407  1.29.2.1   thorpej 	if (*esc->sc_dmalen == 0) {
    408       1.7    briggs 		printf("data interrupt, but no count left.");
    409       1.1    briggs 	}
    410       1.1    briggs 
    411       1.7    briggs 	p = *esc->sc_dmaaddr;
    412       1.7    briggs 	espphase = sc->sc_phase;
    413       1.7    briggs 	espstat = (u_int) sc->sc_espstat;
    414       1.7    briggs 	espintr = (u_int) sc->sc_espintr;
    415       1.7    briggs 	cmdreg = esc->sc_reg + NCR_CMD * 16;
    416       1.7    briggs 	fiforeg = esc->sc_reg + NCR_FIFO * 16;
    417       1.7    briggs 	statreg = esc->sc_reg + NCR_STAT * 16;
    418       1.7    briggs 	intrreg = esc->sc_reg + NCR_INTR * 16;
    419       1.7    briggs 	do {
    420       1.7    briggs 		if (esc->sc_datain) {
    421       1.7    briggs 			*p++ = *fiforeg;
    422       1.7    briggs 			cnt--;
    423       1.7    briggs 			if (espphase == DATA_IN_PHASE) {
    424       1.7    briggs 				*cmdreg = NCRCMD_TRANS;
    425       1.7    briggs 			} else {
    426       1.7    briggs 				esc->sc_active = 0;
    427       1.7    briggs 			}
    428       1.7    briggs 	 	} else {
    429       1.7    briggs 			if (   (espphase == DATA_OUT_PHASE)
    430       1.7    briggs 			    || (espphase == MESSAGE_OUT_PHASE)) {
    431       1.7    briggs 				*fiforeg = *p++;
    432       1.7    briggs 				cnt--;
    433       1.7    briggs 				*cmdreg = NCRCMD_TRANS;
    434       1.7    briggs 			} else {
    435       1.7    briggs 				esc->sc_active = 0;
    436       1.7    briggs 			}
    437       1.1    briggs 		}
    438       1.1    briggs 
    439       1.7    briggs 		if (esc->sc_active) {
    440       1.7    briggs 			while (!(*statreg & 0x80));
    441      1.22    briggs 			s = splhigh();
    442       1.7    briggs 			espstat = *statreg;
    443       1.7    briggs 			espintr = *intrreg;
    444       1.7    briggs 			espphase = (espintr & NCRINTR_DIS)
    445       1.7    briggs 				    ? /* Disconnected */ BUSFREE_PHASE
    446       1.7    briggs 				    : espstat & PHASE_MASK;
    447      1.22    briggs 			splx(s);
    448       1.1    briggs 		}
    449       1.7    briggs 	} while (esc->sc_active && (espintr & NCRINTR_BS));
    450       1.7    briggs 	sc->sc_phase = espphase;
    451       1.7    briggs 	sc->sc_espstat = (u_char) espstat;
    452       1.7    briggs 	sc->sc_espintr = (u_char) espintr;
    453       1.7    briggs 	*esc->sc_dmaaddr = p;
    454  1.29.2.1   thorpej 	*esc->sc_dmalen = cnt;
    455       1.1    briggs 
    456  1.29.2.1   thorpej 	if (*esc->sc_dmalen == 0) {
    457       1.7    briggs 		esc->sc_tc = NCRSTAT_TC;
    458       1.1    briggs 	}
    459       1.7    briggs 	sc->sc_espstat |= esc->sc_tc;
    460       1.7    briggs 	return 0;
    461       1.1    briggs }
    462       1.1    briggs 
    463       1.1    briggs int
    464       1.7    briggs esp_dma_setup(sc, addr, len, datain, dmasize)
    465       1.7    briggs 	struct ncr53c9x_softc *sc;
    466       1.7    briggs 	caddr_t *addr;
    467       1.7    briggs 	size_t *len;
    468       1.7    briggs 	int datain;
    469       1.7    briggs 	size_t *dmasize;
    470       1.1    briggs {
    471       1.7    briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    472       1.1    briggs 
    473       1.7    briggs 	esc->sc_dmaaddr = addr;
    474      1.12    briggs 	esc->sc_dmalen = len;
    475       1.7    briggs 	esc->sc_datain = datain;
    476       1.7    briggs 	esc->sc_dmasize = *dmasize;
    477       1.7    briggs 	esc->sc_tc = 0;
    478       1.1    briggs 
    479       1.7    briggs 	return 0;
    480       1.1    briggs }
    481       1.1    briggs 
    482       1.1    briggs void
    483       1.7    briggs esp_dma_go(sc)
    484       1.7    briggs 	struct ncr53c9x_softc *sc;
    485       1.1    briggs {
    486       1.7    briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    487       1.1    briggs 
    488       1.7    briggs 	if (esc->sc_datain == 0) {
    489       1.7    briggs 		esc->sc_reg[NCR_FIFO * 16] = **esc->sc_dmaaddr;
    490      1.12    briggs 		(*esc->sc_dmalen)--;
    491       1.7    briggs 		(*esc->sc_dmaaddr)++;
    492       1.1    briggs 	}
    493       1.7    briggs 	esc->sc_active = 1;
    494       1.1    briggs }
    495       1.1    briggs 
    496       1.1    briggs void
    497      1.12    briggs esp_quick_write_reg(sc, reg, val)
    498       1.7    briggs 	struct ncr53c9x_softc *sc;
    499      1.12    briggs 	int reg;
    500      1.12    briggs 	u_char val;
    501       1.1    briggs {
    502      1.12    briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    503      1.12    briggs 
    504      1.23    briggs 	esc->sc_reg[reg * 16] = val;
    505       1.1    briggs }
    506       1.1    briggs 
    507      1.26    briggs #if DEBUG
    508      1.26    briggs int mac68k_esp_debug=0;
    509      1.26    briggs #endif
    510      1.26    briggs 
    511       1.1    briggs int
    512      1.12    briggs esp_quick_dma_intr(sc)
    513      1.12    briggs 	struct ncr53c9x_softc *sc;
    514      1.12    briggs {
    515      1.12    briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    516      1.12    briggs 	int trans=0, resid=0;
    517      1.12    briggs 
    518      1.12    briggs 	if (esc->sc_active == 0)
    519  1.29.2.3  jdolecek 		panic("dma_intr--inactive DMA");
    520      1.12    briggs 
    521      1.12    briggs 	esc->sc_active = 0;
    522      1.12    briggs 
    523      1.12    briggs 	if (esc->sc_dmasize == 0) {
    524      1.12    briggs 		int	res;
    525      1.12    briggs 
    526      1.26    briggs 		res = NCR_READ_REG(sc, NCR_TCL);
    527      1.26    briggs 		res += NCR_READ_REG(sc, NCR_TCM) << 8;
    528      1.28    briggs 		/* This can happen in the case of a TRPAD operation */
    529      1.28    briggs 		/* Pretend that it was complete */
    530      1.28    briggs 		sc->sc_espstat |= NCRSTAT_TC;
    531      1.28    briggs #if DEBUG
    532      1.28    briggs 		if (mac68k_esp_debug) {
    533      1.28    briggs 			printf("dmaintr: DMA xfer of zero xferred %d\n",
    534      1.28    briggs 			    65536 - res);
    535      1.28    briggs 		}
    536      1.28    briggs #endif
    537      1.12    briggs 		return 0;
    538      1.12    briggs 	}
    539      1.12    briggs 
    540      1.12    briggs 	if ((sc->sc_espstat & NCRSTAT_TC) == 0) {
    541      1.28    briggs 		if (esc->sc_datain == 0) {
    542      1.28    briggs 			resid = NCR_READ_REG(sc, NCR_FFLAG) & 0x1f;
    543      1.28    briggs #if DEBUG
    544      1.28    briggs 			if (mac68k_esp_debug) {
    545      1.28    briggs 				printf("Write FIFO residual %d bytes\n", resid);
    546      1.28    briggs 			}
    547      1.28    briggs #endif
    548      1.28    briggs 		}
    549      1.12    briggs 		resid += NCR_READ_REG(sc, NCR_TCL);
    550      1.12    briggs 		resid += NCR_READ_REG(sc, NCR_TCM) << 8;
    551      1.12    briggs 		if (resid == 0)
    552      1.12    briggs 			resid = 65536;
    553      1.12    briggs 	}
    554      1.12    briggs 
    555      1.12    briggs 	trans = esc->sc_dmasize - resid;
    556      1.12    briggs 	if (trans < 0) {
    557      1.12    briggs 		printf("dmaintr: trans < 0????");
    558      1.26    briggs 		trans = *esc->sc_dmalen;
    559      1.12    briggs 	}
    560      1.12    briggs 
    561      1.12    briggs 	NCR_DMA(("dmaintr: trans %d, resid %d.\n", trans, resid));
    562      1.26    briggs #if DEBUG
    563      1.26    briggs 	if (mac68k_esp_debug) {
    564      1.26    briggs 		printf("eqd_intr: trans %d, resid %d.\n", trans, resid);
    565      1.26    briggs 	}
    566      1.26    briggs #endif
    567      1.12    briggs 	*esc->sc_dmaaddr += trans;
    568      1.12    briggs 	*esc->sc_dmalen -= trans;
    569      1.12    briggs 
    570      1.12    briggs 	return 0;
    571      1.12    briggs }
    572      1.12    briggs 
    573      1.12    briggs int
    574      1.12    briggs esp_quick_dma_setup(sc, addr, len, datain, dmasize)
    575      1.12    briggs 	struct ncr53c9x_softc *sc;
    576      1.12    briggs 	caddr_t *addr;
    577      1.12    briggs 	size_t *len;
    578      1.12    briggs 	int datain;
    579      1.12    briggs 	size_t *dmasize;
    580      1.12    briggs {
    581      1.12    briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    582      1.12    briggs 
    583      1.12    briggs 	esc->sc_dmaaddr = addr;
    584      1.12    briggs 	esc->sc_dmalen = len;
    585      1.12    briggs 
    586      1.26    briggs 	if (*len & 1) {
    587      1.13    briggs 		esc->sc_pad = 1;
    588      1.13    briggs 	} else {
    589      1.13    briggs 		esc->sc_pad = 0;
    590      1.13    briggs 	}
    591      1.12    briggs 
    592      1.12    briggs 	esc->sc_datain = datain;
    593      1.12    briggs 	esc->sc_dmasize = *dmasize;
    594      1.12    briggs 
    595      1.26    briggs #if DIAGNOSTIC
    596      1.26    briggs 	if (esc->sc_dmasize == 0) {
    597      1.28    briggs 		/* This can happen in the case of a TRPAD operation */
    598      1.26    briggs 	}
    599      1.26    briggs #endif
    600      1.26    briggs #if DEBUG
    601      1.26    briggs 	if (mac68k_esp_debug) {
    602      1.26    briggs 	printf("eqd_setup: addr %lx, len %lx, in? %d, dmasize %lx\n",
    603      1.26    briggs 	    (long) *addr, (long) *len, datain, (long) esc->sc_dmasize);
    604      1.26    briggs 	}
    605      1.26    briggs #endif
    606      1.26    briggs 
    607      1.12    briggs 	return 0;
    608      1.12    briggs }
    609      1.12    briggs 
    610      1.12    briggs static __inline__ int
    611      1.12    briggs esp_dafb_have_dreq(esc)
    612      1.12    briggs 	struct esp_softc *esc;
    613      1.12    briggs {
    614      1.26    briggs 	return (*(volatile u_int32_t *)(esc->sc_bsh.base) & 0x200);
    615      1.12    briggs }
    616      1.12    briggs 
    617      1.12    briggs static __inline__ int
    618      1.12    briggs esp_iosb_have_dreq(esc)
    619      1.12    briggs 	struct esp_softc *esc;
    620      1.12    briggs {
    621      1.12    briggs 	return (via2_reg(vIFR) & V2IF_SCSIDRQ);
    622      1.12    briggs }
    623      1.12    briggs 
    624      1.26    briggs static volatile int espspl=-1;
    625      1.12    briggs 
    626      1.26    briggs /*
    627      1.26    briggs  * Apple "DMA" is weird.
    628      1.26    briggs  *
    629      1.26    briggs  * Basically, the CPU acts like the DMA controller.  The DREQ/ off the
    630      1.26    briggs  * chip goes to a register that we've mapped at attach time (on the
    631      1.26    briggs  * IOSB or DAFB, depending on the machine).  Apple also provides some
    632      1.26    briggs  * space for which the memory controller handshakes data to/from the
    633      1.26    briggs  * NCR chip with the DACK/ line.  This space appears to be mapped over
    634      1.26    briggs  * and over, every 4 bytes, but only the lower 16 bits are valid (but
    635      1.26    briggs  * reading the upper 16 bits will handshake DACK/ just fine, so if you
    636      1.26    briggs  * read *u_int16_t++ = *u_int16_t++ in a loop, you'll get
    637      1.26    briggs  * <databyte><databyte>0xff0xff<databyte><databyte>0xff0xff...
    638      1.26    briggs  *
    639      1.26    briggs  * When you're attempting to read or write memory to this DACK/ed space,
    640      1.26    briggs  * and the NCR is not ready for some timeout period, the system will
    641      1.26    briggs  * generate a bus error.  This might be for one of several reasons:
    642      1.26    briggs  *
    643      1.26    briggs  *	1) (on write) The FIFO is full and is not draining.
    644      1.26    briggs  *	2) (on read) The FIFO is empty and is not filling.
    645      1.26    briggs  *	3) An interrupt condition has occurred.
    646      1.26    briggs  *	4) Anything else?
    647      1.26    briggs  *
    648      1.26    briggs  * So if a bus error occurs, we first turn off the nofault bus error handler,
    649      1.26    briggs  * then we check for an interrupt (which would render the first two
    650      1.26    briggs  * possibilities moot).  If there's no interrupt, check for a DREQ/.  If we
    651      1.26    briggs  * have that, then attempt to resume stuffing (or unstuffing) the FIFO.  If
    652      1.26    briggs  * neither condition holds, pause briefly and check again.
    653      1.26    briggs  *
    654      1.26    briggs  * NOTE!!!  In order to make allowances for the hardware structure of
    655      1.26    briggs  *          the mac, spl values in here are hardcoded!!!!!!!!!
    656      1.26    briggs  *          This is done to allow serial interrupts to get in during
    657      1.26    briggs  *          scsi transfers.  This is ugly.
    658      1.26    briggs  */
    659      1.12    briggs void
    660      1.12    briggs esp_quick_dma_go(sc)
    661       1.7    briggs 	struct ncr53c9x_softc *sc;
    662       1.1    briggs {
    663       1.7    briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    664      1.26    briggs 	extern long mac68k_a2_fromfault;
    665      1.12    briggs 	extern int *nofault;
    666      1.12    briggs 	label_t faultbuf;
    667      1.12    briggs 	u_int16_t volatile *pdma;
    668      1.26    briggs 	u_int16_t *addr;
    669      1.26    briggs 	int		len, res;
    670      1.26    briggs 	u_short		cnt32, cnt2;
    671      1.12    briggs 	u_char volatile *statreg;
    672      1.12    briggs 
    673      1.12    briggs 	esc->sc_active = 1;
    674      1.12    briggs 
    675      1.26    briggs 	espspl = splhigh();
    676      1.26    briggs 
    677      1.26    briggs 	addr = (u_int16_t *) *esc->sc_dmaaddr;
    678      1.26    briggs 	len  = esc->sc_dmasize;
    679      1.12    briggs 
    680      1.12    briggs restart_dmago:
    681      1.26    briggs #if DEBUG
    682      1.26    briggs 	if (mac68k_esp_debug) {
    683      1.26    briggs 		printf("eqdg: a %lx, l %lx, in? %d ... ",
    684      1.26    briggs 		    (long) addr, (long) len, esc->sc_datain);
    685      1.26    briggs 	}
    686      1.26    briggs #endif
    687      1.12    briggs 	nofault = (int *) &faultbuf;
    688      1.12    briggs 	if (setjmp((label_t *) nofault)) {
    689      1.12    briggs 		int	i=0;
    690      1.12    briggs 
    691      1.12    briggs 		nofault = (int *) 0;
    692      1.26    briggs #if DEBUG
    693      1.26    briggs 		if (mac68k_esp_debug) {
    694      1.26    briggs 			printf("be\n");
    695      1.26    briggs 		}
    696      1.26    briggs #endif
    697      1.26    briggs 		/*
    698      1.26    briggs 		 * Bus error...
    699      1.26    briggs 		 * So, we first check for an interrupt.  If we have
    700      1.26    briggs 		 * one, go handle it.  Next we check for DREQ/.  If
    701      1.26    briggs 		 * we have it, then we restart the transfer.  If
    702      1.26    briggs 		 * neither, then loop until we get one or the other.
    703      1.26    briggs 		 */
    704      1.12    briggs 		statreg = esc->sc_reg + NCR_STAT * 16;
    705      1.12    briggs 		for (;;) {
    706      1.26    briggs 			spl2();		/* Give serial a chance... */
    707      1.26    briggs 			splhigh();	/* That's enough... */
    708      1.26    briggs 
    709      1.12    briggs 			if (*statreg & 0x80) {
    710      1.12    briggs 				goto gotintr;
    711      1.12    briggs 			}
    712      1.12    briggs 
    713      1.12    briggs 			if (esp_have_dreq(esc)) {
    714      1.26    briggs 				/*
    715      1.28    briggs 				 * Get the remaining length from the address
    716      1.26    briggs 				 * differential.
    717      1.26    briggs 				 */
    718      1.26    briggs 				addr = (u_int16_t *) mac68k_a2_fromfault;
    719      1.26    briggs 				len = esc->sc_dmasize -
    720      1.26    briggs 				    ((long) addr - (long) *esc->sc_dmaaddr);
    721      1.26    briggs 
    722      1.26    briggs 				if (esc->sc_datain == 0) {
    723      1.26    briggs 					/*
    724      1.26    briggs 					 * Let the FIFO drain before we read
    725      1.26    briggs 					 * the transfer count.
    726      1.26    briggs 					 * Do we need to do this?
    727      1.26    briggs 					 * Can we do this?
    728      1.26    briggs 					 */
    729      1.26    briggs 					while (NCR_READ_REG(sc, NCR_FFLAG)
    730      1.26    briggs 					    & 0x1f);
    731      1.26    briggs 					/*
    732      1.26    briggs 					 * Get the length from the transfer
    733      1.26    briggs 					 * counters.
    734      1.26    briggs 					 */
    735      1.26    briggs 					res = NCR_READ_REG(sc, NCR_TCL);
    736      1.26    briggs 					res += NCR_READ_REG(sc, NCR_TCM) << 8;
    737      1.26    briggs 					/*
    738      1.26    briggs 					 * If they don't agree,
    739      1.26    briggs 					 * adjust accordingly.
    740      1.26    briggs 					 */
    741      1.26    briggs 					while (res > len) {
    742      1.26    briggs 						len+=2; addr--;
    743      1.26    briggs 					}
    744      1.26    briggs 					if (res != len) {
    745  1.29.2.3  jdolecek 						panic("esp_quick_dma_go: res %d != len %d",
    746      1.26    briggs 							res, len);
    747      1.26    briggs 					}
    748      1.26    briggs 				}
    749      1.12    briggs 				break;
    750      1.12    briggs 			}
    751      1.12    briggs 
    752      1.12    briggs 			DELAY(1);
    753      1.26    briggs 			if (i++ > 1000000)
    754      1.26    briggs 				panic("esp_dma_go: Bus error, but no condition!  Argh!");
    755      1.12    briggs 		}
    756      1.12    briggs 		goto restart_dmago;
    757      1.12    briggs 	}
    758      1.12    briggs 
    759      1.26    briggs 	len &= ~1;
    760      1.26    briggs 
    761      1.12    briggs 	statreg = esc->sc_reg + NCR_STAT * 16;
    762      1.12    briggs 	pdma = (u_int16_t *) (esc->sc_reg + 0x100);
    763       1.1    briggs 
    764      1.26    briggs 	/*
    765      1.26    briggs 	 * These loops are unrolled into assembly for two reasons:
    766      1.26    briggs 	 * 1) We can make sure that they are as efficient as possible, and
    767      1.26    briggs 	 * 2) (more importantly) we need the address that we are reading
    768      1.26    briggs 	 *    from or writing to to be in a2.
    769      1.26    briggs 	 */
    770      1.26    briggs 	cnt32 = len / 32;
    771      1.26    briggs 	cnt2 = (len % 32) / 2;
    772      1.12    briggs 	if (esc->sc_datain == 0) {
    773      1.26    briggs 		/* while (cnt32--) { 16 instances of *pdma = *addr++; } */
    774      1.26    briggs 		/* while (cnt2--) { *pdma = *addr++; } */
    775  1.29.2.2  jdolecek 		__asm __volatile (
    776  1.29.2.2  jdolecek 			"	movl %1, %%a2	\n"
    777  1.29.2.2  jdolecek 			"	movl %2, %%a3	\n"
    778  1.29.2.2  jdolecek 			"	movw %3, %%d2	\n"
    779  1.29.2.2  jdolecek 			"	cmpw #0, %%d2	\n"
    780  1.29.2.2  jdolecek 			"	beq  2f		\n"
    781  1.29.2.2  jdolecek 			"	subql #1, %%d2	\n"
    782  1.29.2.2  jdolecek 			"1:	movw %%a2@+,%%a3@; movw %%a2@+,%%a3@	\n"
    783  1.29.2.2  jdolecek 			"	movw %%a2@+,%%a3@; movw %%a2@+,%%a3@	\n"
    784  1.29.2.2  jdolecek 			"	movw %%a2@+,%%a3@; movw %%a2@+,%%a3@	\n"
    785  1.29.2.2  jdolecek 			"	movw %%a2@+,%%a3@; movw %%a2@+,%%a3@	\n"
    786  1.29.2.2  jdolecek 			"	movw %%a2@+,%%a3@; movw %%a2@+,%%a3@	\n"
    787  1.29.2.2  jdolecek 			"	movw %%a2@+,%%a3@; movw %%a2@+,%%a3@	\n"
    788  1.29.2.2  jdolecek 			"	movw %%a2@+,%%a3@; movw %%a2@+,%%a3@	\n"
    789  1.29.2.2  jdolecek 			"	movw %%a2@+,%%a3@; movw %%a2@+,%%a3@	\n"
    790  1.29.2.2  jdolecek 			"	movw #8704,%%sr	\n"
    791  1.29.2.2  jdolecek 			"	movw #9728,%%sr	\n"
    792  1.29.2.2  jdolecek 			"	dbra %%d2, 1b	\n"
    793  1.29.2.2  jdolecek 			"2:	movw %4, %%d2	\n"
    794  1.29.2.2  jdolecek 			"	cmpw #0, %%d2	\n"
    795  1.29.2.2  jdolecek 			"	beq  4f		\n"
    796  1.29.2.2  jdolecek 			"	subql #1, %%d2	\n"
    797  1.29.2.2  jdolecek 			"3:	movw %%a2@+,%%a3@ \n"
    798  1.29.2.2  jdolecek 			"	dbra %%d2, 3b	\n"
    799  1.29.2.2  jdolecek 			"4:	movl %%a2, %0"
    800      1.26    briggs 			: "=g" (addr)
    801      1.26    briggs 			: "0" (addr), "g" (pdma), "g" (cnt32), "g" (cnt2)
    802      1.26    briggs 			: "a2", "a3", "d2");
    803      1.13    briggs 		if (esc->sc_pad) {
    804      1.13    briggs 			unsigned char	*c;
    805      1.26    briggs 			c = (unsigned char *) addr;
    806      1.26    briggs 			/* Wait for DREQ */
    807      1.26    briggs 			while (!esp_have_dreq(esc)) {
    808      1.26    briggs 				if (*statreg & 0x80) {
    809      1.26    briggs 					nofault = (int *) 0;
    810      1.26    briggs 					goto gotintr;
    811      1.26    briggs 				}
    812      1.26    briggs 			}
    813      1.26    briggs 			*(unsigned char *)pdma = *c;
    814      1.13    briggs 		}
    815      1.12    briggs 	} else {
    816      1.26    briggs 		/* while (cnt32--) { 16 instances of *addr++ = *pdma; } */
    817      1.26    briggs 		/* while (cnt2--) { *addr++ = *pdma; } */
    818  1.29.2.2  jdolecek 		__asm __volatile (
    819  1.29.2.2  jdolecek 			"	movl %1, %%a2	\n"
    820  1.29.2.2  jdolecek 			"	movl %2, %%a3	\n"
    821  1.29.2.2  jdolecek 			"	movw %3, %%d2	\n"
    822  1.29.2.2  jdolecek 			"	cmpw #0, %%d2	\n"
    823  1.29.2.2  jdolecek 			"	beq  6f		\n"
    824  1.29.2.2  jdolecek 			"	subql #1, %%d2	\n"
    825  1.29.2.2  jdolecek 			"5:	movw %%a3@,%%a2@+; movw %%a3@,%%a2@+	\n"
    826  1.29.2.2  jdolecek 			"	movw %%a3@,%%a2@+; movw %%a3@,%%a2@+	\n"
    827  1.29.2.2  jdolecek 			"	movw %%a3@,%%a2@+; movw %%a3@,%%a2@+	\n"
    828  1.29.2.2  jdolecek 			"	movw %%a3@,%%a2@+; movw %%a3@,%%a2@+	\n"
    829  1.29.2.2  jdolecek 			"	movw %%a3@,%%a2@+; movw %%a3@,%%a2@+	\n"
    830  1.29.2.2  jdolecek 			"	movw %%a3@,%%a2@+; movw %%a3@,%%a2@+	\n"
    831  1.29.2.2  jdolecek 			"	movw %%a3@,%%a2@+; movw %%a3@,%%a2@+	\n"
    832  1.29.2.2  jdolecek 			"	movw %%a3@,%%a2@+; movw %%a3@,%%a2@+	\n"
    833  1.29.2.2  jdolecek 			"	movw #8704,%%sr	\n"
    834  1.29.2.2  jdolecek 			"	movw #9728,%%sr	\n"
    835  1.29.2.2  jdolecek 			"	dbra %%d2, 5b	\n"
    836  1.29.2.2  jdolecek 			"6:	movw %4, %%d2	\n"
    837  1.29.2.2  jdolecek 			"	cmpw #0, %%d2	\n"
    838  1.29.2.2  jdolecek 			"	beq  8f		\n"
    839  1.29.2.2  jdolecek 			"	subql #1, %%d2	\n"
    840  1.29.2.2  jdolecek 			"7:	movw %%a3@,%%a2@+ \n"
    841  1.29.2.2  jdolecek 			"	dbra %%d2, 7b	\n"
    842  1.29.2.2  jdolecek 			"8:	movl %%a2, %0"
    843      1.26    briggs 			: "=g" (addr)
    844      1.26    briggs 			: "0" (addr), "g" (pdma), "g" (cnt32), "g" (cnt2)
    845      1.26    briggs 			: "a2", "a3", "d2");
    846      1.13    briggs 		if (esc->sc_pad) {
    847      1.13    briggs 			unsigned char	*c;
    848      1.26    briggs 			c = (unsigned char *) addr;
    849      1.26    briggs 			/* Wait for DREQ */
    850      1.26    briggs 			while (!esp_have_dreq(esc)) {
    851      1.26    briggs 				if (*statreg & 0x80) {
    852      1.26    briggs 					nofault = (int *) 0;
    853      1.26    briggs 					goto gotintr;
    854      1.26    briggs 				}
    855      1.26    briggs 			}
    856      1.26    briggs 			*c = *(unsigned char *)pdma;
    857      1.12    briggs 		}
    858      1.12    briggs 	}
    859      1.12    briggs 
    860      1.12    briggs 	nofault = (int *) 0;
    861      1.12    briggs 
    862      1.26    briggs 	/*
    863      1.26    briggs 	 * If we have not received an interrupt yet, we should shortly,
    864      1.26    briggs 	 * and we can't prevent it, so return and wait for it.
    865      1.26    briggs 	 */
    866      1.12    briggs 	if ((*statreg & 0x80) == 0) {
    867      1.26    briggs #if DEBUG
    868      1.26    briggs 		if (mac68k_esp_debug) {
    869      1.26    briggs 			printf("g.\n");
    870      1.26    briggs 		}
    871      1.26    briggs #endif
    872      1.12    briggs 		if (espspl != -1) splx(espspl); espspl = -1;
    873      1.12    briggs 		return;
    874      1.12    briggs 	}
    875      1.12    briggs 
    876      1.12    briggs gotintr:
    877      1.26    briggs #if DEBUG
    878      1.26    briggs 	if (mac68k_esp_debug) {
    879      1.26    briggs 		printf("g!\n");
    880      1.26    briggs 	}
    881      1.26    briggs #endif
    882      1.12    briggs 	ncr53c9x_intr(sc);
    883      1.12    briggs 	if (espspl != -1) splx(espspl); espspl = -1;
    884      1.16    briggs }
    885      1.16    briggs 
    886      1.23    briggs void
    887      1.23    briggs esp_intr(sc)
    888      1.23    briggs 	void *sc;
    889      1.23    briggs {
    890      1.23    briggs 	struct esp_softc *esc = (struct esp_softc *)sc;
    891      1.23    briggs 
    892      1.26    briggs 	if (esc->sc_reg[NCR_STAT * 16] & 0x80) {
    893      1.26    briggs 		ncr53c9x_intr((struct ncr53c9x_softc *) esp0);
    894      1.26    briggs 	}
    895      1.23    briggs }
    896      1.23    briggs 
    897      1.23    briggs void
    898      1.16    briggs esp_dualbus_intr(sc)
    899      1.23    briggs 	void *sc;
    900      1.16    briggs {
    901      1.26    briggs 	if (esp0 && (esp0->sc_reg[NCR_STAT * 16] & 0x80)) {
    902      1.26    briggs 		ncr53c9x_intr((struct ncr53c9x_softc *) esp0);
    903      1.26    briggs 	}
    904      1.22    briggs 
    905      1.26    briggs 	if (esp1 && (esp1->sc_reg[NCR_STAT * 16] & 0x80)) {
    906      1.26    briggs 		ncr53c9x_intr((struct ncr53c9x_softc *) esp1);
    907      1.26    briggs 	}
    908       1.1    briggs }
    909