esp.c revision 1.35 1 1.35 lukem /* $NetBSD: esp.c,v 1.35 2003/07/15 02:43:25 lukem Exp $ */
2 1.1 briggs
3 1.1 briggs /*
4 1.10 briggs * Copyright (c) 1997 Jason R. Thorpe.
5 1.10 briggs * All rights reserved.
6 1.1 briggs *
7 1.1 briggs * Redistribution and use in source and binary forms, with or without
8 1.1 briggs * modification, are permitted provided that the following conditions
9 1.1 briggs * are met:
10 1.1 briggs * 1. Redistributions of source code must retain the above copyright
11 1.1 briggs * notice, this list of conditions and the following disclaimer.
12 1.1 briggs * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 briggs * notice, this list of conditions and the following disclaimer in the
14 1.1 briggs * documentation and/or other materials provided with the distribution.
15 1.1 briggs * 3. All advertising materials mentioning features or use of this software
16 1.1 briggs * must display the following acknowledgement:
17 1.10 briggs * This product includes software developed for the NetBSD Project
18 1.10 briggs * by Jason R. Thorpe.
19 1.1 briggs * 4. The name of the author may not be used to endorse or promote products
20 1.1 briggs * derived from this software without specific prior written permission.
21 1.1 briggs *
22 1.1 briggs * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 briggs * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 briggs * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 briggs * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 briggs * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 briggs * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 briggs * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 briggs * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 briggs * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 briggs * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 briggs */
33 1.1 briggs
34 1.1 briggs /*
35 1.1 briggs * Copyright (c) 1994 Peter Galbavy
36 1.1 briggs * All rights reserved.
37 1.1 briggs *
38 1.1 briggs * Redistribution and use in source and binary forms, with or without
39 1.1 briggs * modification, are permitted provided that the following conditions
40 1.1 briggs * are met:
41 1.1 briggs * 1. Redistributions of source code must retain the above copyright
42 1.1 briggs * notice, this list of conditions and the following disclaimer.
43 1.1 briggs * 2. Redistributions in binary form must reproduce the above copyright
44 1.1 briggs * notice, this list of conditions and the following disclaimer in the
45 1.1 briggs * documentation and/or other materials provided with the distribution.
46 1.1 briggs * 3. All advertising materials mentioning features or use of this software
47 1.1 briggs * must display the following acknowledgement:
48 1.1 briggs * This product includes software developed by Peter Galbavy
49 1.1 briggs * 4. The name of the author may not be used to endorse or promote products
50 1.1 briggs * derived from this software without specific prior written permission.
51 1.1 briggs *
52 1.1 briggs * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
53 1.1 briggs * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
54 1.1 briggs * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
55 1.1 briggs * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
56 1.1 briggs * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
57 1.1 briggs * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
58 1.1 briggs * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
59 1.1 briggs * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
60 1.1 briggs * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
61 1.1 briggs * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
62 1.1 briggs * POSSIBILITY OF SUCH DAMAGE.
63 1.1 briggs */
64 1.1 briggs
65 1.1 briggs /*
66 1.1 briggs * Based on aic6360 by Jarle Greipsland
67 1.1 briggs *
68 1.1 briggs * Acknowledgements: Many of the algorithms used in this driver are
69 1.1 briggs * inspired by the work of Julian Elischer (julian (at) tfs.com) and
70 1.1 briggs * Charles Hannum (mycroft (at) duality.gnu.ai.mit.edu). Thanks a million!
71 1.10 briggs */
72 1.10 briggs
73 1.10 briggs /*
74 1.10 briggs * Initial m68k mac support from Allen Briggs <briggs (at) macbsd.com>
75 1.10 briggs * (basically consisting of the match, a bit of the attach, and the
76 1.10 briggs * "DMA" glue functions).
77 1.1 briggs */
78 1.35 lukem
79 1.35 lukem #include <sys/cdefs.h>
80 1.35 lukem __KERNEL_RCSID(0, "$NetBSD: esp.c,v 1.35 2003/07/15 02:43:25 lukem Exp $");
81 1.1 briggs
82 1.1 briggs #include <sys/types.h>
83 1.1 briggs #include <sys/param.h>
84 1.1 briggs #include <sys/systm.h>
85 1.1 briggs #include <sys/kernel.h>
86 1.1 briggs #include <sys/errno.h>
87 1.1 briggs #include <sys/ioctl.h>
88 1.1 briggs #include <sys/device.h>
89 1.1 briggs #include <sys/buf.h>
90 1.1 briggs #include <sys/proc.h>
91 1.1 briggs #include <sys/user.h>
92 1.1 briggs #include <sys/queue.h>
93 1.1 briggs
94 1.11 bouyer #include <dev/scsipi/scsi_all.h>
95 1.11 bouyer #include <dev/scsipi/scsipi_all.h>
96 1.11 bouyer #include <dev/scsipi/scsiconf.h>
97 1.11 bouyer #include <dev/scsipi/scsi_message.h>
98 1.1 briggs
99 1.1 briggs #include <machine/cpu.h>
100 1.12 briggs #include <machine/bus.h>
101 1.1 briggs #include <machine/param.h>
102 1.1 briggs
103 1.7 briggs #include <dev/ic/ncr53c9xreg.h>
104 1.7 briggs #include <dev/ic/ncr53c9xvar.h>
105 1.7 briggs
106 1.1 briggs #include <machine/viareg.h>
107 1.1 briggs
108 1.15 scottr #include <mac68k/obio/espvar.h>
109 1.15 scottr #include <mac68k/obio/obiovar.h>
110 1.3 briggs
111 1.7 briggs void espattach __P((struct device *, struct device *, void *));
112 1.9 scottr int espmatch __P((struct device *, struct cfdata *, void *));
113 1.1 briggs
114 1.1 briggs /* Linkup to the rest of the kernel */
115 1.34 thorpej CFATTACH_DECL(esp, sizeof(struct esp_softc),
116 1.34 thorpej espmatch, espattach, NULL, NULL);
117 1.1 briggs
118 1.7 briggs /*
119 1.7 briggs * Functions and the switch for the MI code.
120 1.7 briggs */
121 1.7 briggs u_char esp_read_reg __P((struct ncr53c9x_softc *, int));
122 1.7 briggs void esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
123 1.7 briggs int esp_dma_isintr __P((struct ncr53c9x_softc *));
124 1.7 briggs void esp_dma_reset __P((struct ncr53c9x_softc *));
125 1.7 briggs int esp_dma_intr __P((struct ncr53c9x_softc *));
126 1.7 briggs int esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
127 1.7 briggs size_t *, int, size_t *));
128 1.7 briggs void esp_dma_go __P((struct ncr53c9x_softc *));
129 1.7 briggs void esp_dma_stop __P((struct ncr53c9x_softc *));
130 1.7 briggs int esp_dma_isactive __P((struct ncr53c9x_softc *));
131 1.12 briggs void esp_quick_write_reg __P((struct ncr53c9x_softc *, int, u_char));
132 1.12 briggs int esp_quick_dma_intr __P((struct ncr53c9x_softc *));
133 1.12 briggs int esp_quick_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
134 1.12 briggs size_t *, int, size_t *));
135 1.12 briggs void esp_quick_dma_go __P((struct ncr53c9x_softc *));
136 1.12 briggs
137 1.23 briggs void esp_intr __P((void *sc));
138 1.23 briggs void esp_dualbus_intr __P((void *sc));
139 1.16 briggs static struct esp_softc *esp0 = NULL, *esp1 = NULL;
140 1.16 briggs
141 1.12 briggs static __inline__ int esp_dafb_have_dreq __P((struct esp_softc *esc));
142 1.12 briggs static __inline__ int esp_iosb_have_dreq __P((struct esp_softc *esc));
143 1.12 briggs int (*esp_have_dreq) __P((struct esp_softc *esc));
144 1.7 briggs
145 1.7 briggs struct ncr53c9x_glue esp_glue = {
146 1.7 briggs esp_read_reg,
147 1.7 briggs esp_write_reg,
148 1.7 briggs esp_dma_isintr,
149 1.7 briggs esp_dma_reset,
150 1.7 briggs esp_dma_intr,
151 1.7 briggs esp_dma_setup,
152 1.7 briggs esp_dma_go,
153 1.7 briggs esp_dma_stop,
154 1.7 briggs esp_dma_isactive,
155 1.7 briggs NULL, /* gl_clear_latched_intr */
156 1.7 briggs };
157 1.7 briggs
158 1.1 briggs int
159 1.9 scottr espmatch(parent, cf, aux)
160 1.1 briggs struct device *parent;
161 1.6 scottr struct cfdata *cf;
162 1.6 scottr void *aux;
163 1.1 briggs {
164 1.12 briggs int found = 0;
165 1.12 briggs
166 1.12 briggs if ((cf->cf_unit == 0) && mac68k_machine.scsi96) {
167 1.12 briggs found = 1;
168 1.12 briggs }
169 1.12 briggs if ((cf->cf_unit == 1) && mac68k_machine.scsi96_2) {
170 1.12 briggs found = 1;
171 1.12 briggs }
172 1.12 briggs
173 1.12 briggs return found;
174 1.1 briggs }
175 1.1 briggs
176 1.1 briggs /*
177 1.1 briggs * Attach this instance, and then all the sub-devices
178 1.1 briggs */
179 1.1 briggs void
180 1.1 briggs espattach(parent, self, aux)
181 1.1 briggs struct device *parent, *self;
182 1.1 briggs void *aux;
183 1.1 briggs {
184 1.12 briggs struct obio_attach_args *oa = (struct obio_attach_args *)aux;
185 1.20 scottr extern vaddr_t SCSIBase;
186 1.12 briggs struct esp_softc *esc = (void *)self;
187 1.12 briggs struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
188 1.12 briggs int quick = 0;
189 1.12 briggs unsigned long reg_offset;
190 1.12 briggs
191 1.12 briggs reg_offset = SCSIBase - IOBase;
192 1.12 briggs esc->sc_tag = oa->oa_tag;
193 1.12 briggs /*
194 1.12 briggs * For Wombat, Primus and Optimus motherboards, DREQ is
195 1.12 briggs * visible on bit 0 of the IOSB's emulated VIA2 vIFR (and
196 1.12 briggs * the scsi registers are offset 0x1000 bytes from IOBase).
197 1.12 briggs *
198 1.12 briggs * For the Q700/900/950 it's at f9800024 for bus 0 and
199 1.12 briggs * f9800028 for bus 1 (900/950). For these machines, that is also
200 1.12 briggs * a (12-bit) configuration register for DAFB's control of the
201 1.12 briggs * pseudo-DMA timing. The default value is 0x1d1.
202 1.12 briggs */
203 1.12 briggs esp_have_dreq = esp_dafb_have_dreq;
204 1.12 briggs if (sc->sc_dev.dv_unit == 0) {
205 1.12 briggs if (reg_offset == 0x10000) {
206 1.12 briggs quick = 1;
207 1.12 briggs esp_have_dreq = esp_iosb_have_dreq;
208 1.12 briggs } else if (reg_offset == 0x18000) {
209 1.12 briggs quick = 0;
210 1.12 briggs } else {
211 1.12 briggs if (bus_space_map(esc->sc_tag, 0xf9800024,
212 1.12 briggs 4, 0, &esc->sc_bsh)) {
213 1.12 briggs printf("failed to map 4 at 0xf9800024.\n");
214 1.12 briggs } else {
215 1.12 briggs quick = 1;
216 1.12 briggs bus_space_write_4(esc->sc_tag,
217 1.12 briggs esc->sc_bsh, 0, 0x1d1);
218 1.12 briggs }
219 1.12 briggs }
220 1.12 briggs } else {
221 1.12 briggs if (bus_space_map(esc->sc_tag, 0xf9800028,
222 1.12 briggs 4, 0, &esc->sc_bsh)) {
223 1.12 briggs printf("failed to map 4 at 0xf9800028.\n");
224 1.12 briggs } else {
225 1.12 briggs quick = 1;
226 1.12 briggs bus_space_write_4(esc->sc_tag, esc->sc_bsh, 0, 0x1d1);
227 1.12 briggs }
228 1.12 briggs }
229 1.12 briggs if (quick) {
230 1.12 briggs esp_glue.gl_write_reg = esp_quick_write_reg;
231 1.12 briggs esp_glue.gl_dma_intr = esp_quick_dma_intr;
232 1.12 briggs esp_glue.gl_dma_setup = esp_quick_dma_setup;
233 1.12 briggs esp_glue.gl_dma_go = esp_quick_dma_go;
234 1.12 briggs }
235 1.1 briggs
236 1.1 briggs /*
237 1.7 briggs * Set up the glue for MI code early; we use some of it here.
238 1.1 briggs */
239 1.7 briggs sc->sc_glue = &esp_glue;
240 1.1 briggs
241 1.1 briggs /*
242 1.7 briggs * Save the regs
243 1.1 briggs */
244 1.1 briggs if (sc->sc_dev.dv_unit == 0) {
245 1.16 briggs esp0 = esc;
246 1.2 briggs
247 1.7 briggs esc->sc_reg = (volatile u_char *) SCSIBase;
248 1.23 briggs via2_register_irq(VIA2_SCSIIRQ, esp_intr, esc);
249 1.7 briggs esc->irq_mask = V2IF_SCSIIRQ;
250 1.2 briggs if (reg_offset == 0x10000) {
251 1.26 briggs /* From the Q650 developer's note */
252 1.2 briggs sc->sc_freq = 16500000;
253 1.2 briggs } else {
254 1.2 briggs sc->sc_freq = 25000000;
255 1.2 briggs }
256 1.12 briggs
257 1.12 briggs if (esp_glue.gl_dma_go == esp_quick_dma_go) {
258 1.12 briggs printf(" (quick)");
259 1.12 briggs }
260 1.1 briggs } else {
261 1.16 briggs esp1 = esc;
262 1.16 briggs
263 1.7 briggs esc->sc_reg = (volatile u_char *) SCSIBase + 0x402;
264 1.23 briggs via2_register_irq(VIA2_SCSIIRQ, esp_dualbus_intr, NULL);
265 1.16 briggs esc->irq_mask = 0;
266 1.2 briggs sc->sc_freq = 25000000;
267 1.12 briggs
268 1.12 briggs if (esp_glue.gl_dma_go == esp_quick_dma_go) {
269 1.12 briggs printf(" (quick)");
270 1.12 briggs }
271 1.1 briggs }
272 1.7 briggs
273 1.7 briggs printf(": address %p", esc->sc_reg);
274 1.1 briggs
275 1.1 briggs sc->sc_id = 7;
276 1.1 briggs
277 1.1 briggs /* gimme Mhz */
278 1.1 briggs sc->sc_freq /= 1000000;
279 1.1 briggs
280 1.1 briggs /*
281 1.1 briggs * It is necessary to try to load the 2nd config register here,
282 1.1 briggs * to find out what rev the esp chip is, else the esp_reset
283 1.1 briggs * will not set up the defaults correctly.
284 1.1 briggs */
285 1.13 briggs sc->sc_cfg1 = sc->sc_id; /* | NCRCFG1_PARENB; */
286 1.7 briggs sc->sc_cfg2 = NCRCFG2_SCSI2;
287 1.3 briggs sc->sc_cfg3 = 0;
288 1.7 briggs sc->sc_rev = NCR_VARIANT_NCR53C96;
289 1.1 briggs
290 1.1 briggs /*
291 1.1 briggs * This is the value used to start sync negotiations
292 1.7 briggs * Note that the NCR register "SYNCTP" is programmed
293 1.1 briggs * in "clocks per byte", and has a minimum value of 4.
294 1.1 briggs * The SCSI period used in negotiation is one-fourth
295 1.1 briggs * of the time (in nanoseconds) needed to transfer one byte.
296 1.1 briggs * Since the chip's clock is given in MHz, we have the following
297 1.1 briggs * formula: 4 * period = (1000 / freq) * 4
298 1.1 briggs */
299 1.1 briggs sc->sc_minsync = 1000 / sc->sc_freq;
300 1.1 briggs
301 1.26 briggs /* We need this to fit into the TCR... */
302 1.26 briggs sc->sc_maxxfer = 64 * 1024;
303 1.26 briggs
304 1.26 briggs if (!quick) {
305 1.26 briggs sc->sc_minsync = 0; /* No synchronous xfers w/o DMA */
306 1.26 briggs sc->sc_maxxfer = 8 * 1024;
307 1.26 briggs }
308 1.1 briggs
309 1.1 briggs /*
310 1.7 briggs * Configure interrupts.
311 1.1 briggs */
312 1.16 briggs if (esc->irq_mask) {
313 1.16 briggs via2_reg(vPCR) = 0x22;
314 1.16 briggs via2_reg(vIFR) = esc->irq_mask;
315 1.16 briggs via2_reg(vIER) = 0x80 | esc->irq_mask;
316 1.16 briggs }
317 1.24 thorpej
318 1.24 thorpej /*
319 1.24 thorpej * Now try to attach all the sub-devices
320 1.24 thorpej */
321 1.29 bouyer sc->sc_adapter.adapt_minphys = minphys;
322 1.29 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
323 1.29 bouyer ncr53c9x_attach(sc);
324 1.1 briggs }
325 1.1 briggs
326 1.1 briggs /*
327 1.7 briggs * Glue functions.
328 1.1 briggs */
329 1.1 briggs
330 1.7 briggs u_char
331 1.7 briggs esp_read_reg(sc, reg)
332 1.7 briggs struct ncr53c9x_softc *sc;
333 1.7 briggs int reg;
334 1.1 briggs {
335 1.7 briggs struct esp_softc *esc = (struct esp_softc *)sc;
336 1.1 briggs
337 1.23 briggs return esc->sc_reg[reg * 16];
338 1.1 briggs }
339 1.1 briggs
340 1.1 briggs void
341 1.7 briggs esp_write_reg(sc, reg, val)
342 1.7 briggs struct ncr53c9x_softc *sc;
343 1.7 briggs int reg;
344 1.7 briggs u_char val;
345 1.1 briggs {
346 1.7 briggs struct esp_softc *esc = (struct esp_softc *)sc;
347 1.21 briggs u_char v = val;
348 1.1 briggs
349 1.7 briggs if (reg == NCR_CMD && v == (NCRCMD_TRANS|NCRCMD_DMA)) {
350 1.7 briggs v = NCRCMD_TRANS;
351 1.1 briggs }
352 1.7 briggs esc->sc_reg[reg * 16] = v;
353 1.1 briggs }
354 1.1 briggs
355 1.12 briggs void
356 1.12 briggs esp_dma_stop(sc)
357 1.12 briggs struct ncr53c9x_softc *sc;
358 1.12 briggs {
359 1.12 briggs }
360 1.12 briggs
361 1.12 briggs int
362 1.12 briggs esp_dma_isactive(sc)
363 1.12 briggs struct ncr53c9x_softc *sc;
364 1.12 briggs {
365 1.12 briggs struct esp_softc *esc = (struct esp_softc *)sc;
366 1.12 briggs
367 1.12 briggs return esc->sc_active;
368 1.12 briggs }
369 1.12 briggs
370 1.7 briggs int
371 1.7 briggs esp_dma_isintr(sc)
372 1.7 briggs struct ncr53c9x_softc *sc;
373 1.1 briggs {
374 1.7 briggs struct esp_softc *esc = (struct esp_softc *)sc;
375 1.1 briggs
376 1.7 briggs return esc->sc_reg[NCR_STAT * 16] & 0x80;
377 1.1 briggs }
378 1.1 briggs
379 1.1 briggs void
380 1.7 briggs esp_dma_reset(sc)
381 1.7 briggs struct ncr53c9x_softc *sc;
382 1.1 briggs {
383 1.7 briggs struct esp_softc *esc = (struct esp_softc *)sc;
384 1.1 briggs
385 1.7 briggs esc->sc_active = 0;
386 1.7 briggs esc->sc_tc = 0;
387 1.1 briggs }
388 1.1 briggs
389 1.7 briggs int
390 1.7 briggs esp_dma_intr(sc)
391 1.7 briggs struct ncr53c9x_softc *sc;
392 1.1 briggs {
393 1.22 briggs struct esp_softc *esc = (struct esp_softc *)sc;
394 1.7 briggs volatile u_char *cmdreg, *intrreg, *statreg, *fiforeg;
395 1.22 briggs u_char *p;
396 1.22 briggs u_int espphase, espstat, espintr;
397 1.22 briggs int cnt, s;
398 1.1 briggs
399 1.7 briggs if (esc->sc_active == 0) {
400 1.7 briggs printf("dma_intr--inactive DMA\n");
401 1.7 briggs return -1;
402 1.1 briggs }
403 1.1 briggs
404 1.7 briggs if ((sc->sc_espintr & NCRINTR_BS) == 0) {
405 1.7 briggs esc->sc_active = 0;
406 1.7 briggs return 0;
407 1.1 briggs }
408 1.1 briggs
409 1.30 briggs cnt = *esc->sc_dmalen;
410 1.30 briggs if (*esc->sc_dmalen == 0) {
411 1.7 briggs printf("data interrupt, but no count left.");
412 1.1 briggs }
413 1.1 briggs
414 1.7 briggs p = *esc->sc_dmaaddr;
415 1.7 briggs espphase = sc->sc_phase;
416 1.7 briggs espstat = (u_int) sc->sc_espstat;
417 1.7 briggs espintr = (u_int) sc->sc_espintr;
418 1.7 briggs cmdreg = esc->sc_reg + NCR_CMD * 16;
419 1.7 briggs fiforeg = esc->sc_reg + NCR_FIFO * 16;
420 1.7 briggs statreg = esc->sc_reg + NCR_STAT * 16;
421 1.7 briggs intrreg = esc->sc_reg + NCR_INTR * 16;
422 1.7 briggs do {
423 1.7 briggs if (esc->sc_datain) {
424 1.7 briggs *p++ = *fiforeg;
425 1.7 briggs cnt--;
426 1.7 briggs if (espphase == DATA_IN_PHASE) {
427 1.7 briggs *cmdreg = NCRCMD_TRANS;
428 1.7 briggs } else {
429 1.7 briggs esc->sc_active = 0;
430 1.7 briggs }
431 1.7 briggs } else {
432 1.7 briggs if ( (espphase == DATA_OUT_PHASE)
433 1.7 briggs || (espphase == MESSAGE_OUT_PHASE)) {
434 1.7 briggs *fiforeg = *p++;
435 1.7 briggs cnt--;
436 1.7 briggs *cmdreg = NCRCMD_TRANS;
437 1.7 briggs } else {
438 1.7 briggs esc->sc_active = 0;
439 1.7 briggs }
440 1.1 briggs }
441 1.1 briggs
442 1.7 briggs if (esc->sc_active) {
443 1.7 briggs while (!(*statreg & 0x80));
444 1.22 briggs s = splhigh();
445 1.7 briggs espstat = *statreg;
446 1.7 briggs espintr = *intrreg;
447 1.7 briggs espphase = (espintr & NCRINTR_DIS)
448 1.7 briggs ? /* Disconnected */ BUSFREE_PHASE
449 1.7 briggs : espstat & PHASE_MASK;
450 1.22 briggs splx(s);
451 1.1 briggs }
452 1.7 briggs } while (esc->sc_active && (espintr & NCRINTR_BS));
453 1.7 briggs sc->sc_phase = espphase;
454 1.7 briggs sc->sc_espstat = (u_char) espstat;
455 1.7 briggs sc->sc_espintr = (u_char) espintr;
456 1.7 briggs *esc->sc_dmaaddr = p;
457 1.30 briggs *esc->sc_dmalen = cnt;
458 1.1 briggs
459 1.30 briggs if (*esc->sc_dmalen == 0) {
460 1.7 briggs esc->sc_tc = NCRSTAT_TC;
461 1.1 briggs }
462 1.7 briggs sc->sc_espstat |= esc->sc_tc;
463 1.7 briggs return 0;
464 1.1 briggs }
465 1.1 briggs
466 1.1 briggs int
467 1.7 briggs esp_dma_setup(sc, addr, len, datain, dmasize)
468 1.7 briggs struct ncr53c9x_softc *sc;
469 1.7 briggs caddr_t *addr;
470 1.7 briggs size_t *len;
471 1.7 briggs int datain;
472 1.7 briggs size_t *dmasize;
473 1.1 briggs {
474 1.7 briggs struct esp_softc *esc = (struct esp_softc *)sc;
475 1.1 briggs
476 1.7 briggs esc->sc_dmaaddr = addr;
477 1.12 briggs esc->sc_dmalen = len;
478 1.7 briggs esc->sc_datain = datain;
479 1.7 briggs esc->sc_dmasize = *dmasize;
480 1.7 briggs esc->sc_tc = 0;
481 1.1 briggs
482 1.7 briggs return 0;
483 1.1 briggs }
484 1.1 briggs
485 1.1 briggs void
486 1.7 briggs esp_dma_go(sc)
487 1.7 briggs struct ncr53c9x_softc *sc;
488 1.1 briggs {
489 1.7 briggs struct esp_softc *esc = (struct esp_softc *)sc;
490 1.1 briggs
491 1.7 briggs if (esc->sc_datain == 0) {
492 1.7 briggs esc->sc_reg[NCR_FIFO * 16] = **esc->sc_dmaaddr;
493 1.12 briggs (*esc->sc_dmalen)--;
494 1.7 briggs (*esc->sc_dmaaddr)++;
495 1.1 briggs }
496 1.7 briggs esc->sc_active = 1;
497 1.1 briggs }
498 1.1 briggs
499 1.1 briggs void
500 1.12 briggs esp_quick_write_reg(sc, reg, val)
501 1.7 briggs struct ncr53c9x_softc *sc;
502 1.12 briggs int reg;
503 1.12 briggs u_char val;
504 1.1 briggs {
505 1.12 briggs struct esp_softc *esc = (struct esp_softc *)sc;
506 1.12 briggs
507 1.23 briggs esc->sc_reg[reg * 16] = val;
508 1.1 briggs }
509 1.1 briggs
510 1.26 briggs #if DEBUG
511 1.26 briggs int mac68k_esp_debug=0;
512 1.26 briggs #endif
513 1.26 briggs
514 1.1 briggs int
515 1.12 briggs esp_quick_dma_intr(sc)
516 1.12 briggs struct ncr53c9x_softc *sc;
517 1.12 briggs {
518 1.12 briggs struct esp_softc *esc = (struct esp_softc *)sc;
519 1.12 briggs int trans=0, resid=0;
520 1.12 briggs
521 1.12 briggs if (esc->sc_active == 0)
522 1.32 provos panic("dma_intr--inactive DMA");
523 1.12 briggs
524 1.12 briggs esc->sc_active = 0;
525 1.12 briggs
526 1.12 briggs if (esc->sc_dmasize == 0) {
527 1.12 briggs int res;
528 1.12 briggs
529 1.26 briggs res = NCR_READ_REG(sc, NCR_TCL);
530 1.26 briggs res += NCR_READ_REG(sc, NCR_TCM) << 8;
531 1.28 briggs /* This can happen in the case of a TRPAD operation */
532 1.28 briggs /* Pretend that it was complete */
533 1.28 briggs sc->sc_espstat |= NCRSTAT_TC;
534 1.28 briggs #if DEBUG
535 1.28 briggs if (mac68k_esp_debug) {
536 1.28 briggs printf("dmaintr: DMA xfer of zero xferred %d\n",
537 1.28 briggs 65536 - res);
538 1.28 briggs }
539 1.28 briggs #endif
540 1.12 briggs return 0;
541 1.12 briggs }
542 1.12 briggs
543 1.12 briggs if ((sc->sc_espstat & NCRSTAT_TC) == 0) {
544 1.28 briggs if (esc->sc_datain == 0) {
545 1.28 briggs resid = NCR_READ_REG(sc, NCR_FFLAG) & 0x1f;
546 1.28 briggs #if DEBUG
547 1.28 briggs if (mac68k_esp_debug) {
548 1.28 briggs printf("Write FIFO residual %d bytes\n", resid);
549 1.28 briggs }
550 1.28 briggs #endif
551 1.28 briggs }
552 1.12 briggs resid += NCR_READ_REG(sc, NCR_TCL);
553 1.12 briggs resid += NCR_READ_REG(sc, NCR_TCM) << 8;
554 1.12 briggs if (resid == 0)
555 1.12 briggs resid = 65536;
556 1.12 briggs }
557 1.12 briggs
558 1.12 briggs trans = esc->sc_dmasize - resid;
559 1.12 briggs if (trans < 0) {
560 1.12 briggs printf("dmaintr: trans < 0????");
561 1.26 briggs trans = *esc->sc_dmalen;
562 1.12 briggs }
563 1.12 briggs
564 1.12 briggs NCR_DMA(("dmaintr: trans %d, resid %d.\n", trans, resid));
565 1.26 briggs #if DEBUG
566 1.26 briggs if (mac68k_esp_debug) {
567 1.26 briggs printf("eqd_intr: trans %d, resid %d.\n", trans, resid);
568 1.26 briggs }
569 1.26 briggs #endif
570 1.12 briggs *esc->sc_dmaaddr += trans;
571 1.12 briggs *esc->sc_dmalen -= trans;
572 1.12 briggs
573 1.12 briggs return 0;
574 1.12 briggs }
575 1.12 briggs
576 1.12 briggs int
577 1.12 briggs esp_quick_dma_setup(sc, addr, len, datain, dmasize)
578 1.12 briggs struct ncr53c9x_softc *sc;
579 1.12 briggs caddr_t *addr;
580 1.12 briggs size_t *len;
581 1.12 briggs int datain;
582 1.12 briggs size_t *dmasize;
583 1.12 briggs {
584 1.12 briggs struct esp_softc *esc = (struct esp_softc *)sc;
585 1.12 briggs
586 1.12 briggs esc->sc_dmaaddr = addr;
587 1.12 briggs esc->sc_dmalen = len;
588 1.12 briggs
589 1.26 briggs if (*len & 1) {
590 1.13 briggs esc->sc_pad = 1;
591 1.13 briggs } else {
592 1.13 briggs esc->sc_pad = 0;
593 1.13 briggs }
594 1.12 briggs
595 1.12 briggs esc->sc_datain = datain;
596 1.12 briggs esc->sc_dmasize = *dmasize;
597 1.12 briggs
598 1.26 briggs #if DIAGNOSTIC
599 1.26 briggs if (esc->sc_dmasize == 0) {
600 1.28 briggs /* This can happen in the case of a TRPAD operation */
601 1.26 briggs }
602 1.26 briggs #endif
603 1.26 briggs #if DEBUG
604 1.26 briggs if (mac68k_esp_debug) {
605 1.26 briggs printf("eqd_setup: addr %lx, len %lx, in? %d, dmasize %lx\n",
606 1.26 briggs (long) *addr, (long) *len, datain, (long) esc->sc_dmasize);
607 1.26 briggs }
608 1.26 briggs #endif
609 1.26 briggs
610 1.12 briggs return 0;
611 1.12 briggs }
612 1.12 briggs
613 1.12 briggs static __inline__ int
614 1.12 briggs esp_dafb_have_dreq(esc)
615 1.12 briggs struct esp_softc *esc;
616 1.12 briggs {
617 1.26 briggs return (*(volatile u_int32_t *)(esc->sc_bsh.base) & 0x200);
618 1.12 briggs }
619 1.12 briggs
620 1.12 briggs static __inline__ int
621 1.12 briggs esp_iosb_have_dreq(esc)
622 1.12 briggs struct esp_softc *esc;
623 1.12 briggs {
624 1.12 briggs return (via2_reg(vIFR) & V2IF_SCSIDRQ);
625 1.12 briggs }
626 1.12 briggs
627 1.26 briggs static volatile int espspl=-1;
628 1.12 briggs
629 1.26 briggs /*
630 1.26 briggs * Apple "DMA" is weird.
631 1.26 briggs *
632 1.26 briggs * Basically, the CPU acts like the DMA controller. The DREQ/ off the
633 1.26 briggs * chip goes to a register that we've mapped at attach time (on the
634 1.26 briggs * IOSB or DAFB, depending on the machine). Apple also provides some
635 1.26 briggs * space for which the memory controller handshakes data to/from the
636 1.26 briggs * NCR chip with the DACK/ line. This space appears to be mapped over
637 1.26 briggs * and over, every 4 bytes, but only the lower 16 bits are valid (but
638 1.26 briggs * reading the upper 16 bits will handshake DACK/ just fine, so if you
639 1.26 briggs * read *u_int16_t++ = *u_int16_t++ in a loop, you'll get
640 1.26 briggs * <databyte><databyte>0xff0xff<databyte><databyte>0xff0xff...
641 1.26 briggs *
642 1.26 briggs * When you're attempting to read or write memory to this DACK/ed space,
643 1.26 briggs * and the NCR is not ready for some timeout period, the system will
644 1.26 briggs * generate a bus error. This might be for one of several reasons:
645 1.26 briggs *
646 1.26 briggs * 1) (on write) The FIFO is full and is not draining.
647 1.26 briggs * 2) (on read) The FIFO is empty and is not filling.
648 1.26 briggs * 3) An interrupt condition has occurred.
649 1.26 briggs * 4) Anything else?
650 1.26 briggs *
651 1.26 briggs * So if a bus error occurs, we first turn off the nofault bus error handler,
652 1.26 briggs * then we check for an interrupt (which would render the first two
653 1.26 briggs * possibilities moot). If there's no interrupt, check for a DREQ/. If we
654 1.26 briggs * have that, then attempt to resume stuffing (or unstuffing) the FIFO. If
655 1.26 briggs * neither condition holds, pause briefly and check again.
656 1.26 briggs *
657 1.26 briggs * NOTE!!! In order to make allowances for the hardware structure of
658 1.26 briggs * the mac, spl values in here are hardcoded!!!!!!!!!
659 1.26 briggs * This is done to allow serial interrupts to get in during
660 1.26 briggs * scsi transfers. This is ugly.
661 1.26 briggs */
662 1.12 briggs void
663 1.12 briggs esp_quick_dma_go(sc)
664 1.7 briggs struct ncr53c9x_softc *sc;
665 1.1 briggs {
666 1.7 briggs struct esp_softc *esc = (struct esp_softc *)sc;
667 1.26 briggs extern long mac68k_a2_fromfault;
668 1.12 briggs extern int *nofault;
669 1.12 briggs label_t faultbuf;
670 1.12 briggs u_int16_t volatile *pdma;
671 1.26 briggs u_int16_t *addr;
672 1.26 briggs int len, res;
673 1.26 briggs u_short cnt32, cnt2;
674 1.12 briggs u_char volatile *statreg;
675 1.12 briggs
676 1.12 briggs esc->sc_active = 1;
677 1.12 briggs
678 1.26 briggs espspl = splhigh();
679 1.26 briggs
680 1.26 briggs addr = (u_int16_t *) *esc->sc_dmaaddr;
681 1.26 briggs len = esc->sc_dmasize;
682 1.12 briggs
683 1.12 briggs restart_dmago:
684 1.26 briggs #if DEBUG
685 1.26 briggs if (mac68k_esp_debug) {
686 1.26 briggs printf("eqdg: a %lx, l %lx, in? %d ... ",
687 1.26 briggs (long) addr, (long) len, esc->sc_datain);
688 1.26 briggs }
689 1.26 briggs #endif
690 1.12 briggs nofault = (int *) &faultbuf;
691 1.12 briggs if (setjmp((label_t *) nofault)) {
692 1.12 briggs int i=0;
693 1.12 briggs
694 1.12 briggs nofault = (int *) 0;
695 1.26 briggs #if DEBUG
696 1.26 briggs if (mac68k_esp_debug) {
697 1.26 briggs printf("be\n");
698 1.26 briggs }
699 1.26 briggs #endif
700 1.26 briggs /*
701 1.26 briggs * Bus error...
702 1.26 briggs * So, we first check for an interrupt. If we have
703 1.26 briggs * one, go handle it. Next we check for DREQ/. If
704 1.26 briggs * we have it, then we restart the transfer. If
705 1.26 briggs * neither, then loop until we get one or the other.
706 1.26 briggs */
707 1.12 briggs statreg = esc->sc_reg + NCR_STAT * 16;
708 1.12 briggs for (;;) {
709 1.26 briggs spl2(); /* Give serial a chance... */
710 1.26 briggs splhigh(); /* That's enough... */
711 1.26 briggs
712 1.12 briggs if (*statreg & 0x80) {
713 1.12 briggs goto gotintr;
714 1.12 briggs }
715 1.12 briggs
716 1.12 briggs if (esp_have_dreq(esc)) {
717 1.26 briggs /*
718 1.28 briggs * Get the remaining length from the address
719 1.26 briggs * differential.
720 1.26 briggs */
721 1.26 briggs addr = (u_int16_t *) mac68k_a2_fromfault;
722 1.26 briggs len = esc->sc_dmasize -
723 1.26 briggs ((long) addr - (long) *esc->sc_dmaaddr);
724 1.26 briggs
725 1.26 briggs if (esc->sc_datain == 0) {
726 1.26 briggs /*
727 1.26 briggs * Let the FIFO drain before we read
728 1.26 briggs * the transfer count.
729 1.26 briggs * Do we need to do this?
730 1.26 briggs * Can we do this?
731 1.26 briggs */
732 1.26 briggs while (NCR_READ_REG(sc, NCR_FFLAG)
733 1.26 briggs & 0x1f);
734 1.26 briggs /*
735 1.26 briggs * Get the length from the transfer
736 1.26 briggs * counters.
737 1.26 briggs */
738 1.26 briggs res = NCR_READ_REG(sc, NCR_TCL);
739 1.26 briggs res += NCR_READ_REG(sc, NCR_TCM) << 8;
740 1.26 briggs /*
741 1.26 briggs * If they don't agree,
742 1.26 briggs * adjust accordingly.
743 1.26 briggs */
744 1.26 briggs while (res > len) {
745 1.26 briggs len+=2; addr--;
746 1.26 briggs }
747 1.26 briggs if (res != len) {
748 1.32 provos panic("esp_quick_dma_go: res %d != len %d",
749 1.26 briggs res, len);
750 1.26 briggs }
751 1.26 briggs }
752 1.12 briggs break;
753 1.12 briggs }
754 1.12 briggs
755 1.12 briggs DELAY(1);
756 1.26 briggs if (i++ > 1000000)
757 1.26 briggs panic("esp_dma_go: Bus error, but no condition! Argh!");
758 1.12 briggs }
759 1.12 briggs goto restart_dmago;
760 1.12 briggs }
761 1.12 briggs
762 1.26 briggs len &= ~1;
763 1.26 briggs
764 1.12 briggs statreg = esc->sc_reg + NCR_STAT * 16;
765 1.12 briggs pdma = (u_int16_t *) (esc->sc_reg + 0x100);
766 1.1 briggs
767 1.26 briggs /*
768 1.26 briggs * These loops are unrolled into assembly for two reasons:
769 1.26 briggs * 1) We can make sure that they are as efficient as possible, and
770 1.26 briggs * 2) (more importantly) we need the address that we are reading
771 1.26 briggs * from or writing to to be in a2.
772 1.26 briggs */
773 1.26 briggs cnt32 = len / 32;
774 1.26 briggs cnt2 = (len % 32) / 2;
775 1.12 briggs if (esc->sc_datain == 0) {
776 1.26 briggs /* while (cnt32--) { 16 instances of *pdma = *addr++; } */
777 1.26 briggs /* while (cnt2--) { *pdma = *addr++; } */
778 1.31 thorpej __asm __volatile (
779 1.31 thorpej " movl %1, %%a2 \n"
780 1.31 thorpej " movl %2, %%a3 \n"
781 1.31 thorpej " movw %3, %%d2 \n"
782 1.31 thorpej " cmpw #0, %%d2 \n"
783 1.31 thorpej " beq 2f \n"
784 1.31 thorpej " subql #1, %%d2 \n"
785 1.31 thorpej "1: movw %%a2@+,%%a3@; movw %%a2@+,%%a3@ \n"
786 1.31 thorpej " movw %%a2@+,%%a3@; movw %%a2@+,%%a3@ \n"
787 1.31 thorpej " movw %%a2@+,%%a3@; movw %%a2@+,%%a3@ \n"
788 1.31 thorpej " movw %%a2@+,%%a3@; movw %%a2@+,%%a3@ \n"
789 1.31 thorpej " movw %%a2@+,%%a3@; movw %%a2@+,%%a3@ \n"
790 1.31 thorpej " movw %%a2@+,%%a3@; movw %%a2@+,%%a3@ \n"
791 1.31 thorpej " movw %%a2@+,%%a3@; movw %%a2@+,%%a3@ \n"
792 1.31 thorpej " movw %%a2@+,%%a3@; movw %%a2@+,%%a3@ \n"
793 1.31 thorpej " movw #8704,%%sr \n"
794 1.31 thorpej " movw #9728,%%sr \n"
795 1.31 thorpej " dbra %%d2, 1b \n"
796 1.31 thorpej "2: movw %4, %%d2 \n"
797 1.31 thorpej " cmpw #0, %%d2 \n"
798 1.31 thorpej " beq 4f \n"
799 1.31 thorpej " subql #1, %%d2 \n"
800 1.31 thorpej "3: movw %%a2@+,%%a3@ \n"
801 1.31 thorpej " dbra %%d2, 3b \n"
802 1.31 thorpej "4: movl %%a2, %0"
803 1.26 briggs : "=g" (addr)
804 1.26 briggs : "0" (addr), "g" (pdma), "g" (cnt32), "g" (cnt2)
805 1.26 briggs : "a2", "a3", "d2");
806 1.13 briggs if (esc->sc_pad) {
807 1.13 briggs unsigned char *c;
808 1.26 briggs c = (unsigned char *) addr;
809 1.26 briggs /* Wait for DREQ */
810 1.26 briggs while (!esp_have_dreq(esc)) {
811 1.26 briggs if (*statreg & 0x80) {
812 1.26 briggs nofault = (int *) 0;
813 1.26 briggs goto gotintr;
814 1.26 briggs }
815 1.26 briggs }
816 1.26 briggs *(unsigned char *)pdma = *c;
817 1.13 briggs }
818 1.12 briggs } else {
819 1.26 briggs /* while (cnt32--) { 16 instances of *addr++ = *pdma; } */
820 1.26 briggs /* while (cnt2--) { *addr++ = *pdma; } */
821 1.31 thorpej __asm __volatile (
822 1.31 thorpej " movl %1, %%a2 \n"
823 1.31 thorpej " movl %2, %%a3 \n"
824 1.31 thorpej " movw %3, %%d2 \n"
825 1.31 thorpej " cmpw #0, %%d2 \n"
826 1.31 thorpej " beq 6f \n"
827 1.31 thorpej " subql #1, %%d2 \n"
828 1.31 thorpej "5: movw %%a3@,%%a2@+; movw %%a3@,%%a2@+ \n"
829 1.31 thorpej " movw %%a3@,%%a2@+; movw %%a3@,%%a2@+ \n"
830 1.31 thorpej " movw %%a3@,%%a2@+; movw %%a3@,%%a2@+ \n"
831 1.31 thorpej " movw %%a3@,%%a2@+; movw %%a3@,%%a2@+ \n"
832 1.31 thorpej " movw %%a3@,%%a2@+; movw %%a3@,%%a2@+ \n"
833 1.31 thorpej " movw %%a3@,%%a2@+; movw %%a3@,%%a2@+ \n"
834 1.31 thorpej " movw %%a3@,%%a2@+; movw %%a3@,%%a2@+ \n"
835 1.31 thorpej " movw %%a3@,%%a2@+; movw %%a3@,%%a2@+ \n"
836 1.31 thorpej " movw #8704,%%sr \n"
837 1.31 thorpej " movw #9728,%%sr \n"
838 1.31 thorpej " dbra %%d2, 5b \n"
839 1.31 thorpej "6: movw %4, %%d2 \n"
840 1.31 thorpej " cmpw #0, %%d2 \n"
841 1.31 thorpej " beq 8f \n"
842 1.31 thorpej " subql #1, %%d2 \n"
843 1.31 thorpej "7: movw %%a3@,%%a2@+ \n"
844 1.31 thorpej " dbra %%d2, 7b \n"
845 1.31 thorpej "8: movl %%a2, %0"
846 1.26 briggs : "=g" (addr)
847 1.26 briggs : "0" (addr), "g" (pdma), "g" (cnt32), "g" (cnt2)
848 1.26 briggs : "a2", "a3", "d2");
849 1.13 briggs if (esc->sc_pad) {
850 1.13 briggs unsigned char *c;
851 1.26 briggs c = (unsigned char *) addr;
852 1.26 briggs /* Wait for DREQ */
853 1.26 briggs while (!esp_have_dreq(esc)) {
854 1.26 briggs if (*statreg & 0x80) {
855 1.26 briggs nofault = (int *) 0;
856 1.26 briggs goto gotintr;
857 1.26 briggs }
858 1.26 briggs }
859 1.26 briggs *c = *(unsigned char *)pdma;
860 1.12 briggs }
861 1.12 briggs }
862 1.12 briggs
863 1.12 briggs nofault = (int *) 0;
864 1.12 briggs
865 1.26 briggs /*
866 1.26 briggs * If we have not received an interrupt yet, we should shortly,
867 1.26 briggs * and we can't prevent it, so return and wait for it.
868 1.26 briggs */
869 1.12 briggs if ((*statreg & 0x80) == 0) {
870 1.26 briggs #if DEBUG
871 1.26 briggs if (mac68k_esp_debug) {
872 1.26 briggs printf("g.\n");
873 1.26 briggs }
874 1.26 briggs #endif
875 1.12 briggs if (espspl != -1) splx(espspl); espspl = -1;
876 1.12 briggs return;
877 1.12 briggs }
878 1.12 briggs
879 1.12 briggs gotintr:
880 1.26 briggs #if DEBUG
881 1.26 briggs if (mac68k_esp_debug) {
882 1.26 briggs printf("g!\n");
883 1.26 briggs }
884 1.26 briggs #endif
885 1.12 briggs ncr53c9x_intr(sc);
886 1.12 briggs if (espspl != -1) splx(espspl); espspl = -1;
887 1.16 briggs }
888 1.16 briggs
889 1.23 briggs void
890 1.23 briggs esp_intr(sc)
891 1.23 briggs void *sc;
892 1.23 briggs {
893 1.23 briggs struct esp_softc *esc = (struct esp_softc *)sc;
894 1.23 briggs
895 1.26 briggs if (esc->sc_reg[NCR_STAT * 16] & 0x80) {
896 1.26 briggs ncr53c9x_intr((struct ncr53c9x_softc *) esp0);
897 1.26 briggs }
898 1.23 briggs }
899 1.23 briggs
900 1.23 briggs void
901 1.16 briggs esp_dualbus_intr(sc)
902 1.23 briggs void *sc;
903 1.16 briggs {
904 1.26 briggs if (esp0 && (esp0->sc_reg[NCR_STAT * 16] & 0x80)) {
905 1.26 briggs ncr53c9x_intr((struct ncr53c9x_softc *) esp0);
906 1.26 briggs }
907 1.22 briggs
908 1.26 briggs if (esp1 && (esp1->sc_reg[NCR_STAT * 16] & 0x80)) {
909 1.26 briggs ncr53c9x_intr((struct ncr53c9x_softc *) esp1);
910 1.26 briggs }
911 1.1 briggs }
912