1 1.20 thorpej /* $NetBSD: if_mc_obio.c,v 1.20 2023/12/20 00:40:43 thorpej Exp $ */ 2 1.3 briggs 3 1.1 briggs /*- 4 1.13 wiz * Copyright (c) 1997 David Huang <khym (at) azeotrope.org> 5 1.1 briggs * All rights reserved. 6 1.1 briggs * 7 1.1 briggs * Portions of this code are based on code by Denton Gentry <denny1 (at) home.com> 8 1.1 briggs * and Yanagisawa Takeshi <yanagisw (at) aa.ap.titech.ac.jp>. 9 1.1 briggs * 10 1.1 briggs * Redistribution and use in source and binary forms, with or without 11 1.1 briggs * modification, are permitted provided that the following conditions 12 1.1 briggs * are met: 13 1.1 briggs * 1. Redistributions of source code must retain the above copyright 14 1.1 briggs * notice, this list of conditions and the following disclaimer. 15 1.1 briggs * 2. The name of the author may not be used to endorse or promote products 16 1.1 briggs * derived from this software without specific prior written permission 17 1.1 briggs * 18 1.1 briggs * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 19 1.1 briggs * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 20 1.1 briggs * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 21 1.1 briggs * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 22 1.1 briggs * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 23 1.1 briggs * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 24 1.1 briggs * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 25 1.1 briggs * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 26 1.1 briggs * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 27 1.1 briggs * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 28 1.1 briggs * 29 1.1 briggs */ 30 1.1 briggs 31 1.1 briggs /* 32 1.1 briggs * Bus attachment and DMA routines for the mc driver (Centris/Quadra 33 1.1 briggs * 660av and Quadra 840av onboard ethernet, based on the AMD Am79C940 34 1.1 briggs * MACE ethernet chip). Also uses the PSC (Peripheral Subsystem 35 1.1 briggs * Controller) for DMA to and from the MACE. 36 1.1 briggs */ 37 1.12 lukem 38 1.12 lukem #include <sys/cdefs.h> 39 1.20 thorpej __KERNEL_RCSID(0, "$NetBSD: if_mc_obio.c,v 1.20 2023/12/20 00:40:43 thorpej Exp $"); 40 1.6 scottr 41 1.6 scottr #include "opt_ddb.h" 42 1.1 briggs 43 1.1 briggs #include <sys/param.h> 44 1.1 briggs #include <sys/device.h> 45 1.1 briggs #include <sys/socket.h> 46 1.1 briggs #include <sys/systm.h> 47 1.1 briggs 48 1.19 rin #include <sys/rndsource.h> 49 1.19 rin 50 1.1 briggs #include <net/if.h> 51 1.1 briggs #include <net/if_ether.h> 52 1.1 briggs 53 1.7 mrg #include <uvm/uvm_extern.h> 54 1.1 briggs 55 1.1 briggs #include <machine/bus.h> 56 1.1 briggs #include <machine/psc.h> 57 1.1 briggs 58 1.5 scottr #include <mac68k/obio/obiovar.h> 59 1.1 briggs #include <mac68k/dev/if_mcreg.h> 60 1.1 briggs #include <mac68k/dev/if_mcvar.h> 61 1.1 briggs 62 1.1 briggs #define MACE_REG_BASE 0x50F1C000 63 1.1 briggs #define MACE_PROM_BASE 0x50F08000 64 1.1 briggs 65 1.18 chs hide int mc_obio_match(device_t, cfdata_t, void *); 66 1.18 chs hide void mc_obio_attach(device_t, device_t, void *); 67 1.14 chs hide void mc_obio_init(struct mc_softc *); 68 1.14 chs hide void mc_obio_put(struct mc_softc *, u_int); 69 1.14 chs hide int mc_dmaintr(void *); 70 1.14 chs hide void mc_reset_rxdma(struct mc_softc *); 71 1.14 chs hide void mc_reset_rxdma_set(struct mc_softc *, int); 72 1.14 chs hide void mc_reset_txdma(struct mc_softc *); 73 1.14 chs hide int mc_obio_getaddr(struct mc_softc *, u_int8_t *); 74 1.1 briggs 75 1.18 chs CFATTACH_DECL_NEW(mc_obio, sizeof(struct mc_softc), 76 1.9 thorpej mc_obio_match, mc_obio_attach, NULL, NULL); 77 1.1 briggs 78 1.1 briggs hide int 79 1.18 chs mc_obio_match(device_t parent, cfdata_t cf, void *aux) 80 1.1 briggs { 81 1.1 briggs struct obio_attach_args *oa = aux; 82 1.1 briggs bus_space_handle_t bsh; 83 1.1 briggs int found = 0; 84 1.1 briggs 85 1.2 briggs if (current_mac_model->class != MACH_CLASSAV) 86 1.1 briggs return 0; 87 1.1 briggs 88 1.1 briggs if (bus_space_map(oa->oa_tag, MACE_REG_BASE, MC_REGSIZE, 0, &bsh)) 89 1.1 briggs return 0; 90 1.1 briggs 91 1.1 briggs /* 92 1.1 briggs * Make sure the MACE's I/O space is readable, and if it is, 93 1.1 briggs * try to read the CHIPID register. A MACE will always have 94 1.1 briggs * 0x?940, where the ? depends on the chip version. 95 1.1 briggs */ 96 1.4 scottr if (mac68k_bus_space_probe(oa->oa_tag, bsh, 0, 1)) { 97 1.1 briggs if ((bus_space_read_1( 98 1.1 briggs oa->oa_tag, bsh, MACE_REG(MACE_CHIPIDL)) == 0x40) && 99 1.1 briggs ((bus_space_read_1( 100 1.1 briggs oa->oa_tag, bsh, MACE_REG(MACE_CHIPIDH)) & 0xf) == 9)) 101 1.1 briggs found = 1; 102 1.1 briggs } 103 1.1 briggs 104 1.1 briggs bus_space_unmap(oa->oa_tag, bsh, MC_REGSIZE); 105 1.1 briggs 106 1.1 briggs return found; 107 1.1 briggs } 108 1.1 briggs 109 1.1 briggs hide void 110 1.18 chs mc_obio_attach(device_t parent, device_t self, void *aux) 111 1.1 briggs { 112 1.1 briggs struct obio_attach_args *oa = (struct obio_attach_args *)aux; 113 1.18 chs struct mc_softc *sc = device_private(self); 114 1.1 briggs u_int8_t myaddr[ETHER_ADDR_LEN]; 115 1.16 martin int rsegs; 116 1.1 briggs 117 1.18 chs sc->sc_dev = self; 118 1.1 briggs sc->sc_regt = oa->oa_tag; 119 1.1 briggs sc->sc_biucc = XMTSP_64; 120 1.1 briggs sc->sc_fifocc = XMTFW_16 | RCVFW_64 | XMTFWU | RCVFWU | 121 1.1 briggs XMTBRST | RCVBRST; 122 1.1 briggs sc->sc_plscc = PORTSEL_AUI; 123 1.1 briggs 124 1.1 briggs if (bus_space_map(sc->sc_regt, MACE_REG_BASE, MC_REGSIZE, 0, 125 1.1 briggs &sc->sc_regh)) { 126 1.1 briggs printf(": failed to map space for MACE regs.\n"); 127 1.1 briggs return; 128 1.1 briggs } 129 1.1 briggs 130 1.1 briggs if (mc_obio_getaddr(sc, myaddr)) { 131 1.1 briggs printf(": failed to get MAC address.\n"); 132 1.1 briggs return; 133 1.1 briggs } 134 1.1 briggs 135 1.16 martin /* allocate memory for transmit and receive DMA buffers */ 136 1.16 martin sc->sc_dmat = oa->oa_dmat; 137 1.16 martin if (bus_dmamem_alloc(sc->sc_dmat, 2 * 0x800, 0, 0, &sc->sc_dmasegs_tx, 138 1.16 martin 1, &rsegs, BUS_DMA_NOWAIT) != 0) { 139 1.16 martin printf(": failed to allocate TX DMA buffers.\n"); 140 1.16 martin return; 141 1.16 martin } 142 1.16 martin 143 1.16 martin if (bus_dmamem_map(sc->sc_dmat, &sc->sc_dmasegs_tx, rsegs, 2 * 0x800, 144 1.17 he (void*)&sc->sc_txbuf, BUS_DMA_NOWAIT | BUS_DMA_COHERENT) != 0) { 145 1.16 martin printf(": failed to map TX DMA buffers.\n"); 146 1.16 martin return; 147 1.16 martin } 148 1.16 martin 149 1.16 martin if (bus_dmamem_alloc(sc->sc_dmat, MC_RXDMABUFS * 0x800, 0, 0, 150 1.16 martin &sc->sc_dmasegs_rx, 1, &rsegs, BUS_DMA_NOWAIT) != 0) { 151 1.16 martin printf(": failed to allocate RX DMA buffers.\n"); 152 1.16 martin return; 153 1.16 martin } 154 1.16 martin 155 1.16 martin if (bus_dmamem_map(sc->sc_dmat, &sc->sc_dmasegs_rx, rsegs, 156 1.17 he MC_RXDMABUFS * 0x800, (void*)&sc->sc_rxbuf, 157 1.16 martin BUS_DMA_NOWAIT | BUS_DMA_COHERENT) != 0) { 158 1.16 martin printf(": failed to map RX DMA buffers.\n"); 159 1.16 martin return; 160 1.16 martin } 161 1.1 briggs 162 1.16 martin if (bus_dmamap_create(sc->sc_dmat, 2 * 0x800, 1, 2 * 0x800, 0, 163 1.16 martin BUS_DMA_NOWAIT, &sc->sc_dmam_tx) != 0) { 164 1.16 martin printf(": failed to allocate TX DMA map.\n"); 165 1.16 martin return; 166 1.16 martin } 167 1.16 martin 168 1.16 martin if (bus_dmamap_load(sc->sc_dmat, sc->sc_dmam_tx, sc->sc_txbuf, 169 1.16 martin 2 * 0x800, NULL, BUS_DMA_NOWAIT) != 0) { 170 1.16 martin printf(": failed to map TX DMA mapping.\n"); 171 1.16 martin return; 172 1.1 briggs } 173 1.1 briggs 174 1.16 martin if (bus_dmamap_create(sc->sc_dmat, MC_RXDMABUFS * 0x800, 1, 175 1.16 martin MC_RXDMABUFS * 0x800, 0, BUS_DMA_NOWAIT, &sc->sc_dmam_rx) != 0) { 176 1.16 martin printf(": failed to allocate RX DMA map.\n"); 177 1.16 martin return; 178 1.16 martin } 179 1.16 martin 180 1.16 martin if (bus_dmamap_load(sc->sc_dmat, sc->sc_dmam_rx, sc->sc_rxbuf, 181 1.16 martin MC_RXDMABUFS * 0x800, NULL, BUS_DMA_NOWAIT) != 0) { 182 1.16 martin printf(": failed to map RX DMA mapping.\n"); 183 1.1 briggs return; 184 1.1 briggs } 185 1.1 briggs 186 1.16 martin sc->sc_txbuf_phys = sc->sc_dmasegs_tx.ds_addr; 187 1.16 martin sc->sc_rxbuf_phys = sc->sc_dmasegs_rx.ds_addr; 188 1.16 martin 189 1.1 briggs sc->sc_bus_init = mc_obio_init; 190 1.1 briggs sc->sc_putpacket = mc_obio_put; 191 1.1 briggs 192 1.1 briggs /* disable receive DMA */ 193 1.1 briggs psc_reg2(PSC_ENETRD_CTL) = 0x8800; 194 1.1 briggs psc_reg2(PSC_ENETRD_CTL) = 0x1000; 195 1.1 briggs psc_reg2(PSC_ENETRD_CMD + PSC_SET0) = 0x1100; 196 1.1 briggs psc_reg2(PSC_ENETRD_CMD + PSC_SET1) = 0x1100; 197 1.1 briggs 198 1.1 briggs /* disable transmit DMA */ 199 1.1 briggs psc_reg2(PSC_ENETWR_CTL) = 0x8800; 200 1.1 briggs psc_reg2(PSC_ENETWR_CTL) = 0x1000; 201 1.1 briggs psc_reg2(PSC_ENETWR_CMD + PSC_SET0) = 0x1100; 202 1.1 briggs psc_reg2(PSC_ENETWR_CMD + PSC_SET1) = 0x1100; 203 1.1 briggs 204 1.1 briggs /* install interrupt handlers */ 205 1.1 briggs add_psc_lev4_intr(PSCINTR_ENET_DMA, mc_dmaintr, sc); 206 1.1 briggs add_psc_lev3_intr(mcintr, sc); 207 1.1 briggs 208 1.1 briggs /* enable MACE DMA interrupts */ 209 1.1 briggs psc_reg1(PSC_LEV4_IER) = 0x80 | (1 << PSCINTR_ENET_DMA); 210 1.1 briggs 211 1.1 briggs /* don't know what this does */ 212 1.1 briggs psc_reg2(PSC_ENETWR_CTL) = 0x9000; 213 1.1 briggs psc_reg2(PSC_ENETRD_CTL) = 0x9000; 214 1.1 briggs psc_reg2(PSC_ENETWR_CTL) = 0x0400; 215 1.1 briggs psc_reg2(PSC_ENETRD_CTL) = 0x0400; 216 1.1 briggs 217 1.1 briggs /* enable MACE interrupts */ 218 1.1 briggs psc_reg1(PSC_LEV3_IER) = 0x80 | (1 << PSCINTR_ENET); 219 1.1 briggs 220 1.1 briggs /* mcsetup returns 1 if something fails */ 221 1.1 briggs if (mcsetup(sc, myaddr)) { 222 1.1 briggs /* disable interrupts */ 223 1.1 briggs psc_reg1(PSC_LEV4_IER) = (1 << PSCINTR_ENET_DMA); 224 1.1 briggs psc_reg1(PSC_LEV3_IER) = (1 << PSCINTR_ENET); 225 1.1 briggs /* remove interrupt handlers */ 226 1.1 briggs remove_psc_lev4_intr(PSCINTR_ENET_DMA); 227 1.1 briggs remove_psc_lev3_intr(); 228 1.1 briggs 229 1.1 briggs bus_space_unmap(sc->sc_regt, sc->sc_regh, MC_REGSIZE); 230 1.1 briggs return; 231 1.1 briggs } 232 1.1 briggs } 233 1.1 briggs 234 1.1 briggs /* Bus-specific initialization */ 235 1.1 briggs hide void 236 1.14 chs mc_obio_init(struct mc_softc *sc) 237 1.1 briggs { 238 1.1 briggs mc_reset_rxdma(sc); 239 1.1 briggs mc_reset_txdma(sc); 240 1.1 briggs } 241 1.1 briggs 242 1.1 briggs hide void 243 1.14 chs mc_obio_put(struct mc_softc *sc, u_int len) 244 1.1 briggs { 245 1.16 martin int offset = sc->sc_txset == 0 ? 0 : 0x800; 246 1.16 martin 247 1.16 martin bus_dmamap_sync(sc->sc_dmat, sc->sc_dmam_tx, offset, 0x800, 248 1.16 martin BUS_DMASYNC_PREWRITE); 249 1.16 martin psc_reg4(PSC_ENETWR_ADDR + sc->sc_txset) = sc->sc_txbuf_phys + offset; 250 1.1 briggs psc_reg4(PSC_ENETWR_LEN + sc->sc_txset) = len; 251 1.1 briggs psc_reg2(PSC_ENETWR_CMD + sc->sc_txset) = 0x9800; 252 1.16 martin bus_dmamap_sync(sc->sc_dmat, sc->sc_dmam_tx, offset, 0x800, 253 1.16 martin BUS_DMASYNC_POSTWRITE); 254 1.1 briggs 255 1.1 briggs sc->sc_txset ^= 0x10; 256 1.1 briggs } 257 1.1 briggs 258 1.1 briggs /* 259 1.1 briggs * Interrupt handler for the MACE DMA completion interrupts 260 1.1 briggs */ 261 1.1 briggs int 262 1.14 chs mc_dmaintr(void *arg) 263 1.1 briggs { 264 1.1 briggs struct mc_softc *sc = arg; 265 1.1 briggs u_int16_t status; 266 1.1 briggs u_int32_t bufsleft, which; 267 1.1 briggs int head; 268 1.1 briggs 269 1.1 briggs /* 270 1.1 briggs * Not sure what this does... figure out if this interrupt is 271 1.1 briggs * really ours? 272 1.1 briggs */ 273 1.1 briggs while ((which = psc_reg4(0x804)) != psc_reg4(0x804)) 274 1.1 briggs ; 275 1.1 briggs if ((which & 0x60000000) == 0) 276 1.1 briggs return 0; 277 1.1 briggs 278 1.1 briggs /* Get the read channel status */ 279 1.1 briggs status = psc_reg2(PSC_ENETRD_CTL); 280 1.1 briggs if (status & 0x2000) { 281 1.1 briggs /* I think this is an exceptional condition. Reset the DMA */ 282 1.1 briggs mc_reset_rxdma(sc); 283 1.1 briggs #ifdef MCDEBUG 284 1.1 briggs printf("%s: resetting receive DMA channel (status 0x%04x)\n", 285 1.18 chs device_xname(sc->sc_dev), status); 286 1.1 briggs #endif 287 1.1 briggs } else if (status & 0x100) { 288 1.1 briggs /* We've received some packets from the MACE */ 289 1.1 briggs int offset; 290 1.1 briggs 291 1.1 briggs /* Clear the interrupt */ 292 1.1 briggs psc_reg2(PSC_ENETRD_CMD + sc->sc_rxset) = 0x1100; 293 1.1 briggs 294 1.1 briggs /* See how may receive buffers are left */ 295 1.1 briggs bufsleft = psc_reg4(PSC_ENETRD_LEN + sc->sc_rxset); 296 1.1 briggs head = MC_RXDMABUFS - bufsleft; 297 1.1 briggs 298 1.1 briggs #if 0 /* I don't think this should ever happen */ 299 1.1 briggs if (head == sc->sc_tail) { 300 1.1 briggs #ifdef MCDEBUG 301 1.1 briggs printf("%s: head == tail: suspending DMA?\n", 302 1.18 chs device_xname(sc->sc_dev)); 303 1.1 briggs #endif 304 1.1 briggs psc_reg2(PSC_ENETRD_CMD + sc->sc_rxset) = 0x9000; 305 1.1 briggs } 306 1.1 briggs #endif 307 1.1 briggs 308 1.1 briggs /* Loop through, processing each of the packets */ 309 1.1 briggs for (; sc->sc_tail < head; sc->sc_tail++) { 310 1.1 briggs offset = sc->sc_tail * 0x800; 311 1.16 martin 312 1.16 martin bus_dmamap_sync(sc->sc_dmat, sc->sc_dmam_rx, 313 1.16 martin PAGE_SIZE + offset, 0x800, 314 1.16 martin BUS_DMASYNC_PREREAD); 315 1.16 martin 316 1.1 briggs sc->sc_rxframe.rx_rcvcnt = sc->sc_rxbuf[offset]; 317 1.1 briggs sc->sc_rxframe.rx_rcvsts = sc->sc_rxbuf[offset+2]; 318 1.1 briggs sc->sc_rxframe.rx_rntpc = sc->sc_rxbuf[offset+4]; 319 1.1 briggs sc->sc_rxframe.rx_rcvcc = sc->sc_rxbuf[offset+6]; 320 1.1 briggs sc->sc_rxframe.rx_frame = sc->sc_rxbuf + offset + 16; 321 1.1 briggs 322 1.1 briggs mc_rint(sc); 323 1.16 martin 324 1.16 martin bus_dmamap_sync(sc->sc_dmat, sc->sc_dmam_rx, 325 1.16 martin PAGE_SIZE + offset, 0x800, 326 1.16 martin BUS_DMASYNC_POSTREAD); 327 1.1 briggs } 328 1.1 briggs 329 1.1 briggs /* 330 1.1 briggs * If we're out of buffers, reset this register set 331 1.1 briggs * and switch to the other one. Otherwise, reactivate 332 1.1 briggs * this set. 333 1.1 briggs */ 334 1.1 briggs if (bufsleft == 0) { 335 1.1 briggs mc_reset_rxdma_set(sc, sc->sc_rxset); 336 1.1 briggs sc->sc_rxset ^= 0x10; 337 1.1 briggs } else 338 1.1 briggs psc_reg2(PSC_ENETRD_CMD + sc->sc_rxset) = 0x9800; 339 1.1 briggs } 340 1.1 briggs 341 1.1 briggs /* Get the write channel status */ 342 1.1 briggs status = psc_reg2(PSC_ENETWR_CTL); 343 1.1 briggs if (status & 0x2000) { 344 1.1 briggs /* I think this is an exceptional condition. Reset the DMA */ 345 1.1 briggs mc_reset_txdma(sc); 346 1.1 briggs #ifdef MCDEBUG 347 1.1 briggs printf("%s: resetting transmit DMA channel (status 0x%04x)\n", 348 1.18 chs device_xname(sc->sc_dev), status); 349 1.1 briggs #endif 350 1.1 briggs } else if (status & 0x100) { 351 1.1 briggs /* Clear the interrupt and switch register sets */ 352 1.1 briggs psc_reg2(PSC_ENETWR_CMD + sc->sc_txseti) = 0x100; 353 1.1 briggs sc->sc_txseti ^= 0x10; 354 1.1 briggs } 355 1.1 briggs 356 1.1 briggs return 1; 357 1.1 briggs } 358 1.1 briggs 359 1.1 briggs 360 1.1 briggs hide void 361 1.14 chs mc_reset_rxdma(struct mc_softc *sc) 362 1.1 briggs { 363 1.1 briggs u_int8_t maccc; 364 1.1 briggs 365 1.1 briggs /* Disable receiver, reset the DMA channels */ 366 1.1 briggs maccc = NIC_GET(sc, MACE_MACCC); 367 1.1 briggs NIC_PUT(sc, MACE_MACCC, maccc & ~ENRCV); 368 1.1 briggs psc_reg2(PSC_ENETRD_CTL) = 0x8800; 369 1.1 briggs mc_reset_rxdma_set(sc, 0); 370 1.1 briggs psc_reg2(PSC_ENETRD_CTL) = 0x400; 371 1.1 briggs 372 1.1 briggs psc_reg2(PSC_ENETRD_CTL) = 0x8800; 373 1.1 briggs mc_reset_rxdma_set(sc, 0x10); 374 1.1 briggs psc_reg2(PSC_ENETRD_CTL) = 0x400; 375 1.1 briggs 376 1.1 briggs /* Reenable receiver, reenable DMA */ 377 1.1 briggs NIC_PUT(sc, MACE_MACCC, maccc); 378 1.1 briggs sc->sc_rxset = 0; 379 1.1 briggs 380 1.1 briggs psc_reg2(PSC_ENETRD_CMD + PSC_SET0) = 0x9800; 381 1.1 briggs psc_reg2(PSC_ENETRD_CMD + PSC_SET1) = 0x9800; 382 1.1 briggs } 383 1.1 briggs 384 1.1 briggs hide void 385 1.14 chs mc_reset_rxdma_set(struct mc_softc *sc, int set) 386 1.1 briggs { 387 1.1 briggs /* disable DMA while modifying the registers, then reenable DMA */ 388 1.1 briggs psc_reg2(PSC_ENETRD_CMD + set) = 0x0100; 389 1.1 briggs psc_reg4(PSC_ENETRD_ADDR + set) = sc->sc_rxbuf_phys; 390 1.1 briggs psc_reg4(PSC_ENETRD_LEN + set) = MC_RXDMABUFS; 391 1.1 briggs psc_reg2(PSC_ENETRD_CMD + set) = 0x9800; 392 1.1 briggs sc->sc_tail = 0; 393 1.1 briggs } 394 1.1 briggs 395 1.1 briggs hide void 396 1.14 chs mc_reset_txdma(struct mc_softc *sc) 397 1.1 briggs { 398 1.1 briggs u_int8_t maccc; 399 1.1 briggs 400 1.1 briggs psc_reg2(PSC_ENETWR_CTL) = 0x8800; 401 1.1 briggs maccc = NIC_GET(sc, MACE_MACCC); 402 1.1 briggs NIC_PUT(sc, MACE_MACCC, maccc & ~ENXMT); 403 1.1 briggs sc->sc_txset = sc->sc_txseti = 0; 404 1.1 briggs psc_reg2(PSC_ENETWR_CTL) = 0x400; 405 1.1 briggs NIC_PUT(sc, MACE_MACCC, maccc); 406 1.1 briggs } 407 1.1 briggs 408 1.1 briggs hide int 409 1.14 chs mc_obio_getaddr(struct mc_softc *sc, u_int8_t *lladdr) 410 1.1 briggs { 411 1.1 briggs bus_space_handle_t bsh; 412 1.1 briggs u_char csum; 413 1.1 briggs 414 1.1 briggs if (bus_space_map(sc->sc_regt, MACE_PROM_BASE, 8*16, 0, &bsh)) { 415 1.1 briggs printf(": failed to map space to read MACE address.\n%s", 416 1.18 chs device_xname(sc->sc_dev)); 417 1.1 briggs return (-1); 418 1.1 briggs } 419 1.1 briggs 420 1.4 scottr if (!mac68k_bus_space_probe(sc->sc_regt, bsh, 0, 1)) { 421 1.1 briggs bus_space_unmap(sc->sc_regt, bsh, 8*16); 422 1.1 briggs return (-1); 423 1.1 briggs } 424 1.1 briggs 425 1.1 briggs csum = mc_get_enaddr(sc->sc_regt, bsh, 1, lladdr); 426 1.1 briggs if (csum != 0xff) 427 1.1 briggs printf(": ethernet PROM checksum failed (0x%x != 0xff)\n%s", 428 1.18 chs (int)csum, device_xname(sc->sc_dev)); 429 1.1 briggs 430 1.1 briggs bus_space_unmap(sc->sc_regt, bsh, 8*16); 431 1.1 briggs 432 1.1 briggs return (csum == 0xff ? 0 : -1); 433 1.1 briggs } 434