wdc_obio.c revision 1.1 1 1.1 shiba /* $NetBSD: wdc_obio.c,v 1.1 2002/04/27 19:29:09 shiba Exp $ */
2 1.1 shiba
3 1.1 shiba /*
4 1.1 shiba * Copyright (c) 2002 Takeshi Shibagaki All rights reserved.
5 1.1 shiba *
6 1.1 shiba * mac68k OBIO-IDE attachment created by Takeshi Shibagaki
7 1.1 shiba *
8 1.1 shiba * Redistribution and use in source and binary forms, with or without
9 1.1 shiba * modification, are permitted provided that the following conditions
10 1.1 shiba * are met:
11 1.1 shiba * 1. Redistributions of source code must retain the above copyright
12 1.1 shiba * notice, this list of conditions and the following disclaimer.
13 1.1 shiba * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 shiba * notice, this list of conditions and the following disclaimer in the
15 1.1 shiba * documentation and/or other materials provided with the distribution.
16 1.1 shiba * 3. All advertising materials mentioning features or use of this software
17 1.1 shiba * must display the following acknowledgement:
18 1.1 shiba * This product includes software developed by Charles M. Hannum.
19 1.1 shiba * 4. The name of the author may not be used to endorse or promote products
20 1.1 shiba * derived from this software without specific prior written permission.
21 1.1 shiba *
22 1.1 shiba * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 shiba * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 shiba * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 shiba * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 shiba * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 shiba * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 shiba * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 shiba * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 shiba * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 shiba * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 shiba */
33 1.1 shiba
34 1.1 shiba #include <sys/types.h>
35 1.1 shiba #include <sys/param.h>
36 1.1 shiba #include <sys/systm.h>
37 1.1 shiba #include <sys/device.h>
38 1.1 shiba #include <sys/malloc.h>
39 1.1 shiba #include <sys/kernel.h>
40 1.1 shiba #include <sys/callout.h>
41 1.1 shiba
42 1.1 shiba #include <machine/bus.h>
43 1.1 shiba #include <machine/intr.h>
44 1.1 shiba #include <machine/cpu.h>
45 1.1 shiba #include <machine/viareg.h>
46 1.1 shiba
47 1.1 shiba #include <mac68k/obio/obiovar.h>
48 1.1 shiba
49 1.1 shiba #include <dev/ata/atavar.h>
50 1.1 shiba #include <dev/ic/wdcvar.h>
51 1.1 shiba
52 1.1 shiba #define WDC_OBIO_REG_NPORTS (8<<3)
53 1.1 shiba #define WDC_OBIO_AUXREG_OFFSET 0x38
54 1.1 shiba #define WDC_OBIO_AUXREG_NPORTS 1
55 1.1 shiba #define WDC_OBIO_ISR_OFFSET 0x101
56 1.1 shiba #define WDC_OBIO_ISR_NPORTS 1
57 1.1 shiba
58 1.1 shiba static u_long IDEBase = 0x50f1a000;
59 1.1 shiba
60 1.1 shiba /*
61 1.1 shiba * XXX This code currently doesn't even try to allow 32-bit data port use.
62 1.1 shiba */
63 1.1 shiba
64 1.1 shiba struct wdc_obio_softc {
65 1.1 shiba struct wdc_softc sc_wdcdev;
66 1.1 shiba struct channel_softc *wdc_chanptr;
67 1.1 shiba struct channel_softc wdc_channel;
68 1.1 shiba void *sc_ih;
69 1.1 shiba };
70 1.1 shiba
71 1.1 shiba int wdc_obio_match __P((struct device *, struct cfdata *, void *));
72 1.1 shiba void wdc_obio_attach __P((struct device *, struct device *, void *));
73 1.1 shiba void wdc_obio_intr __P((void *));
74 1.1 shiba void mac68k_bsh_wdc_set_stride __P((bus_space_tag_t t,
75 1.1 shiba bus_space_handle_t *h, int stride));
76 1.1 shiba u_int16_t mac68k_bsr2_wdc_gen __P((bus_space_tag_t t,
77 1.1 shiba bus_space_handle_t *bsh, bus_size_t offset));
78 1.1 shiba
79 1.1 shiba struct cfattach wdc_obio_ca = {
80 1.1 shiba sizeof(struct wdc_obio_softc), wdc_obio_match, wdc_obio_attach
81 1.1 shiba };
82 1.1 shiba
83 1.1 shiba int
84 1.1 shiba wdc_obio_match(parent, match, aux)
85 1.1 shiba struct device *parent;
86 1.1 shiba struct cfdata *match;
87 1.1 shiba void *aux;
88 1.1 shiba {
89 1.1 shiba struct obio_attach_args *oa = (struct obio_attach_args *) aux;
90 1.1 shiba struct channel_softc ch;
91 1.1 shiba static int wdc_matched = 0;
92 1.1 shiba int result = 0;
93 1.1 shiba
94 1.1 shiba memset(&ch, 0, sizeof(ch));
95 1.1 shiba
96 1.1 shiba switch (current_mac_model->machineid) {
97 1.1 shiba case MACH_MACPB150:
98 1.1 shiba case MACH_MACPB190:
99 1.1 shiba case MACH_MACPB190CS:
100 1.1 shiba case MACH_MACP580:
101 1.1 shiba case MACH_MACQ630:
102 1.1 shiba ch.cmd_iot = ch.ctl_iot = oa->oa_tag;
103 1.1 shiba
104 1.1 shiba if (bus_space_map(ch.cmd_iot, IDEBase, WDC_OBIO_REG_NPORTS,
105 1.1 shiba 0, &ch.cmd_ioh))
106 1.1 shiba return 0;
107 1.1 shiba
108 1.1 shiba mac68k_bsh_wdc_set_stride(ch.cmd_iot, &ch.cmd_ioh, 4);
109 1.1 shiba
110 1.1 shiba if (bus_space_subregion(ch.cmd_iot, ch.cmd_ioh,
111 1.1 shiba WDC_OBIO_AUXREG_OFFSET,
112 1.1 shiba WDC_OBIO_AUXREG_NPORTS, &ch.ctl_ioh))
113 1.1 shiba return 0;
114 1.1 shiba
115 1.1 shiba result = wdcprobe(&ch);
116 1.1 shiba
117 1.1 shiba bus_space_unmap(ch.cmd_iot, ch.cmd_ioh, WDC_OBIO_REG_NPORTS);
118 1.1 shiba
119 1.1 shiba if (result)
120 1.1 shiba wdc_matched = 1;
121 1.1 shiba return (result);
122 1.1 shiba }
123 1.1 shiba return 0;
124 1.1 shiba }
125 1.1 shiba
126 1.1 shiba static bus_space_tag_t wdc_obio_isr_tag;
127 1.1 shiba static bus_space_handle_t wdc_obio_isr_hdl;
128 1.1 shiba static struct channel_softc *ch_sc = NULL;
129 1.1 shiba
130 1.1 shiba void
131 1.1 shiba wdc_obio_intr(arg)
132 1.1 shiba void *arg;
133 1.1 shiba {
134 1.1 shiba unsigned char status;
135 1.1 shiba
136 1.1 shiba status = bus_space_read_1(wdc_obio_isr_tag,
137 1.1 shiba wdc_obio_isr_hdl, 0);
138 1.1 shiba if (status & 0x20) {
139 1.1 shiba wdcintr(ch_sc);
140 1.1 shiba bus_space_write_1(wdc_obio_isr_tag,
141 1.1 shiba wdc_obio_isr_hdl, 0, status&~0x20);
142 1.1 shiba }
143 1.1 shiba }
144 1.1 shiba
145 1.1 shiba void
146 1.1 shiba wdc_obio_attach(parent, self, aux)
147 1.1 shiba struct device *parent;
148 1.1 shiba struct device *self;
149 1.1 shiba void *aux;
150 1.1 shiba {
151 1.1 shiba struct wdc_obio_softc *sc = (void *)self;
152 1.1 shiba struct obio_attach_args *oa = aux;
153 1.1 shiba struct channel_softc *chp = &sc->wdc_channel;
154 1.1 shiba
155 1.1 shiba oa->oa_addr = IDEBase;
156 1.1 shiba sc->wdc_channel.cmd_iot = sc->wdc_channel.ctl_iot = oa->oa_tag;
157 1.1 shiba
158 1.1 shiba if (bus_space_map(sc->wdc_channel.cmd_iot, oa->oa_addr,
159 1.1 shiba WDC_OBIO_REG_NPORTS, 0, &sc->wdc_channel.cmd_ioh)) {
160 1.1 shiba printf("%s: couldn't map registers\n",
161 1.1 shiba sc->sc_wdcdev.sc_dev.dv_xname);
162 1.1 shiba return;
163 1.1 shiba }
164 1.1 shiba
165 1.1 shiba mac68k_bsh_wdc_set_stride(sc->wdc_channel.cmd_iot,
166 1.1 shiba &sc->wdc_channel.cmd_ioh, 4);
167 1.1 shiba
168 1.1 shiba if (bus_space_subregion(sc->wdc_channel.cmd_iot,
169 1.1 shiba sc->wdc_channel.cmd_ioh, WDC_OBIO_AUXREG_OFFSET,
170 1.1 shiba WDC_OBIO_AUXREG_NPORTS,
171 1.1 shiba &sc->wdc_channel.ctl_ioh))
172 1.1 shiba return;
173 1.1 shiba
174 1.1 shiba wdc_obio_isr_tag = oa->oa_tag;
175 1.1 shiba
176 1.1 shiba if (bus_space_map(wdc_obio_isr_tag,
177 1.1 shiba oa->oa_addr+WDC_OBIO_ISR_OFFSET,
178 1.1 shiba WDC_OBIO_ISR_NPORTS, 0, &wdc_obio_isr_hdl)) {
179 1.1 shiba printf("%s: couldn't map intr status register\n",
180 1.1 shiba sc->sc_wdcdev.sc_dev.dv_xname);
181 1.1 shiba return;
182 1.1 shiba }
183 1.1 shiba
184 1.1 shiba switch (current_mac_model->machineid) {
185 1.1 shiba case MACH_MACP580:
186 1.1 shiba case MACH_MACQ630:
187 1.1 shiba /*
188 1.1 shiba * Quadra/Performa IDE generates pseudo Nubus intr at slot F
189 1.1 shiba */
190 1.1 shiba printf(" (Quadra/Performa series IDE interface)");
191 1.1 shiba
192 1.1 shiba add_nubus_intr(0xf, (void (*)(void*))wdc_obio_intr, (void *)sc);
193 1.1 shiba
194 1.1 shiba break;
195 1.1 shiba case MACH_MACPB150:
196 1.1 shiba case MACH_MACPB190:
197 1.1 shiba case MACH_MACPB190CS:
198 1.1 shiba /*
199 1.1 shiba * PowerBook IDE generates pseudo NuBus intr at slot C
200 1.1 shiba */
201 1.1 shiba printf(" (PowerBook series IDE interface)");
202 1.1 shiba
203 1.1 shiba add_nubus_intr(0xc, (void (*)(void*))wdc_obio_intr, (void *)sc);
204 1.1 shiba
205 1.1 shiba break;
206 1.1 shiba }
207 1.1 shiba
208 1.1 shiba ch_sc = chp;
209 1.1 shiba if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags & WDC_CAPABILITY_NOIRQ)
210 1.1 shiba sc->sc_wdcdev.cap |= WDC_CAPABILITY_NOIRQ;
211 1.1 shiba sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16;
212 1.1 shiba sc->sc_wdcdev.PIO_cap = 0;
213 1.1 shiba sc->wdc_chanptr = chp;
214 1.1 shiba sc->sc_wdcdev.channels = &sc->wdc_chanptr;
215 1.1 shiba sc->sc_wdcdev.nchannels = 1;
216 1.1 shiba chp->channel = 0;
217 1.1 shiba chp->wdc = &sc->sc_wdcdev;
218 1.1 shiba chp->ch_queue = malloc(sizeof(struct channel_queue), M_DEVBUF, M_NOWAIT);
219 1.1 shiba
220 1.1 shiba if (chp->ch_queue == NULL) {
221 1.1 shiba printf("%s: can't allocate memory for command queue",
222 1.1 shiba sc->sc_wdcdev.sc_dev.dv_xname);
223 1.1 shiba return;
224 1.1 shiba }
225 1.1 shiba
226 1.1 shiba printf("\n");
227 1.1 shiba
228 1.1 shiba wdcattach(chp);
229 1.1 shiba }
230 1.1 shiba
231 1.1 shiba u_int16_t
232 1.1 shiba mac68k_bsr2_wdc_gen(bus_space_tag_t t, bus_space_handle_t *bsh, bus_size_t offset)
233 1.1 shiba {
234 1.1 shiba return (*(volatile u_int16_t *) (bsh->base + offset * bsh->stride));
235 1.1 shiba }
236 1.1 shiba
237 1.1 shiba void
238 1.1 shiba mac68k_bsh_wdc_set_stride(bus_space_tag_t t, bus_space_handle_t *h, int stride)
239 1.1 shiba {
240 1.1 shiba h->stride = stride;
241 1.1 shiba h->bsr1 = mac68k_bsr1_gen;
242 1.1 shiba h->bsr2 = mac68k_bsr2_wdc_gen;
243 1.1 shiba h->bsr4 = mac68k_bsr4_gen;
244 1.1 shiba h->bsrs2 = mac68k_bsrs2_gen;
245 1.1 shiba h->bsrs4 = mac68k_bsrs4_gen;
246 1.1 shiba h->bsrm1 = mac68k_bsrm1_gen;
247 1.1 shiba h->bsrm2 = mac68k_bsrm2_swap;
248 1.1 shiba h->bsrm4 = mac68k_bsrm4_swap;
249 1.1 shiba h->bsrms2 = mac68k_bsrm2;
250 1.1 shiba h->bsrms4 = mac68k_bsrm4;
251 1.1 shiba h->bsrr1 = mac68k_bsrr1_gen;
252 1.1 shiba h->bsrr2 = mac68k_bsrr2_gen;
253 1.1 shiba h->bsrr4 = mac68k_bsrr4_gen;
254 1.1 shiba h->bsrrs2 = mac68k_bsrrs2_gen;
255 1.1 shiba h->bsrrs4 = mac68k_bsrrs4_gen;
256 1.1 shiba h->bsw1 = mac68k_bsw1_gen;
257 1.1 shiba h->bsw2 = mac68k_bsw2_gen;
258 1.1 shiba h->bsw4 = mac68k_bsw4_gen;
259 1.1 shiba h->bsws2 = mac68k_bsws2_gen;
260 1.1 shiba h->bsws4 = mac68k_bsws4_gen;
261 1.1 shiba h->bswm2 = mac68k_bswm2_swap;
262 1.1 shiba h->bswm4 = mac68k_bswm4_swap;
263 1.1 shiba h->bswms2 = mac68k_bswm2;
264 1.1 shiba h->bswms4 = mac68k_bswm4;
265 1.1 shiba h->bswr1 = mac68k_bswr1_gen;
266 1.1 shiba h->bswr2 = mac68k_bswr2_gen;
267 1.1 shiba h->bswr4 = mac68k_bswr4_gen;
268 1.1 shiba h->bswrs2 = mac68k_bswrs2_gen;
269 1.1 shiba h->bswrs4 = mac68k_bswrs4_gen;
270 1.1 shiba h->bssm1 = mac68k_bssm1_gen;
271 1.1 shiba h->bssm2 = mac68k_bssm2_gen;
272 1.1 shiba h->bssm4 = mac68k_bssm4_gen;
273 1.1 shiba h->bssr1 = mac68k_bssr1_gen;
274 1.1 shiba h->bssr2 = mac68k_bssr2_gen;
275 1.1 shiba h->bssr4 = mac68k_bssr4_gen;
276 1.1 shiba }
277