cuda.c revision 1.28 1 1.28 thorpej /* $NetBSD: cuda.c,v 1.28 2021/04/24 23:36:41 thorpej Exp $ */
2 1.1 macallan
3 1.1 macallan /*-
4 1.1 macallan * Copyright (c) 2006 Michael Lorenz
5 1.1 macallan * All rights reserved.
6 1.1 macallan *
7 1.1 macallan * Redistribution and use in source and binary forms, with or without
8 1.1 macallan * modification, are permitted provided that the following conditions
9 1.1 macallan * are met:
10 1.1 macallan * 1. Redistributions of source code must retain the above copyright
11 1.1 macallan * notice, this list of conditions and the following disclaimer.
12 1.1 macallan * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 macallan * notice, this list of conditions and the following disclaimer in the
14 1.1 macallan * documentation and/or other materials provided with the distribution.
15 1.1 macallan *
16 1.1 macallan * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.1 macallan * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 macallan * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 macallan * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.1 macallan * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 macallan * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 macallan * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 macallan * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 macallan * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 macallan * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 macallan * POSSIBILITY OF SUCH DAMAGE.
27 1.1 macallan */
28 1.1 macallan
29 1.1 macallan #include <sys/cdefs.h>
30 1.28 thorpej __KERNEL_RCSID(0, "$NetBSD: cuda.c,v 1.28 2021/04/24 23:36:41 thorpej Exp $");
31 1.1 macallan
32 1.1 macallan #include <sys/param.h>
33 1.1 macallan #include <sys/systm.h>
34 1.1 macallan #include <sys/kernel.h>
35 1.1 macallan #include <sys/device.h>
36 1.1 macallan #include <sys/proc.h>
37 1.8 macallan #include <sys/mutex.h>
38 1.1 macallan
39 1.17 dyoung #include <sys/bus.h>
40 1.1 macallan #include <machine/autoconf.h>
41 1.4 garbled #include <machine/pio.h>
42 1.1 macallan #include <dev/clock_subr.h>
43 1.1 macallan #include <dev/i2c/i2cvar.h>
44 1.1 macallan
45 1.1 macallan #include <macppc/dev/viareg.h>
46 1.1 macallan #include <macppc/dev/cudavar.h>
47 1.1 macallan
48 1.1 macallan #include <dev/ofw/openfirm.h>
49 1.1 macallan #include <dev/adb/adbvar.h>
50 1.1 macallan #include "opt_cuda.h"
51 1.1 macallan
52 1.1 macallan #ifdef CUDA_DEBUG
53 1.1 macallan #define DPRINTF printf
54 1.1 macallan #else
55 1.1 macallan #define DPRINTF while (0) printf
56 1.1 macallan #endif
57 1.1 macallan
58 1.1 macallan #define CUDA_NOTREADY 0x1 /* has not been initialized yet */
59 1.1 macallan #define CUDA_IDLE 0x2 /* the bus is currently idle */
60 1.1 macallan #define CUDA_OUT 0x3 /* sending out a command */
61 1.1 macallan #define CUDA_IN 0x4 /* receiving data */
62 1.1 macallan #define CUDA_POLLING 0x5 /* polling - II only */
63 1.1 macallan
64 1.8 macallan static void cuda_attach(device_t, device_t, void *);
65 1.8 macallan static int cuda_match(device_t, struct cfdata *, void *);
66 1.1 macallan static void cuda_autopoll(void *, int);
67 1.1 macallan
68 1.1 macallan static int cuda_intr(void *);
69 1.1 macallan
70 1.1 macallan typedef struct _cuda_handler {
71 1.1 macallan int (*handler)(void *, int, uint8_t *);
72 1.1 macallan void *cookie;
73 1.1 macallan } CudaHandler;
74 1.1 macallan
75 1.1 macallan struct cuda_softc {
76 1.8 macallan device_t sc_dev;
77 1.1 macallan void *sc_ih;
78 1.1 macallan CudaHandler sc_handlers[16];
79 1.1 macallan struct todr_chip_handle sc_todr;
80 1.1 macallan struct adb_bus_accessops sc_adbops;
81 1.1 macallan struct i2c_controller sc_i2c;
82 1.1 macallan bus_space_tag_t sc_memt;
83 1.1 macallan bus_space_handle_t sc_memh;
84 1.1 macallan int sc_node;
85 1.1 macallan int sc_state;
86 1.1 macallan int sc_waiting;
87 1.1 macallan int sc_polling;
88 1.1 macallan int sc_sent;
89 1.1 macallan int sc_out_length;
90 1.1 macallan int sc_received;
91 1.1 macallan int sc_iic_done;
92 1.1 macallan int sc_error;
93 1.1 macallan /* time */
94 1.1 macallan uint32_t sc_tod;
95 1.1 macallan uint32_t sc_autopoll;
96 1.1 macallan uint32_t sc_todev;
97 1.1 macallan /* ADB */
98 1.1 macallan void (*sc_adb_handler)(void *, int, uint8_t *);
99 1.1 macallan void *sc_adb_cookie;
100 1.1 macallan uint32_t sc_i2c_read_len;
101 1.1 macallan /* internal buffers */
102 1.1 macallan uint8_t sc_in[256];
103 1.1 macallan uint8_t sc_out[256];
104 1.1 macallan };
105 1.1 macallan
106 1.8 macallan CFATTACH_DECL_NEW(cuda, sizeof(struct cuda_softc),
107 1.1 macallan cuda_match, cuda_attach, NULL, NULL);
108 1.1 macallan
109 1.1 macallan static inline void cuda_write_reg(struct cuda_softc *, int, uint8_t);
110 1.1 macallan static inline uint8_t cuda_read_reg(struct cuda_softc *, int);
111 1.1 macallan static void cuda_idle(struct cuda_softc *);
112 1.1 macallan static void cuda_tip(struct cuda_softc *);
113 1.1 macallan static void cuda_clear_tip(struct cuda_softc *);
114 1.1 macallan static void cuda_in(struct cuda_softc *);
115 1.1 macallan static void cuda_out(struct cuda_softc *);
116 1.1 macallan static void cuda_toggle_ack(struct cuda_softc *);
117 1.1 macallan static void cuda_ack_off(struct cuda_softc *);
118 1.1 macallan static int cuda_intr_state(struct cuda_softc *);
119 1.1 macallan
120 1.1 macallan static void cuda_init(struct cuda_softc *);
121 1.1 macallan
122 1.1 macallan /*
123 1.1 macallan * send a message to Cuda.
124 1.1 macallan */
125 1.1 macallan /* cookie, flags, length, data */
126 1.1 macallan static int cuda_send(void *, int, int, uint8_t *);
127 1.1 macallan static void cuda_poll(void *);
128 1.1 macallan static void cuda_adb_poll(void *);
129 1.1 macallan static int cuda_set_handler(void *, int, int (*)(void *, int, uint8_t *), void *);
130 1.1 macallan
131 1.1 macallan static int cuda_error_handler(void *, int, uint8_t *);
132 1.1 macallan
133 1.1 macallan static int cuda_todr_handler(void *, int, uint8_t *);
134 1.15 tsutsui static int cuda_todr_set(todr_chip_handle_t, struct timeval *);
135 1.15 tsutsui static int cuda_todr_get(todr_chip_handle_t, struct timeval *);
136 1.1 macallan
137 1.1 macallan static int cuda_adb_handler(void *, int, uint8_t *);
138 1.8 macallan static void cuda_final(device_t);
139 1.1 macallan
140 1.1 macallan static struct cuda_attach_args *cuda0 = NULL;
141 1.1 macallan
142 1.1 macallan /* ADB bus attachment stuff */
143 1.1 macallan static int cuda_adb_send(void *, int, int, int, uint8_t *);
144 1.1 macallan static int cuda_adb_set_handler(void *, void (*)(void *, int, uint8_t *), void *);
145 1.1 macallan
146 1.1 macallan /* i2c stuff */
147 1.1 macallan static int cuda_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *, size_t,
148 1.1 macallan void *, size_t, int);
149 1.1 macallan
150 1.1 macallan static int
151 1.8 macallan cuda_match(device_t parent, struct cfdata *cf, void *aux)
152 1.1 macallan {
153 1.1 macallan struct confargs *ca = aux;
154 1.1 macallan
155 1.1 macallan if (ca->ca_nreg < 8)
156 1.1 macallan return 0;
157 1.1 macallan
158 1.1 macallan if (ca->ca_nintr < 4)
159 1.1 macallan return 0;
160 1.1 macallan
161 1.1 macallan if (strcmp(ca->ca_name, "via-cuda") == 0) {
162 1.1 macallan return 10; /* beat adb* at obio? */
163 1.1 macallan }
164 1.1 macallan
165 1.1 macallan return 0;
166 1.1 macallan }
167 1.1 macallan
168 1.1 macallan static void
169 1.16 matt cuda_attach(device_t parent, device_t self, void *aux)
170 1.1 macallan {
171 1.1 macallan struct confargs *ca = aux;
172 1.16 matt struct cuda_softc *sc = device_private(self);
173 1.1 macallan struct i2cbus_attach_args iba;
174 1.1 macallan static struct cuda_attach_args caa;
175 1.22 macallan prop_dictionary_t dict = device_properties(self);
176 1.22 macallan prop_dictionary_t dev;
177 1.22 macallan prop_array_t cfg;
178 1.1 macallan int irq = ca->ca_intr[0];
179 1.1 macallan int node, i, child;
180 1.1 macallan char name[32];
181 1.1 macallan
182 1.16 matt sc->sc_dev = self;
183 1.5 garbled node = of_getnode_byname(OF_parent(ca->ca_node), "extint-gpio1");
184 1.1 macallan if (node)
185 1.1 macallan OF_getprop(node, "interrupts", &irq, 4);
186 1.1 macallan
187 1.16 matt aprint_normal(" irq %d", irq);
188 1.1 macallan
189 1.1 macallan sc->sc_node = ca->ca_node;
190 1.1 macallan sc->sc_memt = ca->ca_tag;
191 1.1 macallan
192 1.1 macallan sc->sc_sent = 0;
193 1.1 macallan sc->sc_received = 0;
194 1.1 macallan sc->sc_waiting = 0;
195 1.1 macallan sc->sc_polling = 0;
196 1.1 macallan sc->sc_state = CUDA_NOTREADY;
197 1.1 macallan sc->sc_error = 0;
198 1.1 macallan sc->sc_i2c_read_len = 0;
199 1.1 macallan
200 1.1 macallan if (bus_space_map(sc->sc_memt, ca->ca_reg[0] + ca->ca_baseaddr,
201 1.1 macallan ca->ca_reg[1], 0, &sc->sc_memh) != 0) {
202 1.1 macallan
203 1.16 matt aprint_normal(": unable to map registers\n");
204 1.1 macallan return;
205 1.1 macallan }
206 1.27 rin sc->sc_ih = intr_establish_xname(irq, IST_EDGE, IPL_TTY, cuda_intr, sc,
207 1.27 rin device_xname(self));
208 1.1 macallan printf("\n");
209 1.1 macallan
210 1.1 macallan for (i = 0; i < 16; i++) {
211 1.1 macallan sc->sc_handlers[i].handler = NULL;
212 1.1 macallan sc->sc_handlers[i].cookie = NULL;
213 1.1 macallan }
214 1.1 macallan
215 1.1 macallan cuda_init(sc);
216 1.1 macallan
217 1.1 macallan /* now attach children */
218 1.16 matt config_interrupts(self, cuda_final);
219 1.1 macallan cuda_set_handler(sc, CUDA_ERROR, cuda_error_handler, sc);
220 1.1 macallan cuda_set_handler(sc, CUDA_PSEUDO, cuda_todr_handler, sc);
221 1.1 macallan
222 1.1 macallan child = OF_child(ca->ca_node);
223 1.1 macallan while (child != 0) {
224 1.1 macallan
225 1.1 macallan if (OF_getprop(child, "name", name, 32) == 0)
226 1.1 macallan continue;
227 1.1 macallan if (strncmp(name, "adb", 4) == 0) {
228 1.1 macallan
229 1.1 macallan cuda_set_handler(sc, CUDA_ADB, cuda_adb_handler, sc);
230 1.1 macallan sc->sc_adbops.cookie = sc;
231 1.1 macallan sc->sc_adbops.send = cuda_adb_send;
232 1.1 macallan sc->sc_adbops.poll = cuda_adb_poll;
233 1.1 macallan sc->sc_adbops.autopoll = cuda_autopoll;
234 1.1 macallan sc->sc_adbops.set_handler = cuda_adb_set_handler;
235 1.28 thorpej config_found(self, &sc->sc_adbops, nadb_print,
236 1.28 thorpej CFARG_IATTR, "adb_bus",
237 1.28 thorpej CFARG_EOL);
238 1.1 macallan } else if (strncmp(name, "rtc", 4) == 0) {
239 1.1 macallan
240 1.1 macallan sc->sc_todr.todr_gettime = cuda_todr_get;
241 1.1 macallan sc->sc_todr.todr_settime = cuda_todr_set;
242 1.1 macallan sc->sc_todr.cookie = sc;
243 1.1 macallan todr_attach(&sc->sc_todr);
244 1.1 macallan }
245 1.1 macallan child = OF_peer(child);
246 1.1 macallan }
247 1.1 macallan
248 1.1 macallan caa.cookie = sc;
249 1.1 macallan caa.set_handler = cuda_set_handler;
250 1.1 macallan caa.send = cuda_send;
251 1.1 macallan caa.poll = cuda_poll;
252 1.2 macallan #if notyet
253 1.28 thorpej config_found(self, &caa, cuda_print, CFARG_EOL);
254 1.2 macallan #endif
255 1.22 macallan cfg = prop_array_create();
256 1.22 macallan prop_dictionary_set(dict, "i2c-child-devices", cfg);
257 1.22 macallan prop_object_release(cfg);
258 1.22 macallan
259 1.22 macallan /* we don't have OF nodes for i2c devices so we have to make our own */
260 1.22 macallan
261 1.22 macallan node = OF_finddevice("/valkyrie");
262 1.22 macallan if (node != -1) {
263 1.22 macallan dev = prop_dictionary_create();
264 1.26 martin prop_dictionary_set_string(dev, "name", "videopll");
265 1.22 macallan prop_dictionary_set_uint32(dev, "addr", 0x50);
266 1.22 macallan prop_array_add(cfg, dev);
267 1.22 macallan prop_object_release(dev);
268 1.22 macallan }
269 1.22 macallan
270 1.22 macallan node = OF_finddevice("/perch");
271 1.22 macallan if (node != -1) {
272 1.22 macallan dev = prop_dictionary_create();
273 1.25 martin prop_dictionary_set_string(dev, "name", "sgsmix");
274 1.22 macallan prop_dictionary_set_uint32(dev, "addr", 0x8a);
275 1.22 macallan prop_array_add(cfg, dev);
276 1.22 macallan prop_object_release(dev);
277 1.22 macallan }
278 1.22 macallan
279 1.21 chs memset(&iba, 0, sizeof(iba));
280 1.1 macallan iba.iba_tag = &sc->sc_i2c;
281 1.24 thorpej iic_tag_init(&sc->sc_i2c);
282 1.1 macallan sc->sc_i2c.ic_cookie = sc;
283 1.1 macallan sc->sc_i2c.ic_exec = cuda_i2c_exec;
284 1.28 thorpej config_found(self, &iba, iicbus_print,
285 1.28 thorpej CFARG_IATTR, "i2cbus",
286 1.28 thorpej CFARG_EOL);
287 1.1 macallan
288 1.1 macallan if (cuda0 == NULL)
289 1.1 macallan cuda0 = &caa;
290 1.1 macallan }
291 1.1 macallan
292 1.1 macallan static void
293 1.1 macallan cuda_init(struct cuda_softc *sc)
294 1.1 macallan {
295 1.1 macallan uint8_t reg;
296 1.1 macallan
297 1.1 macallan reg = cuda_read_reg(sc, vDirB);
298 1.1 macallan reg |= 0x30; /* register B bits 4 and 5: outputs */
299 1.1 macallan cuda_write_reg(sc, vDirB, reg);
300 1.1 macallan
301 1.1 macallan reg = cuda_read_reg(sc, vDirB);
302 1.1 macallan reg &= 0xf7; /* register B bit 3: input */
303 1.1 macallan cuda_write_reg(sc, vDirB, reg);
304 1.1 macallan
305 1.1 macallan reg = cuda_read_reg(sc, vACR);
306 1.1 macallan reg &= ~vSR_OUT; /* make sure SR is set to IN */
307 1.1 macallan cuda_write_reg(sc, vACR, reg);
308 1.1 macallan
309 1.1 macallan cuda_write_reg(sc, vACR, (cuda_read_reg(sc, vACR) | 0x0c) & ~0x10);
310 1.1 macallan
311 1.1 macallan sc->sc_state = CUDA_IDLE; /* used by all types of hardware */
312 1.1 macallan
313 1.1 macallan cuda_write_reg(sc, vIER, 0x84); /* make sure VIA interrupts are on */
314 1.1 macallan cuda_idle(sc); /* set ADB bus state to idle */
315 1.1 macallan
316 1.1 macallan /* sort of a device reset */
317 1.19 mrg (void)cuda_read_reg(sc, vSR); /* clear interrupt */
318 1.1 macallan cuda_write_reg(sc, vIER, 0x04); /* no interrupts while clearing */
319 1.1 macallan cuda_idle(sc); /* reset state to idle */
320 1.1 macallan delay(150);
321 1.1 macallan cuda_tip(sc); /* signal start of frame */
322 1.1 macallan delay(150);
323 1.1 macallan cuda_toggle_ack(sc);
324 1.1 macallan delay(150);
325 1.1 macallan cuda_clear_tip(sc);
326 1.1 macallan delay(150);
327 1.1 macallan cuda_idle(sc); /* back to idle state */
328 1.19 mrg (void)cuda_read_reg(sc, vSR); /* clear interrupt */
329 1.1 macallan cuda_write_reg(sc, vIER, 0x84); /* ints ok now */
330 1.1 macallan }
331 1.1 macallan
332 1.1 macallan static void
333 1.8 macallan cuda_final(device_t dev)
334 1.1 macallan {
335 1.8 macallan struct cuda_softc *sc = device_private(dev);
336 1.1 macallan
337 1.1 macallan sc->sc_polling = 0;
338 1.1 macallan }
339 1.1 macallan
340 1.1 macallan static inline void
341 1.1 macallan cuda_write_reg(struct cuda_softc *sc, int offset, uint8_t value)
342 1.1 macallan {
343 1.1 macallan
344 1.1 macallan bus_space_write_1(sc->sc_memt, sc->sc_memh, offset, value);
345 1.1 macallan }
346 1.1 macallan
347 1.1 macallan static inline uint8_t
348 1.1 macallan cuda_read_reg(struct cuda_softc *sc, int offset)
349 1.1 macallan {
350 1.1 macallan
351 1.1 macallan return bus_space_read_1(sc->sc_memt, sc->sc_memh, offset);
352 1.1 macallan }
353 1.1 macallan
354 1.1 macallan static int
355 1.1 macallan cuda_set_handler(void *cookie, int type,
356 1.1 macallan int (*handler)(void *, int, uint8_t *), void *hcookie)
357 1.1 macallan {
358 1.1 macallan struct cuda_softc *sc = cookie;
359 1.1 macallan CudaHandler *me;
360 1.1 macallan
361 1.1 macallan if ((type >= 0) && (type < 16)) {
362 1.1 macallan me = &sc->sc_handlers[type];
363 1.1 macallan me->handler = handler;
364 1.1 macallan me->cookie = hcookie;
365 1.1 macallan return 0;
366 1.1 macallan }
367 1.1 macallan return -1;
368 1.1 macallan }
369 1.1 macallan
370 1.1 macallan static int
371 1.1 macallan cuda_send(void *cookie, int poll, int length, uint8_t *msg)
372 1.1 macallan {
373 1.1 macallan struct cuda_softc *sc = cookie;
374 1.1 macallan int s;
375 1.1 macallan
376 1.1 macallan DPRINTF("cuda_send %08x\n", (uint32_t)cookie);
377 1.1 macallan if (sc->sc_state == CUDA_NOTREADY)
378 1.1 macallan return -1;
379 1.1 macallan
380 1.1 macallan s = splhigh();
381 1.1 macallan
382 1.18 joerg if (sc->sc_state == CUDA_IDLE /*&&
383 1.18 joerg (cuda_read_reg(sc, vBufB) & vPB3) == vPB3*/) {
384 1.1 macallan /* fine */
385 1.1 macallan DPRINTF("chip is idle\n");
386 1.1 macallan } else {
387 1.1 macallan DPRINTF("cuda state is %d\n", sc->sc_state);
388 1.1 macallan if (sc->sc_waiting == 0) {
389 1.1 macallan sc->sc_waiting = 1;
390 1.1 macallan } else {
391 1.1 macallan splx(s);
392 1.1 macallan return -1;
393 1.1 macallan }
394 1.1 macallan }
395 1.1 macallan
396 1.1 macallan sc->sc_error = 0;
397 1.1 macallan memcpy(sc->sc_out, msg, length);
398 1.1 macallan sc->sc_out_length = length;
399 1.1 macallan sc->sc_sent = 0;
400 1.1 macallan
401 1.1 macallan if (sc->sc_waiting != 1) {
402 1.1 macallan
403 1.1 macallan delay(150);
404 1.1 macallan sc->sc_state = CUDA_OUT;
405 1.1 macallan cuda_out(sc);
406 1.1 macallan cuda_write_reg(sc, vSR, sc->sc_out[0]);
407 1.1 macallan cuda_ack_off(sc);
408 1.1 macallan cuda_tip(sc);
409 1.1 macallan }
410 1.1 macallan sc->sc_waiting = 1;
411 1.1 macallan
412 1.1 macallan if (sc->sc_polling || poll || cold) {
413 1.1 macallan cuda_poll(sc);
414 1.1 macallan }
415 1.1 macallan
416 1.1 macallan splx(s);
417 1.1 macallan
418 1.1 macallan return 0;
419 1.1 macallan }
420 1.1 macallan
421 1.1 macallan static void
422 1.1 macallan cuda_poll(void *cookie)
423 1.1 macallan {
424 1.1 macallan struct cuda_softc *sc = cookie;
425 1.2 macallan int s;
426 1.1 macallan
427 1.1 macallan DPRINTF("polling\n");
428 1.1 macallan while ((sc->sc_state != CUDA_IDLE) ||
429 1.1 macallan (cuda_intr_state(sc)) ||
430 1.1 macallan (sc->sc_waiting == 1)) {
431 1.1 macallan if ((cuda_read_reg(sc, vIFR) & vSR_INT) == vSR_INT) {
432 1.2 macallan s = splhigh();
433 1.1 macallan cuda_intr(sc);
434 1.2 macallan splx(s);
435 1.1 macallan }
436 1.1 macallan }
437 1.1 macallan }
438 1.1 macallan
439 1.1 macallan static void
440 1.1 macallan cuda_adb_poll(void *cookie)
441 1.1 macallan {
442 1.1 macallan struct cuda_softc *sc = cookie;
443 1.2 macallan int s;
444 1.1 macallan
445 1.2 macallan s = splhigh();
446 1.1 macallan cuda_intr(sc);
447 1.2 macallan splx(s);
448 1.1 macallan }
449 1.1 macallan
450 1.1 macallan static void
451 1.1 macallan cuda_idle(struct cuda_softc *sc)
452 1.1 macallan {
453 1.1 macallan uint8_t reg;
454 1.1 macallan
455 1.1 macallan reg = cuda_read_reg(sc, vBufB);
456 1.1 macallan reg |= (vPB4 | vPB5);
457 1.1 macallan cuda_write_reg(sc, vBufB, reg);
458 1.1 macallan }
459 1.1 macallan
460 1.1 macallan static void
461 1.1 macallan cuda_tip(struct cuda_softc *sc)
462 1.1 macallan {
463 1.1 macallan uint8_t reg;
464 1.1 macallan
465 1.1 macallan reg = cuda_read_reg(sc, vBufB);
466 1.1 macallan reg &= ~vPB5;
467 1.1 macallan cuda_write_reg(sc, vBufB, reg);
468 1.1 macallan }
469 1.1 macallan
470 1.1 macallan static void
471 1.1 macallan cuda_clear_tip(struct cuda_softc *sc)
472 1.1 macallan {
473 1.1 macallan uint8_t reg;
474 1.1 macallan
475 1.1 macallan reg = cuda_read_reg(sc, vBufB);
476 1.1 macallan reg |= vPB5;
477 1.1 macallan cuda_write_reg(sc, vBufB, reg);
478 1.1 macallan }
479 1.1 macallan
480 1.1 macallan static void
481 1.1 macallan cuda_in(struct cuda_softc *sc)
482 1.1 macallan {
483 1.1 macallan uint8_t reg;
484 1.1 macallan
485 1.1 macallan reg = cuda_read_reg(sc, vACR);
486 1.1 macallan reg &= ~vSR_OUT;
487 1.1 macallan cuda_write_reg(sc, vACR, reg);
488 1.1 macallan }
489 1.1 macallan
490 1.1 macallan static void
491 1.1 macallan cuda_out(struct cuda_softc *sc)
492 1.1 macallan {
493 1.1 macallan uint8_t reg;
494 1.1 macallan
495 1.1 macallan reg = cuda_read_reg(sc, vACR);
496 1.1 macallan reg |= vSR_OUT;
497 1.1 macallan cuda_write_reg(sc, vACR, reg);
498 1.1 macallan }
499 1.1 macallan
500 1.1 macallan static void
501 1.1 macallan cuda_toggle_ack(struct cuda_softc *sc)
502 1.1 macallan {
503 1.1 macallan uint8_t reg;
504 1.1 macallan
505 1.1 macallan reg = cuda_read_reg(sc, vBufB);
506 1.1 macallan reg ^= vPB4;
507 1.1 macallan cuda_write_reg(sc, vBufB, reg);
508 1.1 macallan }
509 1.1 macallan
510 1.1 macallan static void
511 1.1 macallan cuda_ack_off(struct cuda_softc *sc)
512 1.1 macallan {
513 1.1 macallan uint8_t reg;
514 1.1 macallan
515 1.1 macallan reg = cuda_read_reg(sc, vBufB);
516 1.1 macallan reg |= vPB4;
517 1.1 macallan cuda_write_reg(sc, vBufB, reg);
518 1.1 macallan }
519 1.1 macallan
520 1.1 macallan static int
521 1.1 macallan cuda_intr_state(struct cuda_softc *sc)
522 1.1 macallan {
523 1.1 macallan return ((cuda_read_reg(sc, vBufB) & vPB3) == 0);
524 1.1 macallan }
525 1.1 macallan
526 1.1 macallan static int
527 1.1 macallan cuda_intr(void *arg)
528 1.1 macallan {
529 1.1 macallan struct cuda_softc *sc = arg;
530 1.19 mrg int ending, type;
531 1.1 macallan uint8_t reg;
532 1.1 macallan
533 1.1 macallan reg = cuda_read_reg(sc, vIFR); /* Read the interrupts */
534 1.2 macallan DPRINTF("[");
535 1.1 macallan if ((reg & 0x80) == 0) {
536 1.2 macallan DPRINTF("irq %02x]", reg);
537 1.1 macallan return 0; /* No interrupts to process */
538 1.1 macallan }
539 1.1 macallan DPRINTF(":");
540 1.1 macallan
541 1.2 macallan cuda_write_reg(sc, vIFR, 0x7f); /* Clear 'em */
542 1.1 macallan
543 1.1 macallan switch_start:
544 1.1 macallan switch (sc->sc_state) {
545 1.1 macallan case CUDA_IDLE:
546 1.1 macallan /*
547 1.1 macallan * This is an unexpected packet, so grab the first (dummy)
548 1.1 macallan * byte, set up the proper vars, and tell the chip we are
549 1.1 macallan * starting to receive the packet by setting the TIP bit.
550 1.1 macallan */
551 1.1 macallan sc->sc_in[1] = cuda_read_reg(sc, vSR);
552 1.1 macallan DPRINTF("start: %02x", sc->sc_in[1]);
553 1.1 macallan if (cuda_intr_state(sc) == 0) {
554 1.1 macallan /* must have been a fake start */
555 1.1 macallan DPRINTF(" ... fake start\n");
556 1.1 macallan if (sc->sc_waiting) {
557 1.1 macallan /* start over */
558 1.1 macallan delay(150);
559 1.1 macallan sc->sc_state = CUDA_OUT;
560 1.1 macallan sc->sc_sent = 0;
561 1.1 macallan cuda_out(sc);
562 1.1 macallan cuda_write_reg(sc, vSR, sc->sc_out[1]);
563 1.1 macallan cuda_ack_off(sc);
564 1.1 macallan cuda_tip(sc);
565 1.1 macallan }
566 1.1 macallan break;
567 1.1 macallan }
568 1.1 macallan
569 1.1 macallan cuda_in(sc);
570 1.1 macallan cuda_tip(sc);
571 1.1 macallan
572 1.1 macallan sc->sc_received = 1;
573 1.1 macallan sc->sc_state = CUDA_IN;
574 1.1 macallan DPRINTF(" CUDA_IN");
575 1.1 macallan break;
576 1.1 macallan
577 1.1 macallan case CUDA_IN:
578 1.1 macallan sc->sc_in[sc->sc_received] = cuda_read_reg(sc, vSR);
579 1.1 macallan DPRINTF(" %02x", sc->sc_in[sc->sc_received]);
580 1.1 macallan ending = 0;
581 1.1 macallan if (sc->sc_received > 255) {
582 1.1 macallan /* bitch only once */
583 1.1 macallan if (sc->sc_received == 256) {
584 1.20 macallan aprint_error_dev(sc->sc_dev,
585 1.20 macallan "input overflow\n");
586 1.1 macallan ending = 1;
587 1.1 macallan }
588 1.1 macallan } else
589 1.1 macallan sc->sc_received++;
590 1.1 macallan if (sc->sc_received > 3) {
591 1.1 macallan if ((sc->sc_in[3] == CMD_IIC) &&
592 1.1 macallan (sc->sc_received > (sc->sc_i2c_read_len + 4))) {
593 1.1 macallan ending = 1;
594 1.1 macallan }
595 1.1 macallan }
596 1.1 macallan
597 1.1 macallan /* intr off means this is the last byte (end of frame) */
598 1.1 macallan if (cuda_intr_state(sc) == 0) {
599 1.1 macallan ending = 1;
600 1.1 macallan DPRINTF(".\n");
601 1.1 macallan } else {
602 1.1 macallan cuda_toggle_ack(sc);
603 1.1 macallan }
604 1.1 macallan
605 1.1 macallan if (ending == 1) { /* end of message? */
606 1.1 macallan
607 1.1 macallan sc->sc_in[0] = sc->sc_received - 1;
608 1.1 macallan
609 1.1 macallan /* reset vars and signal the end of this frame */
610 1.1 macallan cuda_idle(sc);
611 1.1 macallan
612 1.1 macallan /* check if we have a handler for this message */
613 1.1 macallan type = sc->sc_in[1];
614 1.1 macallan if ((type >= 0) && (type < 16)) {
615 1.1 macallan CudaHandler *me = &sc->sc_handlers[type];
616 1.1 macallan
617 1.1 macallan if (me->handler != NULL) {
618 1.1 macallan me->handler(me->cookie,
619 1.1 macallan sc->sc_received - 1, &sc->sc_in[1]);
620 1.1 macallan } else {
621 1.20 macallan aprint_error_dev(sc->sc_dev,
622 1.20 macallan "no handler for type %02x\n", type);
623 1.1 macallan panic("barf");
624 1.1 macallan }
625 1.1 macallan }
626 1.1 macallan
627 1.2 macallan DPRINTF("CUDA_IDLE");
628 1.2 macallan sc->sc_state = CUDA_IDLE;
629 1.2 macallan
630 1.1 macallan sc->sc_received = 0;
631 1.1 macallan
632 1.1 macallan /*
633 1.1 macallan * If there is something waiting to be sent out,
634 1.2 macallan * set everything up and send the first byte.
635 1.1 macallan */
636 1.1 macallan if (sc->sc_waiting == 1) {
637 1.1 macallan
638 1.1 macallan DPRINTF("pending write\n");
639 1.1 macallan delay(1500); /* required */
640 1.1 macallan sc->sc_sent = 0;
641 1.1 macallan sc->sc_state = CUDA_OUT;
642 1.1 macallan
643 1.1 macallan /*
644 1.1 macallan * If the interrupt is on, we were too slow
645 1.1 macallan * and the chip has already started to send
646 1.1 macallan * something to us, so back out of the write
647 1.1 macallan * and start a read cycle.
648 1.1 macallan */
649 1.1 macallan if (cuda_intr_state(sc)) {
650 1.1 macallan cuda_in(sc);
651 1.1 macallan cuda_idle(sc);
652 1.1 macallan sc->sc_sent = 0;
653 1.1 macallan sc->sc_state = CUDA_IDLE;
654 1.1 macallan sc->sc_received = 0;
655 1.1 macallan delay(150);
656 1.1 macallan DPRINTF("too slow - incoming message\n");
657 1.1 macallan goto switch_start;
658 1.1 macallan }
659 1.1 macallan /*
660 1.1 macallan * If we got here, it's ok to start sending
661 1.1 macallan * so load the first byte and tell the chip
662 1.1 macallan * we want to send.
663 1.1 macallan */
664 1.2 macallan DPRINTF("sending ");
665 1.2 macallan
666 1.1 macallan cuda_out(sc);
667 1.1 macallan cuda_write_reg(sc, vSR,
668 1.1 macallan sc->sc_out[sc->sc_sent]);
669 1.2 macallan cuda_ack_off(sc);
670 1.2 macallan cuda_tip(sc);
671 1.1 macallan }
672 1.1 macallan }
673 1.1 macallan break;
674 1.1 macallan
675 1.1 macallan case CUDA_OUT:
676 1.19 mrg (void)cuda_read_reg(sc, vSR); /* reset SR-intr in IFR */
677 1.1 macallan
678 1.1 macallan sc->sc_sent++;
679 1.1 macallan if (cuda_intr_state(sc)) { /* ADB intr low during write */
680 1.1 macallan
681 1.1 macallan DPRINTF("incoming msg during send\n");
682 1.1 macallan cuda_in(sc); /* make sure SR is set to IN */
683 1.1 macallan cuda_idle(sc);
684 1.1 macallan sc->sc_sent = 0; /* must start all over */
685 1.1 macallan sc->sc_state = CUDA_IDLE; /* new state */
686 1.1 macallan sc->sc_received = 0;
687 1.1 macallan sc->sc_waiting = 1; /* must retry when done with
688 1.1 macallan * read */
689 1.1 macallan delay(150);
690 1.1 macallan goto switch_start; /* process next state right
691 1.1 macallan * now */
692 1.1 macallan break;
693 1.1 macallan }
694 1.1 macallan if (sc->sc_out_length == sc->sc_sent) { /* check for done */
695 1.1 macallan
696 1.1 macallan sc->sc_waiting = 0; /* done writing */
697 1.1 macallan sc->sc_state = CUDA_IDLE; /* signal bus is idle */
698 1.1 macallan cuda_in(sc);
699 1.1 macallan cuda_idle(sc);
700 1.1 macallan DPRINTF("done sending\n");
701 1.1 macallan } else {
702 1.1 macallan /* send next byte */
703 1.1 macallan cuda_write_reg(sc, vSR, sc->sc_out[sc->sc_sent]);
704 1.20 macallan DPRINTF("%02x", sc->sc_out[sc->sc_sent]);
705 1.1 macallan cuda_toggle_ack(sc); /* signal byte ready to
706 1.1 macallan * shift */
707 1.1 macallan }
708 1.1 macallan break;
709 1.1 macallan
710 1.1 macallan case CUDA_NOTREADY:
711 1.1 macallan DPRINTF("adb: not yet initialized\n");
712 1.1 macallan break;
713 1.1 macallan
714 1.1 macallan default:
715 1.1 macallan DPRINTF("intr: unknown ADB state\n");
716 1.1 macallan break;
717 1.1 macallan }
718 1.1 macallan
719 1.2 macallan DPRINTF("]");
720 1.1 macallan return 1;
721 1.1 macallan }
722 1.1 macallan
723 1.1 macallan static int
724 1.1 macallan cuda_error_handler(void *cookie, int len, uint8_t *data)
725 1.1 macallan {
726 1.1 macallan struct cuda_softc *sc = cookie;
727 1.1 macallan
728 1.1 macallan /*
729 1.1 macallan * something went wrong
730 1.1 macallan * byte 3 seems to be the failed command
731 1.1 macallan */
732 1.1 macallan sc->sc_error = 1;
733 1.1 macallan wakeup(&sc->sc_todev);
734 1.1 macallan return 0;
735 1.1 macallan }
736 1.1 macallan
737 1.1 macallan
738 1.1 macallan /* real time clock */
739 1.1 macallan
740 1.1 macallan static int
741 1.1 macallan cuda_todr_handler(void *cookie, int len, uint8_t *data)
742 1.1 macallan {
743 1.1 macallan struct cuda_softc *sc = cookie;
744 1.1 macallan
745 1.1 macallan #ifdef CUDA_DEBUG
746 1.1 macallan int i;
747 1.1 macallan printf("msg: %02x", data[0]);
748 1.1 macallan for (i = 1; i < len; i++) {
749 1.1 macallan printf(" %02x", data[i]);
750 1.1 macallan }
751 1.1 macallan printf("\n");
752 1.1 macallan #endif
753 1.1 macallan
754 1.1 macallan switch(data[2]) {
755 1.1 macallan case CMD_READ_RTC:
756 1.1 macallan memcpy(&sc->sc_tod, &data[3], 4);
757 1.1 macallan break;
758 1.1 macallan case CMD_WRITE_RTC:
759 1.1 macallan sc->sc_tod = 0xffffffff;
760 1.1 macallan break;
761 1.1 macallan case CMD_AUTOPOLL:
762 1.1 macallan sc->sc_autopoll = 1;
763 1.1 macallan break;
764 1.1 macallan case CMD_IIC:
765 1.1 macallan sc->sc_iic_done = len;
766 1.1 macallan break;
767 1.1 macallan }
768 1.1 macallan wakeup(&sc->sc_todev);
769 1.1 macallan return 0;
770 1.1 macallan }
771 1.1 macallan
772 1.1 macallan #define DIFF19041970 2082844800
773 1.1 macallan
774 1.1 macallan static int
775 1.15 tsutsui cuda_todr_get(todr_chip_handle_t tch, struct timeval *tvp)
776 1.1 macallan {
777 1.1 macallan struct cuda_softc *sc = tch->cookie;
778 1.1 macallan int cnt = 0;
779 1.1 macallan uint8_t cmd[] = { CUDA_PSEUDO, CMD_READ_RTC};
780 1.1 macallan
781 1.1 macallan sc->sc_tod = 0;
782 1.20 macallan while (sc->sc_tod == 0) {
783 1.20 macallan cuda_send(sc, 0, 2, cmd);
784 1.1 macallan
785 1.20 macallan while ((sc->sc_tod == 0) && (cnt < 10)) {
786 1.20 macallan tsleep(&sc->sc_todev, 0, "todr", 10);
787 1.20 macallan cnt++;
788 1.20 macallan }
789 1.20 macallan
790 1.20 macallan if (sc->sc_tod == 0) {
791 1.20 macallan aprint_error_dev(sc->sc_dev,
792 1.20 macallan "unable to read a sane RTC value\n");
793 1.20 macallan return EIO;
794 1.20 macallan }
795 1.20 macallan if ((sc->sc_tod > 0xf0000000UL) ||
796 1.20 macallan (sc->sc_tod < DIFF19041970)) {
797 1.20 macallan /* huh? try again */
798 1.20 macallan sc->sc_tod = 0;
799 1.20 macallan aprint_verbose_dev(sc->sc_dev,
800 1.20 macallan "got garbage reading RTC, trying again\n");
801 1.20 macallan }
802 1.1 macallan }
803 1.1 macallan
804 1.1 macallan tvp->tv_sec = sc->sc_tod - DIFF19041970;
805 1.12 macallan DPRINTF("tod: %" PRIo64 "\n", tvp->tv_sec);
806 1.1 macallan tvp->tv_usec = 0;
807 1.1 macallan return 0;
808 1.1 macallan }
809 1.1 macallan
810 1.1 macallan static int
811 1.15 tsutsui cuda_todr_set(todr_chip_handle_t tch, struct timeval *tvp)
812 1.1 macallan {
813 1.1 macallan struct cuda_softc *sc = tch->cookie;
814 1.1 macallan uint32_t sec;
815 1.1 macallan uint8_t cmd[] = {CUDA_PSEUDO, CMD_WRITE_RTC, 0, 0, 0, 0};
816 1.1 macallan
817 1.1 macallan sec = tvp->tv_sec + DIFF19041970;
818 1.1 macallan memcpy(&cmd[2], &sec, 4);
819 1.1 macallan sc->sc_tod = 0;
820 1.1 macallan if (cuda_send(sc, 0, 6, cmd) == 0) {
821 1.1 macallan while (sc->sc_tod == 0) {
822 1.1 macallan tsleep(&sc->sc_todev, 0, "todr", 10);
823 1.1 macallan }
824 1.1 macallan return 0;
825 1.1 macallan }
826 1.20 macallan aprint_error_dev(sc->sc_dev, "%s failed\n", __func__);
827 1.1 macallan return -1;
828 1.1 macallan
829 1.1 macallan }
830 1.1 macallan
831 1.1 macallan /* poweroff and reboot */
832 1.1 macallan
833 1.1 macallan void
834 1.14 cegger cuda_poweroff(void)
835 1.1 macallan {
836 1.1 macallan struct cuda_softc *sc;
837 1.1 macallan uint8_t cmd[] = {CUDA_PSEUDO, CMD_POWEROFF};
838 1.1 macallan
839 1.1 macallan if (cuda0 == NULL)
840 1.1 macallan return;
841 1.1 macallan sc = cuda0->cookie;
842 1.1 macallan sc->sc_polling = 1;
843 1.1 macallan cuda0->poll(sc);
844 1.1 macallan if (cuda0->send(sc, 1, 2, cmd) == 0)
845 1.1 macallan while (1);
846 1.1 macallan }
847 1.1 macallan
848 1.1 macallan void
849 1.14 cegger cuda_restart(void)
850 1.1 macallan {
851 1.1 macallan struct cuda_softc *sc;
852 1.1 macallan uint8_t cmd[] = {CUDA_PSEUDO, CMD_RESET};
853 1.1 macallan
854 1.1 macallan if (cuda0 == NULL)
855 1.1 macallan return;
856 1.1 macallan sc = cuda0->cookie;
857 1.1 macallan sc->sc_polling = 1;
858 1.1 macallan cuda0->poll(sc);
859 1.1 macallan if (cuda0->send(sc, 1, 2, cmd) == 0)
860 1.1 macallan while (1);
861 1.1 macallan }
862 1.1 macallan
863 1.1 macallan /* ADB message handling */
864 1.1 macallan
865 1.1 macallan static void
866 1.1 macallan cuda_autopoll(void *cookie, int flag)
867 1.1 macallan {
868 1.1 macallan struct cuda_softc *sc = cookie;
869 1.1 macallan uint8_t cmd[] = {CUDA_PSEUDO, CMD_AUTOPOLL, (flag != 0)};
870 1.1 macallan
871 1.1 macallan if (cmd[2] == sc->sc_autopoll)
872 1.1 macallan return;
873 1.1 macallan
874 1.1 macallan sc->sc_autopoll = -1;
875 1.1 macallan cuda_send(sc, 0, 3, cmd);
876 1.1 macallan while(sc->sc_autopoll == -1) {
877 1.1 macallan if (sc->sc_polling || cold) {
878 1.1 macallan cuda_poll(sc);
879 1.1 macallan } else
880 1.1 macallan tsleep(&sc->sc_todev, 0, "autopoll", 100);
881 1.1 macallan }
882 1.1 macallan }
883 1.1 macallan
884 1.1 macallan static int
885 1.1 macallan cuda_adb_handler(void *cookie, int len, uint8_t *data)
886 1.1 macallan {
887 1.1 macallan struct cuda_softc *sc = cookie;
888 1.1 macallan
889 1.1 macallan if (sc->sc_adb_handler != NULL) {
890 1.1 macallan sc->sc_adb_handler(sc->sc_adb_cookie, len - 1,
891 1.1 macallan &data[1]);
892 1.1 macallan return 0;
893 1.1 macallan }
894 1.1 macallan return -1;
895 1.1 macallan }
896 1.1 macallan
897 1.1 macallan static int
898 1.1 macallan cuda_adb_send(void *cookie, int poll, int command, int len, uint8_t *data)
899 1.1 macallan {
900 1.1 macallan struct cuda_softc *sc = cookie;
901 1.1 macallan int i, s = 0;
902 1.1 macallan uint8_t packet[16];
903 1.1 macallan
904 1.1 macallan /* construct an ADB command packet and send it */
905 1.1 macallan packet[0] = CUDA_ADB;
906 1.1 macallan packet[1] = command;
907 1.1 macallan for (i = 0; i < len; i++)
908 1.1 macallan packet[i + 2] = data[i];
909 1.1 macallan if (poll || cold) {
910 1.1 macallan s = splhigh();
911 1.1 macallan cuda_poll(sc);
912 1.1 macallan }
913 1.1 macallan cuda_send(sc, poll, len + 2, packet);
914 1.1 macallan if (poll || cold) {
915 1.1 macallan cuda_poll(sc);
916 1.1 macallan splx(s);
917 1.1 macallan }
918 1.1 macallan return 0;
919 1.1 macallan }
920 1.1 macallan
921 1.1 macallan static int
922 1.1 macallan cuda_adb_set_handler(void *cookie, void (*handler)(void *, int, uint8_t *),
923 1.1 macallan void *hcookie)
924 1.1 macallan {
925 1.1 macallan struct cuda_softc *sc = cookie;
926 1.1 macallan
927 1.1 macallan /* register a callback for incoming ADB messages */
928 1.1 macallan sc->sc_adb_handler = handler;
929 1.1 macallan sc->sc_adb_cookie = hcookie;
930 1.1 macallan return 0;
931 1.1 macallan }
932 1.1 macallan
933 1.1 macallan /* i2c message handling */
934 1.1 macallan
935 1.1 macallan static int
936 1.1 macallan cuda_i2c_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, const void *_send,
937 1.1 macallan size_t send_len, void *_recv, size_t recv_len, int flags)
938 1.1 macallan {
939 1.1 macallan struct cuda_softc *sc = cookie;
940 1.1 macallan const uint8_t *send = _send;
941 1.1 macallan uint8_t *recv = _recv;
942 1.1 macallan uint8_t command[16] = {CUDA_PSEUDO, CMD_IIC};
943 1.1 macallan
944 1.1 macallan DPRINTF("cuda_i2c_exec(%02x)\n", addr);
945 1.1 macallan command[2] = addr;
946 1.1 macallan
947 1.13 pgoyette /* Copy command and output data bytes, if any, to buffer */
948 1.13 pgoyette if (send_len > 0)
949 1.23 riastrad memcpy(&command[3], send, uimin((int)send_len, 12));
950 1.13 pgoyette else if (I2C_OP_READ_P(op) && (recv_len == 0)) {
951 1.13 pgoyette /*
952 1.13 pgoyette * If no data bytes in either direction, it's a "quick"
953 1.13 pgoyette * i2c operation. We don't know how to do a quick_read
954 1.13 pgoyette * since that requires us to set the low bit of the
955 1.13 pgoyette * address byte after it has been left-shifted.
956 1.13 pgoyette */
957 1.13 pgoyette sc->sc_error = 0;
958 1.13 pgoyette return -1;
959 1.13 pgoyette }
960 1.1 macallan
961 1.1 macallan sc->sc_iic_done = 0;
962 1.1 macallan cuda_send(sc, sc->sc_polling, send_len + 3, command);
963 1.1 macallan
964 1.1 macallan while ((sc->sc_iic_done == 0) && (sc->sc_error == 0)) {
965 1.1 macallan if (sc->sc_polling || cold) {
966 1.1 macallan cuda_poll(sc);
967 1.1 macallan } else
968 1.1 macallan tsleep(&sc->sc_todev, 0, "i2c", 1000);
969 1.1 macallan }
970 1.1 macallan
971 1.1 macallan if (sc->sc_error) {
972 1.1 macallan sc->sc_error = 0;
973 1.20 macallan aprint_error_dev(sc->sc_dev, "error doing I2C\n");
974 1.1 macallan return -1;
975 1.1 macallan }
976 1.1 macallan
977 1.1 macallan /* see if we're supposed to do a read */
978 1.1 macallan if (recv_len > 0) {
979 1.1 macallan sc->sc_iic_done = 0;
980 1.1 macallan command[2] |= 1;
981 1.1 macallan command[3] = 0;
982 1.1 macallan
983 1.1 macallan /*
984 1.1 macallan * XXX we need to do something to limit the size of the answer
985 1.1 macallan * - apparently the chip keeps sending until we tell it to stop
986 1.1 macallan */
987 1.1 macallan sc->sc_i2c_read_len = recv_len;
988 1.1 macallan DPRINTF("rcv_len: %d\n", recv_len);
989 1.1 macallan cuda_send(sc, sc->sc_polling, 3, command);
990 1.1 macallan while ((sc->sc_iic_done == 0) && (sc->sc_error == 0)) {
991 1.1 macallan if (sc->sc_polling || cold) {
992 1.1 macallan cuda_poll(sc);
993 1.1 macallan } else
994 1.1 macallan tsleep(&sc->sc_todev, 0, "i2c", 1000);
995 1.1 macallan }
996 1.1 macallan
997 1.1 macallan if (sc->sc_error) {
998 1.20 macallan aprint_error_dev(sc->sc_dev,
999 1.20 macallan "error trying to read from I2C\n");
1000 1.1 macallan sc->sc_error = 0;
1001 1.1 macallan return -1;
1002 1.1 macallan }
1003 1.1 macallan }
1004 1.1 macallan
1005 1.1 macallan DPRINTF("received: %d\n", sc->sc_iic_done);
1006 1.1 macallan if ((sc->sc_iic_done > 3) && (recv_len > 0)) {
1007 1.1 macallan int rlen;
1008 1.1 macallan
1009 1.1 macallan /* we got an answer */
1010 1.23 riastrad rlen = uimin(sc->sc_iic_done - 3, recv_len);
1011 1.1 macallan memcpy(recv, &sc->sc_in[4], rlen);
1012 1.1 macallan #ifdef CUDA_DEBUG
1013 1.1 macallan {
1014 1.1 macallan int i;
1015 1.1 macallan printf("ret:");
1016 1.1 macallan for (i = 0; i < rlen; i++)
1017 1.1 macallan printf(" %02x", recv[i]);
1018 1.1 macallan printf("\n");
1019 1.1 macallan }
1020 1.1 macallan #endif
1021 1.1 macallan return rlen;
1022 1.1 macallan }
1023 1.1 macallan return 0;
1024 1.1 macallan }
1025