esp.c revision 1.31 1 1.31 matt /* $NetBSD: esp.c,v 1.31 2011/06/30 00:52:57 matt Exp $ */
2 1.1 tsubai
3 1.1 tsubai /*-
4 1.5 mycroft * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 tsubai * All rights reserved.
6 1.1 tsubai *
7 1.1 tsubai * This code is derived from software contributed to The NetBSD Foundation
8 1.6 mycroft * by Charles M. Hannum and by Jason R. Thorpe of the Numerical Aerospace
9 1.6 mycroft * Simulation Facility, NASA Ames Research Center.
10 1.1 tsubai *
11 1.1 tsubai * Redistribution and use in source and binary forms, with or without
12 1.1 tsubai * modification, are permitted provided that the following conditions
13 1.1 tsubai * are met:
14 1.1 tsubai * 1. Redistributions of source code must retain the above copyright
15 1.1 tsubai * notice, this list of conditions and the following disclaimer.
16 1.1 tsubai * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 tsubai * notice, this list of conditions and the following disclaimer in the
18 1.1 tsubai * documentation and/or other materials provided with the distribution.
19 1.1 tsubai *
20 1.1 tsubai * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 tsubai * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 tsubai * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 tsubai * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 tsubai * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 tsubai * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 tsubai * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 tsubai * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 tsubai * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 tsubai * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 tsubai * POSSIBILITY OF SUCH DAMAGE.
31 1.1 tsubai */
32 1.1 tsubai
33 1.1 tsubai /*
34 1.1 tsubai * Copyright (c) 1994 Peter Galbavy
35 1.1 tsubai * All rights reserved.
36 1.1 tsubai *
37 1.1 tsubai * Redistribution and use in source and binary forms, with or without
38 1.1 tsubai * modification, are permitted provided that the following conditions
39 1.1 tsubai * are met:
40 1.1 tsubai * 1. Redistributions of source code must retain the above copyright
41 1.1 tsubai * notice, this list of conditions and the following disclaimer.
42 1.1 tsubai * 2. Redistributions in binary form must reproduce the above copyright
43 1.1 tsubai * notice, this list of conditions and the following disclaimer in the
44 1.1 tsubai * documentation and/or other materials provided with the distribution.
45 1.1 tsubai * 3. All advertising materials mentioning features or use of this software
46 1.1 tsubai * must display the following acknowledgement:
47 1.1 tsubai * This product includes software developed by Peter Galbavy
48 1.1 tsubai * 4. The name of the author may not be used to endorse or promote products
49 1.1 tsubai * derived from this software without specific prior written permission.
50 1.1 tsubai *
51 1.1 tsubai * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
52 1.1 tsubai * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
53 1.1 tsubai * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
54 1.1 tsubai * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
55 1.1 tsubai * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
56 1.1 tsubai * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
57 1.1 tsubai * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
58 1.1 tsubai * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
59 1.1 tsubai * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
60 1.1 tsubai * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
61 1.1 tsubai * POSSIBILITY OF SUCH DAMAGE.
62 1.1 tsubai */
63 1.1 tsubai
64 1.1 tsubai /*
65 1.1 tsubai * Based on aic6360 by Jarle Greipsland
66 1.1 tsubai *
67 1.1 tsubai * Acknowledgements: Many of the algorithms used in this driver are
68 1.1 tsubai * inspired by the work of Julian Elischer (julian (at) tfs.com) and
69 1.1 tsubai * Charles Hannum (mycroft (at) duality.gnu.ai.mit.edu). Thanks a million!
70 1.1 tsubai */
71 1.18 lukem
72 1.18 lukem #include <sys/cdefs.h>
73 1.31 matt __KERNEL_RCSID(0, "$NetBSD: esp.c,v 1.31 2011/06/30 00:52:57 matt Exp $");
74 1.1 tsubai
75 1.1 tsubai #include <sys/types.h>
76 1.1 tsubai #include <sys/param.h>
77 1.1 tsubai #include <sys/systm.h>
78 1.1 tsubai #include <sys/kernel.h>
79 1.1 tsubai #include <sys/errno.h>
80 1.1 tsubai #include <sys/ioctl.h>
81 1.1 tsubai #include <sys/device.h>
82 1.1 tsubai #include <sys/buf.h>
83 1.1 tsubai #include <sys/proc.h>
84 1.1 tsubai #include <sys/queue.h>
85 1.1 tsubai #include <sys/malloc.h>
86 1.1 tsubai
87 1.1 tsubai #include <dev/scsipi/scsi_all.h>
88 1.1 tsubai #include <dev/scsipi/scsipi_all.h>
89 1.1 tsubai #include <dev/scsipi/scsiconf.h>
90 1.1 tsubai #include <dev/scsipi/scsi_message.h>
91 1.1 tsubai
92 1.1 tsubai #include <dev/ofw/openfirm.h>
93 1.1 tsubai
94 1.1 tsubai #include <machine/cpu.h>
95 1.1 tsubai #include <machine/autoconf.h>
96 1.1 tsubai #include <machine/pio.h>
97 1.1 tsubai
98 1.1 tsubai #include <dev/ic/ncr53c9xreg.h>
99 1.1 tsubai #include <dev/ic/ncr53c9xvar.h>
100 1.1 tsubai
101 1.1 tsubai #include <macppc/dev/dbdma.h>
102 1.1 tsubai #include <macppc/dev/espvar.h>
103 1.1 tsubai
104 1.24 tsutsui int espmatch(device_t, cfdata_t, void *);
105 1.24 tsutsui void espattach(device_t, device_t, void *);
106 1.1 tsubai
107 1.1 tsubai /* Linkup to the rest of the kernel */
108 1.24 tsutsui CFATTACH_DECL_NEW(esp, sizeof(struct esp_softc),
109 1.15 thorpej espmatch, espattach, NULL, NULL);
110 1.1 tsubai
111 1.1 tsubai /*
112 1.1 tsubai * Functions and the switch for the MI code.
113 1.1 tsubai */
114 1.28 tsutsui static uint8_t esp_read_reg(struct ncr53c9x_softc *, int);
115 1.28 tsutsui static void esp_write_reg(struct ncr53c9x_softc *, int, uint8_t);
116 1.28 tsutsui static int esp_dma_isintr(struct ncr53c9x_softc *);
117 1.28 tsutsui static void esp_dma_reset(struct ncr53c9x_softc *);
118 1.28 tsutsui static int esp_dma_intr(struct ncr53c9x_softc *);
119 1.28 tsutsui static int esp_dma_setup(struct ncr53c9x_softc *, uint8_t **,
120 1.28 tsutsui size_t *, int, size_t *);
121 1.28 tsutsui static void esp_dma_go(struct ncr53c9x_softc *);
122 1.28 tsutsui static void esp_dma_stop(struct ncr53c9x_softc *);
123 1.28 tsutsui static int esp_dma_isactive(struct ncr53c9x_softc *);
124 1.1 tsubai
125 1.28 tsutsui static struct ncr53c9x_glue esp_glue = {
126 1.1 tsubai esp_read_reg,
127 1.1 tsubai esp_write_reg,
128 1.1 tsubai esp_dma_isintr,
129 1.1 tsubai esp_dma_reset,
130 1.1 tsubai esp_dma_intr,
131 1.1 tsubai esp_dma_setup,
132 1.1 tsubai esp_dma_go,
133 1.1 tsubai esp_dma_stop,
134 1.1 tsubai esp_dma_isactive,
135 1.1 tsubai NULL, /* gl_clear_latched_intr */
136 1.1 tsubai };
137 1.1 tsubai
138 1.24 tsutsui static int espdmaintr(struct esp_softc *);
139 1.27 tsutsui static bool esp_shutdown(device_t, int);
140 1.1 tsubai
141 1.1 tsubai int
142 1.24 tsutsui espmatch(device_t parent, cfdata_t cf, void *aux)
143 1.1 tsubai {
144 1.1 tsubai struct confargs *ca = aux;
145 1.1 tsubai
146 1.1 tsubai if (strcmp(ca->ca_name, "53c94") != 0)
147 1.1 tsubai return 0;
148 1.1 tsubai
149 1.1 tsubai if (ca->ca_nreg != 16)
150 1.1 tsubai return 0;
151 1.1 tsubai if (ca->ca_nintr != 8)
152 1.1 tsubai return 0;
153 1.1 tsubai
154 1.1 tsubai return 1;
155 1.1 tsubai }
156 1.1 tsubai
157 1.1 tsubai /*
158 1.1 tsubai * Attach this instance, and then all the sub-devices
159 1.1 tsubai */
160 1.1 tsubai void
161 1.24 tsutsui espattach(device_t parent, device_t self, void *aux)
162 1.1 tsubai {
163 1.24 tsutsui struct esp_softc *esc = device_private(self);
164 1.1 tsubai struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
165 1.24 tsutsui struct confargs *ca = aux;
166 1.1 tsubai u_int *reg;
167 1.1 tsubai int sz;
168 1.1 tsubai
169 1.1 tsubai /*
170 1.1 tsubai * Set up glue for MI code early; we use some of it here.
171 1.1 tsubai */
172 1.24 tsutsui sc->sc_dev = self;
173 1.1 tsubai sc->sc_glue = &esp_glue;
174 1.1 tsubai
175 1.1 tsubai esc->sc_node = ca->ca_node;
176 1.1 tsubai esc->sc_pri = ca->ca_intr[0];
177 1.24 tsutsui aprint_normal(" irq %d", esc->sc_pri);
178 1.1 tsubai
179 1.1 tsubai /*
180 1.1 tsubai * Map my registers in.
181 1.1 tsubai */
182 1.1 tsubai reg = ca->ca_reg;
183 1.31 matt esc->sc_reg = mapiodev(ca->ca_baseaddr + reg[0], reg[1], false);
184 1.31 matt esc->sc_dmareg = mapiodev(ca->ca_baseaddr + reg[2], reg[3], false);
185 1.1 tsubai
186 1.17 wiz /* Allocate 16-byte aligned DMA command space */
187 1.1 tsubai esc->sc_dmacmd = dbdma_alloc(sizeof(dbdma_command_t) * 20);
188 1.1 tsubai
189 1.1 tsubai /* Other settings */
190 1.1 tsubai sc->sc_id = 7;
191 1.1 tsubai sz = OF_getprop(ca->ca_node, "clock-frequency",
192 1.24 tsutsui &sc->sc_freq, sizeof(int));
193 1.1 tsubai if (sz != sizeof(int))
194 1.1 tsubai sc->sc_freq = 25000000;
195 1.1 tsubai
196 1.20 lukem /* gimme MHz */
197 1.1 tsubai sc->sc_freq /= 1000000;
198 1.1 tsubai
199 1.1 tsubai /* esc->sc_dma->sc_esp = esc;*/
200 1.1 tsubai
201 1.1 tsubai /*
202 1.1 tsubai * XXX More of this should be in ncr53c9x_attach(), but
203 1.1 tsubai * XXX should we really poke around the chip that much in
204 1.1 tsubai * XXX the MI code? Think about this more...
205 1.1 tsubai */
206 1.1 tsubai
207 1.1 tsubai /*
208 1.1 tsubai * Set up static configuration info.
209 1.1 tsubai */
210 1.1 tsubai sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
211 1.1 tsubai sc->sc_cfg2 = NCRCFG2_SCSI2; /* | NCRCFG2_FE */
212 1.1 tsubai sc->sc_cfg3 = NCRCFG3_CDB;
213 1.1 tsubai sc->sc_rev = NCR_VARIANT_NCR53C94;
214 1.1 tsubai
215 1.1 tsubai /*
216 1.1 tsubai * XXX minsync and maxxfer _should_ be set up in MI code,
217 1.1 tsubai * XXX but it appears to have some dependency on what sort
218 1.1 tsubai * XXX of DMA we're hooked up to, etc.
219 1.1 tsubai */
220 1.1 tsubai
221 1.1 tsubai /*
222 1.1 tsubai * This is the value used to start sync negotiations
223 1.1 tsubai * Note that the NCR register "SYNCTP" is programmed
224 1.1 tsubai * in "clocks per byte", and has a minimum value of 4.
225 1.1 tsubai * The SCSI period used in negotiation is one-fourth
226 1.1 tsubai * of the time (in nanoseconds) needed to transfer one byte.
227 1.1 tsubai * Since the chip's clock is given in MHz, we have the following
228 1.1 tsubai * formula: 4 * period = (1000 / freq) * 4
229 1.1 tsubai */
230 1.1 tsubai sc->sc_minsync = 1000 / sc->sc_freq;
231 1.1 tsubai
232 1.1 tsubai sc->sc_maxxfer = 64 * 1024;
233 1.1 tsubai
234 1.1 tsubai /* and the interuppts */
235 1.23 garbled intr_establish(esc->sc_pri, IST_EDGE, IPL_BIO, ncr53c9x_intr, sc);
236 1.1 tsubai
237 1.1 tsubai /* Do the common parts of attachment. */
238 1.13 bouyer sc->sc_adapter.adapt_minphys = minphys;
239 1.13 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
240 1.13 bouyer ncr53c9x_attach(sc);
241 1.1 tsubai
242 1.17 wiz /* Turn on target selection using the `DMA' method */
243 1.12 petrov sc->sc_features |= NCR_F_DMASELECT;
244 1.27 tsutsui
245 1.27 tsutsui /* Reset SCSI bus when halt. */
246 1.27 tsutsui if (!pmf_device_register1(self, NULL, NULL, esp_shutdown))
247 1.27 tsutsui aprint_error_dev(self, "couldn't establish power handler\n");
248 1.1 tsubai }
249 1.1 tsubai
250 1.1 tsubai /*
251 1.1 tsubai * Glue functions.
252 1.1 tsubai */
253 1.1 tsubai
254 1.24 tsutsui uint8_t
255 1.24 tsutsui esp_read_reg(struct ncr53c9x_softc *sc, int reg)
256 1.1 tsubai {
257 1.1 tsubai struct esp_softc *esc = (struct esp_softc *)sc;
258 1.1 tsubai
259 1.1 tsubai return in8(&esc->sc_reg[reg * 16]);
260 1.1 tsubai /*return (esc->sc_reg[reg * 16]);*/
261 1.1 tsubai }
262 1.1 tsubai
263 1.1 tsubai void
264 1.24 tsutsui esp_write_reg(struct ncr53c9x_softc *sc, int reg, uint8_t val)
265 1.1 tsubai {
266 1.1 tsubai struct esp_softc *esc = (struct esp_softc *)sc;
267 1.24 tsutsui uint8_t v = val;
268 1.1 tsubai
269 1.1 tsubai out8(&esc->sc_reg[reg * 16], v);
270 1.1 tsubai /*esc->sc_reg[reg * 16] = v;*/
271 1.1 tsubai }
272 1.1 tsubai
273 1.1 tsubai int
274 1.24 tsutsui esp_dma_isintr(struct ncr53c9x_softc *sc)
275 1.1 tsubai {
276 1.24 tsutsui
277 1.1 tsubai return esp_read_reg(sc, NCR_STAT) & NCRSTAT_INT;
278 1.1 tsubai }
279 1.1 tsubai
280 1.1 tsubai void
281 1.24 tsutsui esp_dma_reset(struct ncr53c9x_softc *sc)
282 1.1 tsubai {
283 1.1 tsubai struct esp_softc *esc = (struct esp_softc *)sc;
284 1.1 tsubai
285 1.1 tsubai dbdma_stop(esc->sc_dmareg);
286 1.1 tsubai esc->sc_dmaactive = 0;
287 1.1 tsubai }
288 1.1 tsubai
289 1.1 tsubai int
290 1.24 tsutsui esp_dma_intr(struct ncr53c9x_softc *sc)
291 1.1 tsubai {
292 1.1 tsubai struct esp_softc *esc = (struct esp_softc *)sc;
293 1.1 tsubai
294 1.24 tsutsui return espdmaintr(esc);
295 1.1 tsubai }
296 1.1 tsubai
297 1.1 tsubai int
298 1.24 tsutsui esp_dma_setup(struct ncr53c9x_softc *sc, uint8_t **addr, size_t *len,
299 1.24 tsutsui int datain, size_t *dmasize)
300 1.1 tsubai {
301 1.1 tsubai struct esp_softc *esc = (struct esp_softc *)sc;
302 1.1 tsubai dbdma_command_t *cmdp;
303 1.1 tsubai u_int cmd;
304 1.1 tsubai u_int va;
305 1.1 tsubai int count, offset;
306 1.1 tsubai
307 1.1 tsubai cmdp = esc->sc_dmacmd;
308 1.1 tsubai cmd = datain ? DBDMA_CMD_IN_MORE : DBDMA_CMD_OUT_MORE;
309 1.1 tsubai
310 1.1 tsubai count = *dmasize;
311 1.1 tsubai
312 1.16 thorpej if (count / PAGE_SIZE > 32)
313 1.24 tsutsui panic("%s: transfer size >= 128k", device_xname(sc->sc_dev));
314 1.1 tsubai
315 1.1 tsubai esc->sc_dmaaddr = addr;
316 1.1 tsubai esc->sc_dmalen = len;
317 1.1 tsubai esc->sc_dmasize = count;
318 1.1 tsubai
319 1.1 tsubai va = (u_int)*esc->sc_dmaaddr;
320 1.1 tsubai offset = va & PGOFSET;
321 1.1 tsubai
322 1.1 tsubai /* if va is not page-aligned, setup the first page */
323 1.1 tsubai if (offset != 0) {
324 1.16 thorpej int rest = PAGE_SIZE - offset; /* the rest of the page */
325 1.1 tsubai
326 1.1 tsubai if (count > rest) { /* if continues to next page */
327 1.21 christos DBDMA_BUILD(cmdp, cmd, 0, rest, kvtop((void *)va),
328 1.1 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER,
329 1.1 tsubai DBDMA_BRANCH_NEVER);
330 1.1 tsubai count -= rest;
331 1.1 tsubai va += rest;
332 1.1 tsubai cmdp++;
333 1.1 tsubai }
334 1.1 tsubai }
335 1.1 tsubai
336 1.1 tsubai /* now va is page-aligned */
337 1.16 thorpej while (count > PAGE_SIZE) {
338 1.21 christos DBDMA_BUILD(cmdp, cmd, 0, PAGE_SIZE, kvtop((void *)va),
339 1.24 tsutsui DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
340 1.16 thorpej count -= PAGE_SIZE;
341 1.16 thorpej va += PAGE_SIZE;
342 1.1 tsubai cmdp++;
343 1.1 tsubai }
344 1.1 tsubai
345 1.16 thorpej /* the last page (count <= PAGE_SIZE here) */
346 1.1 tsubai cmd = datain ? DBDMA_CMD_IN_LAST : DBDMA_CMD_OUT_LAST;
347 1.21 christos DBDMA_BUILD(cmdp, cmd , 0, count, kvtop((void *)va),
348 1.24 tsutsui DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
349 1.1 tsubai cmdp++;
350 1.1 tsubai
351 1.1 tsubai DBDMA_BUILD(cmdp, DBDMA_CMD_STOP, 0, 0, 0,
352 1.24 tsutsui DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
353 1.1 tsubai
354 1.1 tsubai esc->sc_dma_direction = datain ? D_WRITE : 0;
355 1.1 tsubai
356 1.1 tsubai return 0;
357 1.1 tsubai }
358 1.1 tsubai
359 1.1 tsubai void
360 1.24 tsutsui esp_dma_go(struct ncr53c9x_softc *sc)
361 1.1 tsubai {
362 1.1 tsubai struct esp_softc *esc = (struct esp_softc *)sc;
363 1.1 tsubai
364 1.1 tsubai dbdma_start(esc->sc_dmareg, esc->sc_dmacmd);
365 1.1 tsubai esc->sc_dmaactive = 1;
366 1.1 tsubai }
367 1.1 tsubai
368 1.1 tsubai void
369 1.24 tsutsui esp_dma_stop(struct ncr53c9x_softc *sc)
370 1.1 tsubai {
371 1.1 tsubai struct esp_softc *esc = (struct esp_softc *)sc;
372 1.1 tsubai
373 1.1 tsubai dbdma_stop(esc->sc_dmareg);
374 1.1 tsubai esc->sc_dmaactive = 0;
375 1.1 tsubai }
376 1.1 tsubai
377 1.1 tsubai int
378 1.24 tsutsui esp_dma_isactive(struct ncr53c9x_softc *sc)
379 1.1 tsubai {
380 1.1 tsubai struct esp_softc *esc = (struct esp_softc *)sc;
381 1.1 tsubai
382 1.24 tsutsui return esc->sc_dmaactive;
383 1.1 tsubai }
384 1.1 tsubai
385 1.1 tsubai
386 1.1 tsubai /*
387 1.1 tsubai * Pseudo (chained) interrupt from the esp driver to kick the
388 1.1 tsubai * current running DMA transfer. I am replying on espintr() to
389 1.1 tsubai * pickup and clean errors for now
390 1.1 tsubai *
391 1.1 tsubai * return 1 if it was a DMA continue.
392 1.1 tsubai */
393 1.1 tsubai int
394 1.24 tsutsui espdmaintr(struct esp_softc *sc)
395 1.1 tsubai {
396 1.1 tsubai struct ncr53c9x_softc *nsc = (struct ncr53c9x_softc *)sc;
397 1.1 tsubai int trans, resid;
398 1.1 tsubai u_long csr = sc->sc_dma_direction;
399 1.1 tsubai
400 1.1 tsubai #if 0
401 1.1 tsubai if (csr & D_ERR_PEND) {
402 1.1 tsubai DMACSR(sc) &= ~D_EN_DMA; /* Stop DMA */
403 1.1 tsubai DMACSR(sc) |= D_INVALIDATE;
404 1.26 christos snprintb(bits, sizeof(bits), DMACSRBITS, csr);
405 1.26 christos printf("%s: error: csr=%s\n", device_xname(nsc->sc_dev), bits);
406 1.1 tsubai return -1;
407 1.1 tsubai }
408 1.1 tsubai #endif
409 1.1 tsubai
410 1.1 tsubai /* This is an "assertion" :) */
411 1.1 tsubai if (sc->sc_dmaactive == 0)
412 1.24 tsutsui panic("%s: DMA wasn't active", __func__);
413 1.1 tsubai
414 1.1 tsubai /* dbdma_flush(sc->sc_dmareg); */
415 1.1 tsubai
416 1.1 tsubai /* DMA has stopped */
417 1.1 tsubai dbdma_stop(sc->sc_dmareg);
418 1.1 tsubai sc->sc_dmaactive = 0;
419 1.1 tsubai
420 1.1 tsubai if (sc->sc_dmasize == 0) {
421 1.1 tsubai /* A "Transfer Pad" operation completed */
422 1.1 tsubai NCR_DMA(("dmaintr: discarded %d bytes (tcl=%d, tcm=%d)\n",
423 1.1 tsubai NCR_READ_REG(nsc, NCR_TCL) |
424 1.1 tsubai (NCR_READ_REG(nsc, NCR_TCM) << 8),
425 1.1 tsubai NCR_READ_REG(nsc, NCR_TCL),
426 1.1 tsubai NCR_READ_REG(nsc, NCR_TCM)));
427 1.1 tsubai return 0;
428 1.1 tsubai }
429 1.1 tsubai
430 1.1 tsubai resid = 0;
431 1.1 tsubai /*
432 1.1 tsubai * If a transfer onto the SCSI bus gets interrupted by the device
433 1.1 tsubai * (e.g. for a SAVEPOINTER message), the data in the FIFO counts
434 1.1 tsubai * as residual since the ESP counter registers get decremented as
435 1.1 tsubai * bytes are clocked into the FIFO.
436 1.1 tsubai */
437 1.1 tsubai if (!(csr & D_WRITE) &&
438 1.1 tsubai (resid = (NCR_READ_REG(nsc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
439 1.1 tsubai NCR_DMA(("dmaintr: empty esp FIFO of %d ", resid));
440 1.1 tsubai }
441 1.1 tsubai
442 1.1 tsubai if ((nsc->sc_espstat & NCRSTAT_TC) == 0) {
443 1.1 tsubai /*
444 1.1 tsubai * `Terminal count' is off, so read the residue
445 1.1 tsubai * out of the ESP counter registers.
446 1.1 tsubai */
447 1.1 tsubai resid += (NCR_READ_REG(nsc, NCR_TCL) |
448 1.1 tsubai (NCR_READ_REG(nsc, NCR_TCM) << 8) |
449 1.1 tsubai ((nsc->sc_cfg2 & NCRCFG2_FE)
450 1.1 tsubai ? (NCR_READ_REG(nsc, NCR_TCH) << 16)
451 1.1 tsubai : 0));
452 1.1 tsubai
453 1.1 tsubai if (resid == 0 && sc->sc_dmasize == 65536 &&
454 1.1 tsubai (nsc->sc_cfg2 & NCRCFG2_FE) == 0)
455 1.1 tsubai /* A transfer of 64K is encoded as `TCL=TCM=0' */
456 1.1 tsubai resid = 65536;
457 1.1 tsubai }
458 1.1 tsubai
459 1.1 tsubai trans = sc->sc_dmasize - resid;
460 1.1 tsubai if (trans < 0) { /* transferred < 0 ? */
461 1.1 tsubai #if 0
462 1.1 tsubai /*
463 1.1 tsubai * This situation can happen in perfectly normal operation
464 1.1 tsubai * if the ESP is reselected while using DMA to select
465 1.1 tsubai * another target. As such, don't print the warning.
466 1.1 tsubai */
467 1.1 tsubai printf("%s: xfer (%d) > req (%d)\n",
468 1.24 tsutsui device_xname(nsc->sc_dev), trans, sc->sc_dmasize);
469 1.1 tsubai #endif
470 1.1 tsubai trans = sc->sc_dmasize;
471 1.1 tsubai }
472 1.1 tsubai
473 1.1 tsubai NCR_DMA(("dmaintr: tcl=%d, tcm=%d, tch=%d; trans=%d, resid=%d\n",
474 1.1 tsubai NCR_READ_REG(nsc, NCR_TCL),
475 1.1 tsubai NCR_READ_REG(nsc, NCR_TCM),
476 1.1 tsubai (nsc->sc_cfg2 & NCRCFG2_FE)
477 1.1 tsubai ? NCR_READ_REG(nsc, NCR_TCH) : 0,
478 1.1 tsubai trans, resid));
479 1.1 tsubai
480 1.2 tsubai #if 0
481 1.3 tsubai if (csr & D_WRITE)
482 1.3 tsubai flushcache(*sc->sc_dmaaddr, trans);
483 1.2 tsubai #endif
484 1.1 tsubai
485 1.1 tsubai *sc->sc_dmalen -= trans;
486 1.24 tsutsui *sc->sc_dmaaddr += trans;
487 1.1 tsubai
488 1.1 tsubai #if 0 /* this is not normal operation just yet */
489 1.1 tsubai if (*sc->sc_dmalen == 0 ||
490 1.1 tsubai nsc->sc_phase != nsc->sc_prevphase)
491 1.1 tsubai return 0;
492 1.1 tsubai
493 1.1 tsubai /* and again */
494 1.1 tsubai dma_start(sc, sc->sc_dmaaddr, sc->sc_dmalen, DMACSR(sc) & D_WRITE);
495 1.1 tsubai return 1;
496 1.1 tsubai #endif
497 1.1 tsubai return 0;
498 1.1 tsubai }
499 1.1 tsubai
500 1.27 tsutsui bool
501 1.27 tsutsui esp_shutdown(device_t self, int howto)
502 1.1 tsubai {
503 1.27 tsutsui struct esp_softc *esc;
504 1.27 tsutsui struct ncr53c9x_softc *sc;
505 1.1 tsubai
506 1.27 tsutsui esc = device_private(self);
507 1.27 tsutsui sc = &esc->sc_ncr53c9x;
508 1.1 tsubai NCRCMD(sc, NCRCMD_RSTSCSI);
509 1.27 tsutsui
510 1.27 tsutsui return true;
511 1.1 tsubai }
512