mesh.c revision 1.18 1 1.18 wiz /* $NetBSD: mesh.c,v 1.18 2003/05/03 18:10:51 wiz Exp $ */
2 1.1 tsubai
3 1.1 tsubai /*-
4 1.6 tsubai * Copyright (c) 2000 Tsubai Masanari.
5 1.6 tsubai * Copyright (c) 1999 Internet Research Institute, Inc.
6 1.1 tsubai * All rights reserved.
7 1.1 tsubai *
8 1.1 tsubai * Redistribution and use in source and binary forms, with or without
9 1.1 tsubai * modification, are permitted provided that the following conditions
10 1.1 tsubai * are met:
11 1.1 tsubai * 1. Redistributions of source code must retain the above copyright
12 1.1 tsubai * notice, this list of conditions and the following disclaimer.
13 1.1 tsubai * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 tsubai * notice, this list of conditions and the following disclaimer in the
15 1.1 tsubai * documentation and/or other materials provided with the distribution.
16 1.1 tsubai * 3. All advertising materials mentioning features or use of this software
17 1.1 tsubai * must display the following acknowledgement:
18 1.1 tsubai * This product includes software developed by
19 1.1 tsubai * Internet Research Institute, Inc.
20 1.1 tsubai * 4. The name of the author may not be used to endorse or promote products
21 1.1 tsubai * derived from this software without specific prior written permission.
22 1.1 tsubai *
23 1.1 tsubai * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.1 tsubai * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 tsubai * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 tsubai * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.1 tsubai * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.1 tsubai * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.1 tsubai * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.1 tsubai * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.1 tsubai * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
32 1.1 tsubai * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 tsubai */
34 1.1 tsubai
35 1.1 tsubai #include <sys/param.h>
36 1.1 tsubai #include <sys/buf.h>
37 1.1 tsubai #include <sys/device.h>
38 1.1 tsubai #include <sys/errno.h>
39 1.1 tsubai #include <sys/kernel.h>
40 1.1 tsubai #include <sys/malloc.h>
41 1.1 tsubai #include <sys/queue.h>
42 1.1 tsubai #include <sys/systm.h>
43 1.1 tsubai
44 1.5 mrg #include <uvm/uvm_extern.h>
45 1.1 tsubai
46 1.1 tsubai #include <dev/scsipi/scsi_all.h>
47 1.1 tsubai #include <dev/scsipi/scsipi_all.h>
48 1.1 tsubai #include <dev/scsipi/scsiconf.h>
49 1.1 tsubai #include <dev/scsipi/scsi_message.h>
50 1.1 tsubai
51 1.1 tsubai #include <dev/ofw/openfirm.h>
52 1.1 tsubai
53 1.1 tsubai #include <machine/autoconf.h>
54 1.1 tsubai #include <machine/cpu.h>
55 1.1 tsubai #include <machine/pio.h>
56 1.1 tsubai
57 1.1 tsubai #include <macppc/dev/dbdma.h>
58 1.1 tsubai #include <macppc/dev/meshreg.h>
59 1.1 tsubai
60 1.6 tsubai #ifdef MESH_DEBUG
61 1.6 tsubai # define DPRINTF printf
62 1.6 tsubai #else
63 1.6 tsubai # define DPRINTF while (0) printf
64 1.6 tsubai #endif
65 1.6 tsubai
66 1.1 tsubai #define T_SYNCMODE 0x01 /* target uses sync mode */
67 1.1 tsubai #define T_SYNCNEGO 0x02 /* sync negotiation done */
68 1.1 tsubai
69 1.1 tsubai struct mesh_tinfo {
70 1.1 tsubai int flags;
71 1.1 tsubai int period;
72 1.1 tsubai int offset;
73 1.1 tsubai };
74 1.1 tsubai
75 1.1 tsubai /* scb flags */
76 1.1 tsubai #define MESH_POLL 0x01
77 1.1 tsubai #define MESH_CHECK 0x02
78 1.1 tsubai #define MESH_READ 0x80
79 1.1 tsubai
80 1.1 tsubai struct mesh_scb {
81 1.1 tsubai TAILQ_ENTRY(mesh_scb) chain;
82 1.1 tsubai int flags;
83 1.1 tsubai struct scsipi_xfer *xs;
84 1.1 tsubai struct scsi_generic cmd;
85 1.1 tsubai int cmdlen;
86 1.1 tsubai int target; /* target SCSI ID */
87 1.1 tsubai int resid;
88 1.1 tsubai vaddr_t daddr;
89 1.1 tsubai vsize_t dlen;
90 1.1 tsubai int status;
91 1.1 tsubai };
92 1.1 tsubai
93 1.1 tsubai /* sc_flags value */
94 1.1 tsubai #define MESH_DMA_ACTIVE 0x01
95 1.1 tsubai
96 1.1 tsubai struct mesh_softc {
97 1.1 tsubai struct device sc_dev; /* us as a device */
98 1.9 bouyer struct scsipi_channel sc_channel;
99 1.1 tsubai struct scsipi_adapter sc_adapter;
100 1.1 tsubai
101 1.1 tsubai u_char *sc_reg; /* MESH base address */
102 1.1 tsubai dbdma_regmap_t *sc_dmareg; /* DMA register address */
103 1.1 tsubai dbdma_command_t *sc_dmacmd; /* DMA command area */
104 1.1 tsubai
105 1.1 tsubai int sc_flags;
106 1.1 tsubai int sc_cfflags; /* copy of config flags */
107 1.1 tsubai int sc_meshid; /* MESH version */
108 1.1 tsubai int sc_minsync; /* minimum sync period */
109 1.1 tsubai int sc_irq;
110 1.1 tsubai int sc_freq; /* SCSI bus frequency in MHz */
111 1.1 tsubai int sc_id; /* our SCSI ID */
112 1.1 tsubai struct mesh_tinfo sc_tinfo[8]; /* target information */
113 1.1 tsubai
114 1.1 tsubai int sc_nextstate;
115 1.1 tsubai int sc_prevphase;
116 1.1 tsubai struct mesh_scb *sc_nexus; /* current command */
117 1.1 tsubai
118 1.1 tsubai int sc_msgout;
119 1.1 tsubai int sc_imsglen;
120 1.1 tsubai u_char sc_imsg[16];
121 1.1 tsubai u_char sc_omsg[16];
122 1.1 tsubai
123 1.1 tsubai TAILQ_HEAD(, mesh_scb) free_scb;
124 1.1 tsubai TAILQ_HEAD(, mesh_scb) ready_scb;
125 1.1 tsubai struct mesh_scb sc_scb[16];
126 1.1 tsubai };
127 1.1 tsubai
128 1.1 tsubai /* mesh_msgout() values */
129 1.1 tsubai #define SEND_REJECT 1
130 1.1 tsubai #define SEND_IDENTIFY 2
131 1.1 tsubai #define SEND_SDTR 4
132 1.1 tsubai
133 1.1 tsubai static __inline int mesh_read_reg __P((struct mesh_softc *, int));
134 1.1 tsubai static __inline void mesh_set_reg __P((struct mesh_softc *, int, int));
135 1.1 tsubai
136 1.1 tsubai int mesh_match __P((struct device *, struct cfdata *, void *));
137 1.1 tsubai void mesh_attach __P((struct device *, struct device *, void *));
138 1.1 tsubai void mesh_shutdownhook __P((void *));
139 1.1 tsubai int mesh_intr __P((void *));
140 1.1 tsubai void mesh_error __P((struct mesh_softc *, struct mesh_scb *, int, int));
141 1.1 tsubai void mesh_select __P((struct mesh_softc *, struct mesh_scb *));
142 1.1 tsubai void mesh_identify __P((struct mesh_softc *, struct mesh_scb *));
143 1.1 tsubai void mesh_command __P((struct mesh_softc *, struct mesh_scb *));
144 1.1 tsubai void mesh_dma_setup __P((struct mesh_softc *, struct mesh_scb *));
145 1.1 tsubai void mesh_dataio __P((struct mesh_softc *, struct mesh_scb *));
146 1.1 tsubai void mesh_status __P((struct mesh_softc *, struct mesh_scb *));
147 1.1 tsubai void mesh_msgin __P((struct mesh_softc *, struct mesh_scb *));
148 1.1 tsubai void mesh_msgout __P((struct mesh_softc *, int));
149 1.1 tsubai void mesh_bus_reset __P((struct mesh_softc *));
150 1.1 tsubai void mesh_reset __P((struct mesh_softc *));
151 1.1 tsubai int mesh_stp __P((struct mesh_softc *, int));
152 1.1 tsubai void mesh_setsync __P((struct mesh_softc *, struct mesh_tinfo *));
153 1.1 tsubai struct mesh_scb *mesh_get_scb __P((struct mesh_softc *));
154 1.1 tsubai void mesh_free_scb __P((struct mesh_softc *, struct mesh_scb *));
155 1.9 bouyer void mesh_scsi_request __P((struct scsipi_channel *,
156 1.9 bouyer scsipi_adapter_req_t, void *));
157 1.1 tsubai void mesh_sched __P((struct mesh_softc *));
158 1.1 tsubai int mesh_poll __P((struct mesh_softc *, struct scsipi_xfer *));
159 1.1 tsubai void mesh_done __P((struct mesh_softc *, struct mesh_scb *));
160 1.1 tsubai void mesh_timeout __P((void *));
161 1.1 tsubai void mesh_minphys __P((struct buf *));
162 1.1 tsubai
163 1.1 tsubai
164 1.1 tsubai #define MESH_DATAOUT 0
165 1.1 tsubai #define MESH_DATAIN MESH_STATUS0_IO
166 1.1 tsubai #define MESH_COMMAND MESH_STATUS0_CD
167 1.1 tsubai #define MESH_STATUS (MESH_STATUS0_CD | MESH_STATUS0_IO)
168 1.1 tsubai #define MESH_MSGOUT (MESH_STATUS0_MSG | MESH_STATUS0_CD)
169 1.1 tsubai #define MESH_MSGIN (MESH_STATUS0_MSG | MESH_STATUS0_CD | MESH_STATUS0_IO)
170 1.1 tsubai
171 1.1 tsubai #define MESH_SELECTING 8
172 1.1 tsubai #define MESH_IDENTIFY 9
173 1.1 tsubai #define MESH_COMPLETE 10
174 1.1 tsubai #define MESH_BUSFREE 11
175 1.1 tsubai #define MESH_UNKNOWN -1
176 1.1 tsubai
177 1.1 tsubai #define MESH_PHASE_MASK (MESH_STATUS0_MSG | MESH_STATUS0_CD | MESH_STATUS0_IO)
178 1.1 tsubai
179 1.16 thorpej CFATTACH_DECL(mesh, sizeof(struct mesh_softc),
180 1.16 thorpej mesh_match, mesh_attach, NULL, NULL);
181 1.1 tsubai
182 1.1 tsubai int
183 1.1 tsubai mesh_match(parent, cf, aux)
184 1.1 tsubai struct device *parent;
185 1.1 tsubai struct cfdata *cf;
186 1.1 tsubai void *aux;
187 1.1 tsubai {
188 1.1 tsubai struct confargs *ca = aux;
189 1.7 tsubai char compat[32];
190 1.1 tsubai
191 1.7 tsubai if (strcmp(ca->ca_name, "mesh") == 0)
192 1.7 tsubai return 1;
193 1.1 tsubai
194 1.12 wiz memset(compat, 0, sizeof(compat));
195 1.7 tsubai OF_getprop(ca->ca_node, "compatible", compat, sizeof(compat));
196 1.7 tsubai if (strcmp(compat, "chrp,mesh0") == 0)
197 1.7 tsubai return 1;
198 1.7 tsubai
199 1.7 tsubai return 0;
200 1.1 tsubai }
201 1.1 tsubai
202 1.1 tsubai void
203 1.1 tsubai mesh_attach(parent, self, aux)
204 1.1 tsubai struct device *parent, *self;
205 1.1 tsubai void *aux;
206 1.1 tsubai {
207 1.1 tsubai struct mesh_softc *sc = (void *)self;
208 1.1 tsubai struct confargs *ca = aux;
209 1.1 tsubai int i;
210 1.1 tsubai u_int *reg;
211 1.1 tsubai
212 1.1 tsubai reg = ca->ca_reg;
213 1.1 tsubai reg[0] += ca->ca_baseaddr;
214 1.1 tsubai reg[2] += ca->ca_baseaddr;
215 1.1 tsubai sc->sc_reg = mapiodev(reg[0], reg[1]);
216 1.1 tsubai sc->sc_irq = ca->ca_intr[0];
217 1.1 tsubai sc->sc_dmareg = mapiodev(reg[2], reg[3]);
218 1.1 tsubai
219 1.1 tsubai sc->sc_cfflags = self->dv_cfdata->cf_flags;
220 1.1 tsubai sc->sc_meshid = mesh_read_reg(sc, MESH_MESH_ID) & 0x1f;
221 1.1 tsubai #if 0
222 1.1 tsubai if (sc->sc_meshid != (MESH_SIGNATURE & 0x1f) {
223 1.1 tsubai printf(": unknown MESH ID (0x%x)\n", sc->sc_meshid);
224 1.1 tsubai return;
225 1.1 tsubai }
226 1.1 tsubai #endif
227 1.1 tsubai if (OF_getprop(ca->ca_node, "clock-frequency", &sc->sc_freq, 4) != 4) {
228 1.1 tsubai printf(": cannot get clock-frequency\n");
229 1.1 tsubai return;
230 1.1 tsubai }
231 1.1 tsubai sc->sc_freq /= 1000000; /* in MHz */
232 1.1 tsubai sc->sc_minsync = 25; /* maximum sync rate = 10MB/sec */
233 1.1 tsubai sc->sc_id = 7;
234 1.1 tsubai
235 1.1 tsubai TAILQ_INIT(&sc->free_scb);
236 1.1 tsubai TAILQ_INIT(&sc->ready_scb);
237 1.1 tsubai for (i = 0; i < sizeof(sc->sc_scb)/sizeof(sc->sc_scb[0]); i++)
238 1.1 tsubai TAILQ_INSERT_TAIL(&sc->free_scb, &sc->sc_scb[i], chain);
239 1.1 tsubai
240 1.1 tsubai sc->sc_dmacmd = dbdma_alloc(sizeof(dbdma_command_t) * 20);
241 1.1 tsubai
242 1.1 tsubai mesh_reset(sc);
243 1.1 tsubai mesh_bus_reset(sc);
244 1.1 tsubai
245 1.1 tsubai printf(" irq %d: %dMHz, SCSI ID %d\n",
246 1.1 tsubai sc->sc_irq, sc->sc_freq, sc->sc_id);
247 1.1 tsubai
248 1.9 bouyer sc->sc_adapter.adapt_dev = &sc->sc_dev;
249 1.9 bouyer sc->sc_adapter.adapt_nchannels = 1;
250 1.9 bouyer sc->sc_adapter.adapt_openings = 7;
251 1.9 bouyer sc->sc_adapter.adapt_max_periph = 1;
252 1.9 bouyer sc->sc_adapter.adapt_ioctl = NULL;
253 1.9 bouyer sc->sc_adapter.adapt_minphys = mesh_minphys;
254 1.9 bouyer sc->sc_adapter.adapt_request = mesh_scsi_request;
255 1.9 bouyer
256 1.9 bouyer sc->sc_channel.chan_adapter = &sc->sc_adapter;
257 1.9 bouyer sc->sc_channel.chan_bustype = &scsi_bustype;
258 1.9 bouyer sc->sc_channel.chan_channel = 0;
259 1.9 bouyer sc->sc_channel.chan_ntargets = 8;
260 1.9 bouyer sc->sc_channel.chan_nluns = 8;
261 1.9 bouyer sc->sc_channel.chan_id = sc->sc_id;
262 1.1 tsubai
263 1.9 bouyer config_found(&sc->sc_dev, &sc->sc_channel, scsiprint);
264 1.1 tsubai
265 1.1 tsubai intr_establish(sc->sc_irq, IST_LEVEL, IPL_BIO, mesh_intr, sc);
266 1.1 tsubai
267 1.1 tsubai /* Reset SCSI bus when halt. */
268 1.1 tsubai shutdownhook_establish(mesh_shutdownhook, sc);
269 1.1 tsubai }
270 1.1 tsubai
271 1.1 tsubai #define MESH_SET_XFER(sc, count) do { \
272 1.1 tsubai mesh_set_reg(sc, MESH_XFER_COUNT0, count); \
273 1.1 tsubai mesh_set_reg(sc, MESH_XFER_COUNT1, count >> 8); \
274 1.1 tsubai } while (0)
275 1.1 tsubai
276 1.1 tsubai #define MESH_GET_XFER(sc) ((mesh_read_reg(sc, MESH_XFER_COUNT1) << 8) | \
277 1.1 tsubai mesh_read_reg(sc, MESH_XFER_COUNT0))
278 1.1 tsubai
279 1.1 tsubai int
280 1.1 tsubai mesh_read_reg(sc, reg)
281 1.1 tsubai struct mesh_softc *sc;
282 1.1 tsubai int reg;
283 1.1 tsubai {
284 1.1 tsubai return in8(sc->sc_reg + reg);
285 1.1 tsubai }
286 1.1 tsubai
287 1.1 tsubai void
288 1.1 tsubai mesh_set_reg(sc, reg, val)
289 1.1 tsubai struct mesh_softc *sc;
290 1.1 tsubai int reg, val;
291 1.1 tsubai {
292 1.1 tsubai out8(sc->sc_reg + reg, val);
293 1.1 tsubai }
294 1.1 tsubai
295 1.1 tsubai void
296 1.1 tsubai mesh_shutdownhook(arg)
297 1.1 tsubai void *arg;
298 1.1 tsubai {
299 1.1 tsubai struct mesh_softc *sc = arg;
300 1.1 tsubai
301 1.1 tsubai /* Set to async mode. */
302 1.1 tsubai mesh_set_reg(sc, MESH_SYNC_PARAM, 2);
303 1.1 tsubai }
304 1.1 tsubai
305 1.6 tsubai #ifdef MESH_DEBUG
306 1.6 tsubai static char scsi_phase[][8] = {
307 1.6 tsubai "DATAOUT",
308 1.6 tsubai "DATAIN",
309 1.6 tsubai "COMMAND",
310 1.6 tsubai "STATUS",
311 1.6 tsubai "",
312 1.6 tsubai "",
313 1.6 tsubai "MSGOUT",
314 1.6 tsubai "MSGIN"
315 1.6 tsubai };
316 1.6 tsubai #endif
317 1.6 tsubai
318 1.1 tsubai int
319 1.1 tsubai mesh_intr(arg)
320 1.1 tsubai void *arg;
321 1.1 tsubai {
322 1.1 tsubai struct mesh_softc *sc = arg;
323 1.1 tsubai struct mesh_scb *scb;
324 1.3 tsubai int fifocnt;
325 1.1 tsubai u_char intr, exception, error, status0, status1;
326 1.1 tsubai
327 1.1 tsubai intr = mesh_read_reg(sc, MESH_INTERRUPT);
328 1.1 tsubai if (intr == 0) {
329 1.6 tsubai DPRINTF("%s: stray interrupt\n", sc->sc_dev.dv_xname);
330 1.1 tsubai return 0;
331 1.1 tsubai }
332 1.1 tsubai
333 1.1 tsubai exception = mesh_read_reg(sc, MESH_EXCEPTION);
334 1.1 tsubai error = mesh_read_reg(sc, MESH_ERROR);
335 1.1 tsubai status0 = mesh_read_reg(sc, MESH_BUS_STATUS0);
336 1.1 tsubai status1 = mesh_read_reg(sc, MESH_BUS_STATUS1);
337 1.1 tsubai
338 1.1 tsubai /* clear interrupt */
339 1.1 tsubai mesh_set_reg(sc, MESH_INTERRUPT, intr);
340 1.1 tsubai
341 1.6 tsubai #ifdef MESH_DEBUG
342 1.6 tsubai {
343 1.6 tsubai char buf1[64], buf2[64];
344 1.6 tsubai
345 1.6 tsubai bitmask_snprintf(status0, MESH_STATUS0_BITMASK, buf1, sizeof buf1);
346 1.6 tsubai bitmask_snprintf(exception, MESH_EXC_BITMASK, buf2, sizeof buf2);
347 1.6 tsubai printf("mesh_intr status0 = 0x%s (%s), exc = 0x%s\n",
348 1.6 tsubai buf1, scsi_phase[status0 & 7], buf2);
349 1.6 tsubai }
350 1.6 tsubai #endif
351 1.6 tsubai
352 1.1 tsubai scb = sc->sc_nexus;
353 1.1 tsubai if (scb == NULL) {
354 1.6 tsubai DPRINTF("%s: NULL nexus\n", sc->sc_dev.dv_xname);
355 1.1 tsubai return 1;
356 1.1 tsubai }
357 1.1 tsubai
358 1.1 tsubai if (sc->sc_flags & MESH_DMA_ACTIVE) {
359 1.1 tsubai dbdma_stop(sc->sc_dmareg);
360 1.1 tsubai
361 1.1 tsubai sc->sc_flags &= ~MESH_DMA_ACTIVE;
362 1.1 tsubai scb->resid = MESH_GET_XFER(sc);
363 1.1 tsubai
364 1.3 tsubai fifocnt = mesh_read_reg(sc, MESH_FIFO_COUNT);
365 1.3 tsubai if (fifocnt != 0 && (scb->flags & MESH_READ)) {
366 1.3 tsubai char *cp = (char *)scb->daddr + scb->dlen - fifocnt;
367 1.3 tsubai
368 1.6 tsubai DPRINTF("fifocnt = %d, resid = %d\n", fifocnt,
369 1.6 tsubai scb->resid);
370 1.3 tsubai while (fifocnt > 0) {
371 1.3 tsubai *cp++ = mesh_read_reg(sc, MESH_FIFO);
372 1.3 tsubai fifocnt--;
373 1.3 tsubai }
374 1.3 tsubai } else
375 1.3 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_FLUSH_FIFO);
376 1.1 tsubai }
377 1.1 tsubai
378 1.1 tsubai if (intr & MESH_INTR_ERROR) {
379 1.1 tsubai mesh_error(sc, scb, error, 0);
380 1.1 tsubai return 1;
381 1.1 tsubai }
382 1.1 tsubai
383 1.1 tsubai if (intr & MESH_INTR_EXCEPTION) {
384 1.1 tsubai /* selection timeout */
385 1.1 tsubai if (exception & MESH_EXC_SELTO) {
386 1.1 tsubai mesh_error(sc, scb, 0, exception);
387 1.1 tsubai return 1;
388 1.1 tsubai }
389 1.1 tsubai
390 1.1 tsubai /* phase mismatch */
391 1.1 tsubai if (exception & MESH_EXC_PHASEMM) {
392 1.6 tsubai DPRINTF("%s: PHASE MISMATCH; nextstate = %d -> ",
393 1.6 tsubai sc->sc_dev.dv_xname, sc->sc_nextstate);
394 1.1 tsubai sc->sc_nextstate = status0 & MESH_PHASE_MASK;
395 1.6 tsubai
396 1.6 tsubai DPRINTF("%d, resid = %d\n",
397 1.6 tsubai sc->sc_nextstate, scb->resid);
398 1.1 tsubai }
399 1.1 tsubai }
400 1.1 tsubai
401 1.1 tsubai if (sc->sc_nextstate == MESH_UNKNOWN)
402 1.1 tsubai sc->sc_nextstate = status0 & MESH_PHASE_MASK;
403 1.1 tsubai
404 1.1 tsubai switch (sc->sc_nextstate) {
405 1.1 tsubai
406 1.1 tsubai case MESH_IDENTIFY:
407 1.1 tsubai mesh_identify(sc, scb);
408 1.1 tsubai break;
409 1.1 tsubai case MESH_COMMAND:
410 1.1 tsubai mesh_command(sc, scb);
411 1.1 tsubai break;
412 1.1 tsubai case MESH_DATAIN:
413 1.1 tsubai case MESH_DATAOUT:
414 1.1 tsubai mesh_dataio(sc, scb);
415 1.1 tsubai break;
416 1.1 tsubai case MESH_STATUS:
417 1.1 tsubai mesh_status(sc, scb);
418 1.1 tsubai break;
419 1.1 tsubai case MESH_MSGIN:
420 1.1 tsubai mesh_msgin(sc, scb);
421 1.1 tsubai break;
422 1.1 tsubai case MESH_COMPLETE:
423 1.1 tsubai mesh_done(sc, scb);
424 1.1 tsubai break;
425 1.1 tsubai
426 1.1 tsubai default:
427 1.6 tsubai printf("%s: unknown state (%d)\n", sc->sc_dev.dv_xname,
428 1.6 tsubai sc->sc_nextstate);
429 1.6 tsubai scb->xs->error = XS_DRIVER_STUFFUP;
430 1.6 tsubai mesh_done(sc, scb);
431 1.1 tsubai }
432 1.1 tsubai
433 1.1 tsubai return 1;
434 1.1 tsubai }
435 1.1 tsubai
436 1.1 tsubai void
437 1.1 tsubai mesh_error(sc, scb, error, exception)
438 1.1 tsubai struct mesh_softc *sc;
439 1.1 tsubai struct mesh_scb *scb;
440 1.1 tsubai int error, exception;
441 1.1 tsubai {
442 1.1 tsubai if (error & MESH_ERR_SCSI_RESET) {
443 1.6 tsubai printf("%s: SCSI RESET\n", sc->sc_dev.dv_xname);
444 1.1 tsubai
445 1.1 tsubai /* Wait until the RST signal is deasserted. */
446 1.1 tsubai while (mesh_read_reg(sc, MESH_BUS_STATUS1) & MESH_STATUS1_RST);
447 1.1 tsubai mesh_reset(sc);
448 1.1 tsubai return;
449 1.1 tsubai }
450 1.1 tsubai
451 1.1 tsubai if (error & MESH_ERR_PARITY_ERR0) {
452 1.6 tsubai printf("%s: parity error\n", sc->sc_dev.dv_xname);
453 1.1 tsubai scb->xs->error = XS_DRIVER_STUFFUP;
454 1.1 tsubai }
455 1.1 tsubai
456 1.1 tsubai if (error & MESH_ERR_DISCONNECT) {
457 1.6 tsubai printf("%s: unexpected disconnect\n", sc->sc_dev.dv_xname);
458 1.1 tsubai if (sc->sc_nextstate != MESH_COMPLETE)
459 1.1 tsubai scb->xs->error = XS_DRIVER_STUFFUP;
460 1.1 tsubai }
461 1.1 tsubai
462 1.1 tsubai if (exception & MESH_EXC_SELTO) {
463 1.1 tsubai /* XXX should reset bus here? */
464 1.6 tsubai scb->xs->error = XS_SELTIMEOUT;
465 1.1 tsubai }
466 1.1 tsubai
467 1.1 tsubai mesh_done(sc, scb);
468 1.1 tsubai }
469 1.1 tsubai
470 1.1 tsubai void
471 1.1 tsubai mesh_select(sc, scb)
472 1.1 tsubai struct mesh_softc *sc;
473 1.1 tsubai struct mesh_scb *scb;
474 1.1 tsubai {
475 1.1 tsubai struct mesh_tinfo *ti = &sc->sc_tinfo[scb->target];
476 1.8 wiz int timeout;
477 1.1 tsubai
478 1.6 tsubai DPRINTF("mesh_select\n");
479 1.6 tsubai
480 1.1 tsubai mesh_setsync(sc, ti);
481 1.1 tsubai MESH_SET_XFER(sc, 0);
482 1.1 tsubai
483 1.1 tsubai /* arbitration */
484 1.1 tsubai
485 1.1 tsubai /*
486 1.1 tsubai * MESH mistakenly asserts TARGET ID bit along with its own ID bit
487 1.1 tsubai * in arbitration phase (like selection). So we should load
488 1.1 tsubai * initiator ID to DestID register temporarily.
489 1.1 tsubai */
490 1.1 tsubai mesh_set_reg(sc, MESH_DEST_ID, sc->sc_id);
491 1.1 tsubai mesh_set_reg(sc, MESH_INTR_MASK, 0); /* disable intr. */
492 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_ARBITRATE);
493 1.1 tsubai
494 1.1 tsubai while (mesh_read_reg(sc, MESH_INTERRUPT) == 0);
495 1.1 tsubai mesh_set_reg(sc, MESH_INTERRUPT, 1);
496 1.1 tsubai mesh_set_reg(sc, MESH_INTR_MASK, 7);
497 1.1 tsubai
498 1.1 tsubai /* selection */
499 1.1 tsubai mesh_set_reg(sc, MESH_DEST_ID, scb->target);
500 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_SELECT | MESH_SEQ_ATN);
501 1.1 tsubai
502 1.1 tsubai sc->sc_prevphase = MESH_SELECTING;
503 1.1 tsubai sc->sc_nextstate = MESH_IDENTIFY;
504 1.1 tsubai
505 1.14 bouyer timeout = mstohz(scb->xs->timeout);
506 1.8 wiz if (timeout == 0)
507 1.8 wiz timeout = 1;
508 1.8 wiz
509 1.8 wiz callout_reset(&scb->xs->xs_callout, timeout, mesh_timeout, scb);
510 1.1 tsubai }
511 1.1 tsubai
512 1.1 tsubai void
513 1.1 tsubai mesh_identify(sc, scb)
514 1.1 tsubai struct mesh_softc *sc;
515 1.1 tsubai struct mesh_scb *scb;
516 1.1 tsubai {
517 1.6 tsubai struct mesh_tinfo *ti = &sc->sc_tinfo[scb->target];
518 1.6 tsubai
519 1.6 tsubai DPRINTF("mesh_identify\n");
520 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_FLUSH_FIFO);
521 1.1 tsubai
522 1.6 tsubai if ((ti->flags & T_SYNCNEGO) == 0) {
523 1.6 tsubai ti->period = sc->sc_minsync;
524 1.6 tsubai ti->offset = 15;
525 1.6 tsubai mesh_msgout(sc, SEND_IDENTIFY | SEND_SDTR);
526 1.6 tsubai sc->sc_nextstate = MESH_MSGIN;
527 1.6 tsubai } else {
528 1.6 tsubai mesh_msgout(sc, SEND_IDENTIFY);
529 1.6 tsubai sc->sc_nextstate = MESH_COMMAND;
530 1.6 tsubai }
531 1.1 tsubai }
532 1.1 tsubai
533 1.1 tsubai void
534 1.1 tsubai mesh_command(sc, scb)
535 1.1 tsubai struct mesh_softc *sc;
536 1.1 tsubai struct mesh_scb *scb;
537 1.1 tsubai {
538 1.1 tsubai int i;
539 1.1 tsubai char *cmdp;
540 1.1 tsubai
541 1.6 tsubai #ifdef MESH_DEBUG
542 1.6 tsubai printf("mesh_command cdb = %02x", scb->cmd.opcode);
543 1.6 tsubai for (i = 0; i < 5; i++)
544 1.6 tsubai printf(" %02x", scb->cmd.bytes[i]);
545 1.6 tsubai printf("\n");
546 1.6 tsubai #endif
547 1.1 tsubai
548 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_FLUSH_FIFO);
549 1.1 tsubai
550 1.1 tsubai MESH_SET_XFER(sc, scb->cmdlen);
551 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_COMMAND);
552 1.1 tsubai
553 1.1 tsubai cmdp = (char *)&scb->cmd;
554 1.1 tsubai for (i = 0; i < scb->cmdlen; i++)
555 1.1 tsubai mesh_set_reg(sc, MESH_FIFO, *cmdp++);
556 1.1 tsubai
557 1.1 tsubai if (scb->resid == 0)
558 1.1 tsubai sc->sc_nextstate = MESH_STATUS; /* no data xfer */
559 1.1 tsubai else
560 1.1 tsubai sc->sc_nextstate = MESH_DATAIN;
561 1.1 tsubai }
562 1.1 tsubai
563 1.1 tsubai void
564 1.1 tsubai mesh_dma_setup(sc, scb)
565 1.1 tsubai struct mesh_softc *sc;
566 1.1 tsubai struct mesh_scb *scb;
567 1.1 tsubai {
568 1.1 tsubai int datain = scb->flags & MESH_READ;
569 1.1 tsubai dbdma_command_t *cmdp;
570 1.1 tsubai u_int cmd;
571 1.1 tsubai vaddr_t va;
572 1.1 tsubai int count, offset;
573 1.1 tsubai
574 1.1 tsubai cmdp = sc->sc_dmacmd;
575 1.1 tsubai cmd = datain ? DBDMA_CMD_IN_MORE : DBDMA_CMD_OUT_MORE;
576 1.1 tsubai
577 1.1 tsubai count = scb->dlen;
578 1.1 tsubai
579 1.17 thorpej if (count / PAGE_SIZE > 32)
580 1.1 tsubai panic("mesh: transfer size >= 128k");
581 1.1 tsubai
582 1.1 tsubai va = scb->daddr;
583 1.1 tsubai offset = va & PGOFSET;
584 1.1 tsubai
585 1.1 tsubai /* if va is not page-aligned, setup the first page */
586 1.1 tsubai if (offset != 0) {
587 1.17 thorpej int rest = PAGE_SIZE - offset; /* the rest in the page */
588 1.1 tsubai
589 1.1 tsubai if (count > rest) { /* if continues to next page */
590 1.1 tsubai DBDMA_BUILD(cmdp, cmd, 0, rest, vtophys(va),
591 1.1 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER,
592 1.1 tsubai DBDMA_BRANCH_NEVER);
593 1.1 tsubai count -= rest;
594 1.1 tsubai va += rest;
595 1.1 tsubai cmdp++;
596 1.1 tsubai }
597 1.1 tsubai }
598 1.1 tsubai
599 1.1 tsubai /* now va is page-aligned */
600 1.17 thorpej while (count > PAGE_SIZE) {
601 1.17 thorpej DBDMA_BUILD(cmdp, cmd, 0, PAGE_SIZE, vtophys(va),
602 1.1 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
603 1.17 thorpej count -= PAGE_SIZE;
604 1.17 thorpej va += PAGE_SIZE;
605 1.1 tsubai cmdp++;
606 1.1 tsubai }
607 1.1 tsubai
608 1.17 thorpej /* the last page (count <= PAGE_SIZE here) */
609 1.1 tsubai cmd = datain ? DBDMA_CMD_IN_LAST : DBDMA_CMD_OUT_LAST;
610 1.1 tsubai DBDMA_BUILD(cmdp, cmd , 0, count, vtophys(va),
611 1.1 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
612 1.1 tsubai cmdp++;
613 1.1 tsubai
614 1.1 tsubai DBDMA_BUILD(cmdp, DBDMA_CMD_STOP, 0, 0, 0,
615 1.1 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
616 1.1 tsubai }
617 1.1 tsubai
618 1.1 tsubai void
619 1.1 tsubai mesh_dataio(sc, scb)
620 1.1 tsubai struct mesh_softc *sc;
621 1.1 tsubai struct mesh_scb *scb;
622 1.1 tsubai {
623 1.6 tsubai DPRINTF("mesh_dataio len = %ld (%s)\n", scb->dlen,
624 1.6 tsubai scb->flags & MESH_READ ? "read" : "write");
625 1.6 tsubai
626 1.1 tsubai mesh_dma_setup(sc, scb);
627 1.1 tsubai
628 1.1 tsubai if (scb->dlen == 65536)
629 1.1 tsubai MESH_SET_XFER(sc, 0); /* TC = 0 means 64KB transfer */
630 1.1 tsubai else
631 1.1 tsubai MESH_SET_XFER(sc, scb->dlen);
632 1.1 tsubai
633 1.1 tsubai if (scb->flags & MESH_READ)
634 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_DATAIN | MESH_SEQ_DMA);
635 1.1 tsubai else
636 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_DATAOUT | MESH_SEQ_DMA);
637 1.1 tsubai dbdma_start(sc->sc_dmareg, sc->sc_dmacmd);
638 1.1 tsubai sc->sc_flags |= MESH_DMA_ACTIVE;
639 1.1 tsubai sc->sc_nextstate = MESH_STATUS;
640 1.1 tsubai }
641 1.1 tsubai
642 1.1 tsubai void
643 1.1 tsubai mesh_status(sc, scb)
644 1.1 tsubai struct mesh_softc *sc;
645 1.1 tsubai struct mesh_scb *scb;
646 1.1 tsubai {
647 1.1 tsubai if (mesh_read_reg(sc, MESH_FIFO_COUNT) == 0) { /* XXX cheat */
648 1.6 tsubai DPRINTF("mesh_status(0)\n");
649 1.1 tsubai MESH_SET_XFER(sc, 1);
650 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_STATUS);
651 1.1 tsubai sc->sc_nextstate = MESH_STATUS;
652 1.1 tsubai return;
653 1.1 tsubai }
654 1.1 tsubai
655 1.1 tsubai scb->status = mesh_read_reg(sc, MESH_FIFO);
656 1.6 tsubai DPRINTF("mesh_status(1): status = 0x%x\n", scb->status);
657 1.6 tsubai if (mesh_read_reg(sc, MESH_FIFO_COUNT) != 0)
658 1.6 tsubai DPRINTF("FIFO_COUNT=%d\n", mesh_read_reg(sc, MESH_FIFO_COUNT));
659 1.1 tsubai
660 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_FLUSH_FIFO);
661 1.1 tsubai MESH_SET_XFER(sc, 1);
662 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_MSGIN);
663 1.1 tsubai
664 1.1 tsubai sc->sc_nextstate = MESH_MSGIN;
665 1.1 tsubai }
666 1.1 tsubai
667 1.1 tsubai void
668 1.1 tsubai mesh_msgin(sc, scb)
669 1.1 tsubai struct mesh_softc *sc;
670 1.1 tsubai struct mesh_scb *scb;
671 1.1 tsubai {
672 1.6 tsubai DPRINTF("mesh_msgin\n");
673 1.6 tsubai
674 1.1 tsubai if (mesh_read_reg(sc, MESH_FIFO_COUNT) == 0) { /* XXX cheat */
675 1.1 tsubai MESH_SET_XFER(sc, 1);
676 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_MSGIN);
677 1.1 tsubai sc->sc_imsglen = 0;
678 1.1 tsubai sc->sc_nextstate = MESH_MSGIN;
679 1.1 tsubai return;
680 1.1 tsubai }
681 1.1 tsubai
682 1.1 tsubai sc->sc_imsg[sc->sc_imsglen++] = mesh_read_reg(sc, MESH_FIFO);
683 1.1 tsubai
684 1.13 tsutsui if (sc->sc_imsglen == 1 && MSG_IS1BYTE(sc->sc_imsg[0]))
685 1.1 tsubai goto gotit;
686 1.13 tsutsui if (sc->sc_imsglen == 2 && MSG_IS2BYTE(sc->sc_imsg[0]))
687 1.1 tsubai goto gotit;
688 1.13 tsutsui if (sc->sc_imsglen >= 3 && MSG_ISEXTENDED(sc->sc_imsg[0]) &&
689 1.1 tsubai sc->sc_imsglen == sc->sc_imsg[1] + 2)
690 1.1 tsubai goto gotit;
691 1.1 tsubai
692 1.1 tsubai sc->sc_nextstate = MESH_MSGIN;
693 1.1 tsubai MESH_SET_XFER(sc, 1);
694 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_MSGIN);
695 1.1 tsubai return;
696 1.1 tsubai
697 1.1 tsubai gotit:
698 1.6 tsubai #ifdef MESH_DEBUG
699 1.1 tsubai printf("msgin:");
700 1.1 tsubai for (i = 0; i < sc->sc_imsglen; i++)
701 1.1 tsubai printf(" 0x%02x", sc->sc_imsg[i]);
702 1.1 tsubai printf("\n");
703 1.1 tsubai #endif
704 1.1 tsubai
705 1.1 tsubai switch (sc->sc_imsg[0]) {
706 1.1 tsubai case MSG_CMDCOMPLETE:
707 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_BUSFREE);
708 1.1 tsubai sc->sc_nextstate = MESH_COMPLETE;
709 1.1 tsubai sc->sc_imsglen = 0;
710 1.1 tsubai return;
711 1.1 tsubai
712 1.1 tsubai case MSG_MESSAGE_REJECT:
713 1.6 tsubai if (sc->sc_msgout & SEND_SDTR) {
714 1.1 tsubai printf("SDTR rejected\n");
715 1.1 tsubai printf("using async mode\n");
716 1.1 tsubai sc->sc_tinfo[scb->target].period = 0;
717 1.1 tsubai sc->sc_tinfo[scb->target].offset = 0;
718 1.1 tsubai mesh_setsync(sc, &sc->sc_tinfo[scb->target]);
719 1.1 tsubai break;
720 1.1 tsubai }
721 1.1 tsubai break;
722 1.1 tsubai
723 1.1 tsubai case MSG_NOOP:
724 1.1 tsubai break;
725 1.1 tsubai
726 1.1 tsubai case MSG_EXTENDED:
727 1.1 tsubai goto extended_msg;
728 1.1 tsubai
729 1.1 tsubai default:
730 1.9 bouyer scsipi_printaddr(scb->xs->xs_periph);
731 1.1 tsubai printf("unrecognized MESSAGE(0x%02x); sending REJECT\n",
732 1.1 tsubai sc->sc_imsg[0]);
733 1.1 tsubai
734 1.1 tsubai reject:
735 1.1 tsubai mesh_msgout(sc, SEND_REJECT);
736 1.1 tsubai return;
737 1.1 tsubai }
738 1.1 tsubai goto done;
739 1.1 tsubai
740 1.1 tsubai extended_msg:
741 1.1 tsubai /* process an extended message */
742 1.1 tsubai switch (sc->sc_imsg[2]) {
743 1.1 tsubai case MSG_EXT_SDTR:
744 1.1 tsubai {
745 1.1 tsubai struct mesh_tinfo *ti = &sc->sc_tinfo[scb->target];
746 1.1 tsubai int period = sc->sc_imsg[3];
747 1.1 tsubai int offset = sc->sc_imsg[4];
748 1.1 tsubai int r = 250 / period;
749 1.1 tsubai int s = (100*250) / period - 100 * r;
750 1.1 tsubai
751 1.1 tsubai if (period < sc->sc_minsync) {
752 1.1 tsubai ti->period = sc->sc_minsync;
753 1.1 tsubai ti->offset = 15;
754 1.1 tsubai mesh_msgout(sc, SEND_SDTR);
755 1.1 tsubai return;
756 1.1 tsubai }
757 1.9 bouyer scsipi_printaddr(scb->xs->xs_periph);
758 1.1 tsubai /* XXX if (offset != 0) ... */
759 1.1 tsubai printf("max sync rate %d.%02dMb/s\n", r, s);
760 1.1 tsubai ti->period = period;
761 1.1 tsubai ti->offset = offset;
762 1.1 tsubai ti->flags |= T_SYNCNEGO;
763 1.1 tsubai ti->flags |= T_SYNCMODE;
764 1.1 tsubai mesh_setsync(sc, ti);
765 1.1 tsubai goto done;
766 1.1 tsubai }
767 1.1 tsubai default:
768 1.1 tsubai printf("%s target %d: rejecting extended message 0x%x\n",
769 1.1 tsubai sc->sc_dev.dv_xname, scb->target, sc->sc_imsg[0]);
770 1.1 tsubai goto reject;
771 1.1 tsubai }
772 1.1 tsubai
773 1.1 tsubai done:
774 1.1 tsubai sc->sc_imsglen = 0;
775 1.1 tsubai sc->sc_nextstate = MESH_UNKNOWN;
776 1.1 tsubai
777 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_BUSFREE); /* XXX really? */
778 1.1 tsubai }
779 1.1 tsubai
780 1.1 tsubai void
781 1.1 tsubai mesh_msgout(sc, msg)
782 1.1 tsubai struct mesh_softc *sc;
783 1.1 tsubai int msg;
784 1.1 tsubai {
785 1.1 tsubai struct mesh_scb *scb = sc->sc_nexus;
786 1.1 tsubai struct mesh_tinfo *ti;
787 1.6 tsubai int lun, len, i;
788 1.6 tsubai
789 1.6 tsubai DPRINTF("mesh_msgout: sending");
790 1.6 tsubai
791 1.6 tsubai sc->sc_msgout = msg;
792 1.6 tsubai len = 0;
793 1.1 tsubai
794 1.6 tsubai if (msg & SEND_REJECT) {
795 1.6 tsubai DPRINTF(" REJECT");
796 1.6 tsubai sc->sc_omsg[len++] = MSG_MESSAGE_REJECT;
797 1.6 tsubai }
798 1.6 tsubai if (msg & SEND_IDENTIFY) {
799 1.6 tsubai DPRINTF(" IDENTIFY");
800 1.9 bouyer lun = scb->xs->xs_periph->periph_lun;
801 1.6 tsubai sc->sc_omsg[len++] = MSG_IDENTIFY(lun, 0);
802 1.6 tsubai }
803 1.6 tsubai if (msg & SEND_SDTR) {
804 1.6 tsubai DPRINTF(" SDTR");
805 1.1 tsubai ti = &sc->sc_tinfo[scb->target];
806 1.6 tsubai sc->sc_omsg[len++] = MSG_EXTENDED;
807 1.6 tsubai sc->sc_omsg[len++] = 3;
808 1.6 tsubai sc->sc_omsg[len++] = MSG_EXT_SDTR;
809 1.6 tsubai sc->sc_omsg[len++] = ti->period;
810 1.6 tsubai sc->sc_omsg[len++] = ti->offset;
811 1.6 tsubai }
812 1.6 tsubai DPRINTF("\n");
813 1.6 tsubai
814 1.6 tsubai MESH_SET_XFER(sc, len);
815 1.6 tsubai if (len == 1) {
816 1.6 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_MSGOUT);
817 1.6 tsubai mesh_set_reg(sc, MESH_FIFO, sc->sc_omsg[0]);
818 1.6 tsubai } else {
819 1.6 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_MSGOUT | MESH_SEQ_ATN);
820 1.6 tsubai
821 1.6 tsubai for (i = 0; i < len - 1; i++)
822 1.6 tsubai mesh_set_reg(sc, MESH_FIFO, sc->sc_omsg[i]);
823 1.1 tsubai
824 1.6 tsubai /* Wait for the FIFO empty... */
825 1.6 tsubai while (mesh_read_reg(sc, MESH_FIFO_COUNT) > 0);
826 1.1 tsubai
827 1.6 tsubai /* ...then write the last byte. */
828 1.1 tsubai mesh_set_reg(sc, MESH_FIFO, sc->sc_omsg[i]);
829 1.6 tsubai }
830 1.1 tsubai sc->sc_nextstate = MESH_UNKNOWN;
831 1.1 tsubai }
832 1.1 tsubai
833 1.1 tsubai void
834 1.1 tsubai mesh_bus_reset(sc)
835 1.1 tsubai struct mesh_softc *sc;
836 1.1 tsubai {
837 1.6 tsubai DPRINTF("mesh_bus_reset\n");
838 1.6 tsubai
839 1.1 tsubai /* Disable interrupts. */
840 1.1 tsubai mesh_set_reg(sc, MESH_INTR_MASK, 0);
841 1.1 tsubai
842 1.1 tsubai /* Assert RST line. */
843 1.1 tsubai mesh_set_reg(sc, MESH_BUS_STATUS1, MESH_STATUS1_RST);
844 1.1 tsubai delay(50);
845 1.1 tsubai mesh_set_reg(sc, MESH_BUS_STATUS1, 0);
846 1.1 tsubai
847 1.1 tsubai mesh_reset(sc);
848 1.1 tsubai }
849 1.1 tsubai
850 1.1 tsubai void
851 1.1 tsubai mesh_reset(sc)
852 1.1 tsubai struct mesh_softc *sc;
853 1.1 tsubai {
854 1.1 tsubai int i;
855 1.1 tsubai
856 1.6 tsubai DPRINTF("mesh_reset\n");
857 1.6 tsubai
858 1.1 tsubai /* Reset DMA first. */
859 1.1 tsubai dbdma_reset(sc->sc_dmareg);
860 1.1 tsubai
861 1.1 tsubai /* Disable interrupts. */
862 1.1 tsubai mesh_set_reg(sc, MESH_INTR_MASK, 0);
863 1.1 tsubai
864 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_RESET_MESH);
865 1.1 tsubai delay(1);
866 1.1 tsubai
867 1.1 tsubai /* Wait for reset done. */
868 1.1 tsubai while (mesh_read_reg(sc, MESH_INTERRUPT) == 0);
869 1.1 tsubai
870 1.1 tsubai /* Clear interrupts */
871 1.1 tsubai mesh_set_reg(sc, MESH_INTERRUPT, 0x7);
872 1.1 tsubai
873 1.1 tsubai /* Set SCSI ID */
874 1.1 tsubai mesh_set_reg(sc, MESH_SOURCE_ID, sc->sc_id);
875 1.1 tsubai
876 1.1 tsubai /* Set to async mode by default. */
877 1.1 tsubai mesh_set_reg(sc, MESH_SYNC_PARAM, 2);
878 1.1 tsubai
879 1.1 tsubai /* Set selection timeout to 250ms. */
880 1.1 tsubai mesh_set_reg(sc, MESH_SEL_TIMEOUT, 250 * sc->sc_freq / 500);
881 1.1 tsubai
882 1.1 tsubai /* Enable parity check. */
883 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_ENABLE_PARITY);
884 1.1 tsubai
885 1.1 tsubai /* Enable all interrupts. */
886 1.1 tsubai mesh_set_reg(sc, MESH_INTR_MASK, 0x7);
887 1.1 tsubai
888 1.1 tsubai for (i = 0; i < 7; i++) {
889 1.1 tsubai struct mesh_tinfo *ti = &sc->sc_tinfo[i];
890 1.1 tsubai
891 1.1 tsubai ti->flags = 0;
892 1.1 tsubai ti->period = ti->offset = 0;
893 1.6 tsubai if (sc->sc_cfflags & (0x100 << i))
894 1.1 tsubai ti->flags |= T_SYNCNEGO;
895 1.1 tsubai }
896 1.1 tsubai sc->sc_nexus = NULL;
897 1.1 tsubai }
898 1.1 tsubai
899 1.1 tsubai int
900 1.1 tsubai mesh_stp(sc, v)
901 1.1 tsubai struct mesh_softc *sc;
902 1.1 tsubai int v;
903 1.1 tsubai {
904 1.1 tsubai /*
905 1.1 tsubai * stp(v) = 5 * clock_period (v == 0)
906 1.1 tsubai * = (v + 2) * 2 clock_period (v > 0)
907 1.1 tsubai */
908 1.1 tsubai
909 1.1 tsubai if (v == 0)
910 1.1 tsubai return 5 * 250 / sc->sc_freq;
911 1.1 tsubai else
912 1.1 tsubai return (v + 2) * 2 * 250 / sc->sc_freq;
913 1.1 tsubai }
914 1.1 tsubai
915 1.1 tsubai void
916 1.1 tsubai mesh_setsync(sc, ti)
917 1.1 tsubai struct mesh_softc *sc;
918 1.1 tsubai struct mesh_tinfo *ti;
919 1.1 tsubai {
920 1.1 tsubai int period = ti->period;
921 1.1 tsubai int offset = ti->offset;
922 1.1 tsubai int v;
923 1.1 tsubai
924 1.1 tsubai if ((ti->flags & T_SYNCMODE) == 0)
925 1.1 tsubai offset = 0;
926 1.1 tsubai
927 1.1 tsubai if (offset == 0) { /* async mode */
928 1.1 tsubai mesh_set_reg(sc, MESH_SYNC_PARAM, 2);
929 1.1 tsubai return;
930 1.1 tsubai }
931 1.1 tsubai
932 1.1 tsubai v = period * sc->sc_freq / 250 / 2 - 2;
933 1.1 tsubai if (v < 0)
934 1.1 tsubai v = 0;
935 1.1 tsubai if (mesh_stp(sc, v) < period)
936 1.1 tsubai v++;
937 1.1 tsubai if (v > 15)
938 1.1 tsubai v = 15;
939 1.1 tsubai mesh_set_reg(sc, MESH_SYNC_PARAM, (offset << 4) | v);
940 1.1 tsubai }
941 1.1 tsubai
942 1.1 tsubai struct mesh_scb *
943 1.1 tsubai mesh_get_scb(sc)
944 1.1 tsubai struct mesh_softc *sc;
945 1.1 tsubai {
946 1.1 tsubai struct mesh_scb *scb;
947 1.1 tsubai int s;
948 1.1 tsubai
949 1.1 tsubai s = splbio();
950 1.6 tsubai if ((scb = sc->free_scb.tqh_first) != NULL)
951 1.6 tsubai TAILQ_REMOVE(&sc->free_scb, scb, chain);
952 1.1 tsubai splx(s);
953 1.1 tsubai
954 1.1 tsubai return scb;
955 1.1 tsubai }
956 1.1 tsubai
957 1.1 tsubai void
958 1.1 tsubai mesh_free_scb(sc, scb)
959 1.1 tsubai struct mesh_softc *sc;
960 1.1 tsubai struct mesh_scb *scb;
961 1.1 tsubai {
962 1.1 tsubai int s;
963 1.1 tsubai
964 1.1 tsubai s = splbio();
965 1.1 tsubai TAILQ_INSERT_HEAD(&sc->free_scb, scb, chain);
966 1.1 tsubai splx(s);
967 1.1 tsubai }
968 1.1 tsubai
969 1.9 bouyer void
970 1.9 bouyer mesh_scsi_request(chan, req, arg)
971 1.10 tsubai struct scsipi_channel *chan;
972 1.10 tsubai scsipi_adapter_req_t req;
973 1.9 bouyer void *arg;
974 1.9 bouyer {
975 1.1 tsubai struct scsipi_xfer *xs;
976 1.9 bouyer struct scsipi_periph *periph;
977 1.9 bouyer struct mesh_softc *sc = (void *)chan->chan_adapter->adapt_dev;
978 1.1 tsubai struct mesh_scb *scb;
979 1.9 bouyer u_int flags;
980 1.1 tsubai int s;
981 1.1 tsubai
982 1.9 bouyer switch (req) {
983 1.9 bouyer case ADAPTER_REQ_RUN_XFER:
984 1.9 bouyer xs = arg;
985 1.9 bouyer periph = xs->xs_periph;
986 1.9 bouyer flags = xs->xs_control;
987 1.9 bouyer
988 1.9 bouyer
989 1.9 bouyer if ((scb = mesh_get_scb(sc)) == NULL) {
990 1.9 bouyer xs->error = XS_RESOURCE_SHORTAGE;
991 1.9 bouyer scsipi_done(xs);
992 1.9 bouyer return;
993 1.9 bouyer }
994 1.9 bouyer scb->xs = xs;
995 1.9 bouyer scb->flags = 0;
996 1.9 bouyer scb->status = 0;
997 1.9 bouyer scb->daddr = (vaddr_t)xs->data;
998 1.9 bouyer scb->dlen = xs->datalen;
999 1.9 bouyer scb->resid = xs->datalen;
1000 1.12 wiz memcpy(&scb->cmd, xs->cmd, xs->cmdlen);
1001 1.9 bouyer scb->cmdlen = xs->cmdlen;
1002 1.9 bouyer scb->target = periph->periph_target;
1003 1.9 bouyer sc->sc_imsglen = 0; /* XXX ? */
1004 1.1 tsubai
1005 1.6 tsubai #ifdef MESH_DEBUG
1006 1.6 tsubai {
1007 1.9 bouyer int i;
1008 1.9 bouyer printf("mesh_scsi_cmd: target = %d, cdb = %02x",
1009 1.9 bouyer scb->target, scb->cmd.opcode);
1010 1.9 bouyer for (i = 0; i < 5; i++)
1011 1.9 bouyer printf(" %02x", scb->cmd.bytes[i]);
1012 1.9 bouyer printf("\n");
1013 1.6 tsubai }
1014 1.6 tsubai #endif
1015 1.6 tsubai
1016 1.9 bouyer if (flags & XS_CTL_POLL)
1017 1.9 bouyer scb->flags |= MESH_POLL;
1018 1.1 tsubai #if 0
1019 1.9 bouyer if (flags & XS_CTL_DATA_OUT)
1020 1.9 bouyer scb->flags &= ~MESH_READ;
1021 1.1 tsubai #endif
1022 1.9 bouyer if (flags & XS_CTL_DATA_IN)
1023 1.9 bouyer scb->flags |= MESH_READ;
1024 1.1 tsubai
1025 1.9 bouyer s = splbio();
1026 1.9 bouyer
1027 1.9 bouyer TAILQ_INSERT_TAIL(&sc->ready_scb, scb, chain);
1028 1.9 bouyer
1029 1.9 bouyer if (sc->sc_nexus == NULL) /* IDLE */
1030 1.9 bouyer mesh_sched(sc);
1031 1.1 tsubai
1032 1.9 bouyer splx(s);
1033 1.1 tsubai
1034 1.9 bouyer if ((flags & XS_CTL_POLL) == 0)
1035 1.9 bouyer return;
1036 1.1 tsubai
1037 1.9 bouyer if (mesh_poll(sc, xs)) {
1038 1.9 bouyer printf("%s: timeout\n", sc->sc_dev.dv_xname);
1039 1.9 bouyer if (mesh_poll(sc, xs))
1040 1.9 bouyer printf("%s: timeout again\n", sc->sc_dev.dv_xname);
1041 1.9 bouyer }
1042 1.9 bouyer return;
1043 1.1 tsubai
1044 1.9 bouyer case ADAPTER_REQ_GROW_RESOURCES:
1045 1.9 bouyer /* XXX Not supported. */
1046 1.9 bouyer return;
1047 1.1 tsubai
1048 1.9 bouyer case ADAPTER_REQ_SET_XFER_MODE:
1049 1.9 bouyer /* XXX Not supported. */
1050 1.9 bouyer return;
1051 1.1 tsubai }
1052 1.9 bouyer
1053 1.1 tsubai }
1054 1.1 tsubai
1055 1.1 tsubai void
1056 1.1 tsubai mesh_sched(sc)
1057 1.1 tsubai struct mesh_softc *sc;
1058 1.1 tsubai {
1059 1.1 tsubai struct scsipi_xfer *xs;
1060 1.1 tsubai struct mesh_scb *scb;
1061 1.1 tsubai
1062 1.1 tsubai scb = sc->ready_scb.tqh_first;
1063 1.1 tsubai start:
1064 1.1 tsubai if (scb == NULL)
1065 1.1 tsubai return;
1066 1.1 tsubai
1067 1.1 tsubai xs = scb->xs;
1068 1.1 tsubai
1069 1.1 tsubai if (sc->sc_nexus == NULL) {
1070 1.1 tsubai TAILQ_REMOVE(&sc->ready_scb, scb, chain);
1071 1.1 tsubai sc->sc_nexus = scb;
1072 1.1 tsubai mesh_select(sc, scb);
1073 1.1 tsubai return;
1074 1.1 tsubai }
1075 1.1 tsubai
1076 1.1 tsubai scb = scb->chain.tqe_next;
1077 1.1 tsubai goto start;
1078 1.1 tsubai }
1079 1.1 tsubai
1080 1.1 tsubai int
1081 1.1 tsubai mesh_poll(sc, xs)
1082 1.1 tsubai struct mesh_softc *sc;
1083 1.1 tsubai struct scsipi_xfer *xs;
1084 1.1 tsubai {
1085 1.1 tsubai int count = xs->timeout;
1086 1.1 tsubai
1087 1.1 tsubai while (count) {
1088 1.1 tsubai if (mesh_read_reg(sc, MESH_INTERRUPT))
1089 1.1 tsubai mesh_intr(sc);
1090 1.1 tsubai
1091 1.2 thorpej if (xs->xs_status & XS_STS_DONE)
1092 1.1 tsubai return 0;
1093 1.6 tsubai delay(1000);
1094 1.1 tsubai count--;
1095 1.1 tsubai };
1096 1.1 tsubai return 1;
1097 1.1 tsubai }
1098 1.1 tsubai
1099 1.1 tsubai void
1100 1.1 tsubai mesh_done(sc, scb)
1101 1.1 tsubai struct mesh_softc *sc;
1102 1.1 tsubai struct mesh_scb *scb;
1103 1.1 tsubai {
1104 1.1 tsubai struct scsipi_xfer *xs = scb->xs;
1105 1.1 tsubai
1106 1.6 tsubai DPRINTF("mesh_done\n");
1107 1.1 tsubai
1108 1.1 tsubai sc->sc_nextstate = MESH_BUSFREE;
1109 1.1 tsubai sc->sc_nexus = NULL;
1110 1.1 tsubai
1111 1.4 thorpej callout_stop(&scb->xs->xs_callout);
1112 1.1 tsubai
1113 1.1 tsubai if (scb->status == SCSI_BUSY) {
1114 1.1 tsubai xs->error = XS_BUSY;
1115 1.1 tsubai printf("Target busy\n");
1116 1.1 tsubai }
1117 1.1 tsubai
1118 1.9 bouyer xs->xs_status = scb->status;
1119 1.9 bouyer xs->resid = scb->resid;
1120 1.1 tsubai if (scb->status == SCSI_CHECK) {
1121 1.9 bouyer xs->error = XS_BUSY;
1122 1.1 tsubai }
1123 1.1 tsubai
1124 1.1 tsubai mesh_set_reg(sc, MESH_SYNC_PARAM, 2);
1125 1.1 tsubai
1126 1.2 thorpej if ((xs->xs_control & XS_CTL_POLL) == 0)
1127 1.1 tsubai mesh_sched(sc);
1128 1.1 tsubai
1129 1.1 tsubai scsipi_done(xs);
1130 1.1 tsubai mesh_free_scb(sc, scb);
1131 1.1 tsubai }
1132 1.1 tsubai
1133 1.1 tsubai void
1134 1.1 tsubai mesh_timeout(arg)
1135 1.1 tsubai void *arg;
1136 1.1 tsubai {
1137 1.1 tsubai struct mesh_scb *scb = arg;
1138 1.9 bouyer struct mesh_softc *sc =
1139 1.9 bouyer (void *)scb->xs->xs_periph->periph_channel->chan_adapter->adapt_dev;
1140 1.1 tsubai int s;
1141 1.1 tsubai int status0, status1;
1142 1.1 tsubai int intr, error, exception;
1143 1.1 tsubai
1144 1.6 tsubai printf("%s: timeout state %d\n", sc->sc_dev.dv_xname, sc->sc_nextstate);
1145 1.1 tsubai
1146 1.1 tsubai intr = mesh_read_reg(sc, MESH_INTERRUPT);
1147 1.1 tsubai exception = mesh_read_reg(sc, MESH_EXCEPTION);
1148 1.1 tsubai error = mesh_read_reg(sc, MESH_ERROR);
1149 1.1 tsubai status0 = mesh_read_reg(sc, MESH_BUS_STATUS0);
1150 1.1 tsubai status1 = mesh_read_reg(sc, MESH_BUS_STATUS1);
1151 1.1 tsubai
1152 1.1 tsubai s = splbio();
1153 1.1 tsubai if (sc->sc_flags & MESH_DMA_ACTIVE) {
1154 1.18 wiz printf("mesh: resetting DMA\n");
1155 1.1 tsubai dbdma_reset(sc->sc_dmareg);
1156 1.1 tsubai }
1157 1.1 tsubai scb->xs->error = XS_TIMEOUT;
1158 1.1 tsubai
1159 1.1 tsubai mesh_set_reg(sc, MESH_SEQUENCE, MESH_CMD_BUSFREE);
1160 1.1 tsubai sc->sc_nextstate = MESH_COMPLETE;
1161 1.1 tsubai
1162 1.1 tsubai splx(s);
1163 1.1 tsubai }
1164 1.1 tsubai
1165 1.1 tsubai void
1166 1.1 tsubai mesh_minphys(bp)
1167 1.1 tsubai struct buf *bp;
1168 1.1 tsubai {
1169 1.1 tsubai if (bp->b_bcount > 64*1024)
1170 1.1 tsubai bp->b_bcount = 64*1024;
1171 1.1 tsubai
1172 1.1 tsubai minphys(bp);
1173 1.1 tsubai }
1174