meshreg.h revision 1.2 1 1.2 tsubai /* $NetBSD: meshreg.h,v 1.2 2000/10/23 21:04:28 tsubai Exp $ */
2 1.1 tsubai
3 1.1 tsubai /*-
4 1.1 tsubai * Copyright (C) 1999 Internet Research Institute, Inc.
5 1.1 tsubai * All rights reserved.
6 1.1 tsubai *
7 1.1 tsubai * Redistribution and use in source and binary forms, with or without
8 1.1 tsubai * modification, are permitted provided that the following conditions
9 1.1 tsubai * are met:
10 1.1 tsubai * 1. Redistributions of source code must retain the above copyright
11 1.1 tsubai * notice, this list of conditions and the following disclaimer.
12 1.1 tsubai * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 tsubai * notice, this list of conditions and the following disclaimer in the
14 1.1 tsubai * documentation and/or other materials provided with the distribution.
15 1.1 tsubai * 3. All advertising materials mentioning features or use of this software
16 1.1 tsubai * must display the following acknowledgement:
17 1.1 tsubai * This product includes software developed by
18 1.1 tsubai * Internet Research Institute, Inc.
19 1.1 tsubai * 4. The name of the author may not be used to endorse or promote products
20 1.1 tsubai * derived from this software without specific prior written permission.
21 1.1 tsubai *
22 1.1 tsubai * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 tsubai * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 tsubai * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 tsubai * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 tsubai * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 tsubai * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 tsubai * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 tsubai * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 tsubai * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
31 1.1 tsubai * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 tsubai */
33 1.1 tsubai
34 1.1 tsubai /* MESH register offsets */
35 1.1 tsubai #define MESH_XFER_COUNT0 0x00 /* transfer count (low) */
36 1.1 tsubai #define MESH_XFER_COUNT1 0x10 /* transfer count (high) */
37 1.1 tsubai #define MESH_FIFO 0x20 /* FIFO (16byte depth) */
38 1.1 tsubai #define MESH_SEQUENCE 0x30 /* command register */
39 1.1 tsubai #define MESH_BUS_STATUS0 0x40
40 1.1 tsubai #define MESH_BUS_STATUS1 0x50
41 1.1 tsubai #define MESH_FIFO_COUNT 0x60
42 1.1 tsubai #define MESH_EXCEPTION 0x70
43 1.1 tsubai #define MESH_ERROR 0x80
44 1.1 tsubai #define MESH_INTR_MASK 0x90
45 1.1 tsubai #define MESH_INTERRUPT 0xa0
46 1.1 tsubai #define MESH_SOURCE_ID 0xb0
47 1.1 tsubai #define MESH_DEST_ID 0xc0
48 1.1 tsubai #define MESH_SYNC_PARAM 0xd0
49 1.1 tsubai #define MESH_MESH_ID 0xe0 /* MESH version */
50 1.1 tsubai #define MESH_SEL_TIMEOUT 0xf0 /* selection timeout delay */
51 1.1 tsubai
52 1.1 tsubai #define MESH_SIGNATURE 0xe2 /* XXX wrong! */
53 1.1 tsubai
54 1.1 tsubai /* MESH commands */
55 1.1 tsubai #define MESH_CMD_ARBITRATE 0x01
56 1.1 tsubai #define MESH_CMD_SELECT 0x02
57 1.1 tsubai #define MESH_CMD_COMMAND 0x03
58 1.1 tsubai #define MESH_CMD_STATUS 0x04
59 1.1 tsubai #define MESH_CMD_DATAOUT 0x05
60 1.1 tsubai #define MESH_CMD_DATAIN 0x06
61 1.1 tsubai #define MESH_CMD_MSGOUT 0x07
62 1.1 tsubai #define MESH_CMD_MSGIN 0x08
63 1.1 tsubai #define MESH_CMD_BUSFREE 0x09
64 1.1 tsubai #define MESH_CMD_ENABLE_PARITY 0x0A
65 1.1 tsubai #define MESH_CMD_DISABLE_PARITY 0x0B
66 1.1 tsubai #define MESH_CMD_ENABLE_RESEL 0x0C
67 1.1 tsubai #define MESH_CMD_DISABLE_RESEL 0x0D
68 1.1 tsubai #define MESH_CMD_RESET_MESH 0x0E
69 1.1 tsubai #define MESH_CMD_FLUSH_FIFO 0x0F
70 1.1 tsubai #define MESH_SEQ_DMA 0x80
71 1.1 tsubai #define MESH_SEQ_TARGET 0x40
72 1.1 tsubai #define MESH_SEQ_ATN 0x20
73 1.1 tsubai #define MESH_SEQ_ACTNEG 0x10
74 1.1 tsubai
75 1.1 tsubai /* INTERRUPT/INTR_MASK register bits */
76 1.1 tsubai #define MESH_INTR_ERROR 0x04
77 1.1 tsubai #define MESH_INTR_EXCEPTION 0x02
78 1.1 tsubai #define MESH_INTR_CMDDONE 0x01
79 1.1 tsubai
80 1.1 tsubai /* EXCEPTION register bits */
81 1.1 tsubai #define MESH_EXC_SELATN 0x20 /* selected and ATN asserted (T) */
82 1.1 tsubai #define MESH_EXC_SELECTED 0x10 /* selected (T) */
83 1.1 tsubai #define MESH_EXC_RESEL 0x08 /* reselected */
84 1.1 tsubai #define MESH_EXC_ARBLOST 0x04 /* arbitration lost */
85 1.1 tsubai #define MESH_EXC_PHASEMM 0x02 /* phase mismatch */
86 1.1 tsubai #define MESH_EXC_SELTO 0x01 /* selection timeout */
87 1.1 tsubai
88 1.2 tsubai #define MESH_EXC_BITMASK \
89 1.2 tsubai "\20\06SELATN\05SELECTED\04RESEL\03ARBLOST\02PHASEMM\01SELTO"
90 1.2 tsubai
91 1.1 tsubai /* ERROR register bits */
92 1.1 tsubai #define MESH_ERR_DISCONNECT 0x40 /* unexpected disconnect */
93 1.1 tsubai #define MESH_ERR_SCSI_RESET 0x20 /* Rst signal asserted */
94 1.1 tsubai #define MESH_ERR_SEQERR 0x10 /* sequence error */
95 1.1 tsubai #define MESH_ERR_PARITY_ERR3 0x08 /* parity error */
96 1.1 tsubai #define MESH_ERR_PARITY_ERR2 0x04
97 1.1 tsubai #define MESH_ERR_PARITY_ERR1 0x02
98 1.1 tsubai #define MESH_ERR_PARITY_ERR0 0x01
99 1.1 tsubai
100 1.2 tsubai #define MESH_ERR_BITMASK \
101 1.2 tsubai "\20\07DISCON\06RESET\05SEQERR\04PAR3\03PAR2\02PAR1\01PAR0"
102 1.2 tsubai
103 1.1 tsubai /* BUS_STATUS0 status bits */
104 1.1 tsubai #define MESH_STATUS0_REQ32 0x80
105 1.1 tsubai #define MESH_STATUS0_ACK32 0x40
106 1.1 tsubai #define MESH_STATUS0_REQ 0x20
107 1.1 tsubai #define MESH_STATUS0_ACK 0x10
108 1.1 tsubai #define MESH_STATUS0_ATN 0x08
109 1.1 tsubai #define MESH_STATUS0_MSG 0x04
110 1.1 tsubai #define MESH_STATUS0_CD 0x02
111 1.1 tsubai #define MESH_STATUS0_IO 0x01
112 1.1 tsubai
113 1.2 tsubai #define MESH_STATUS0_BITMASK "\20\06REQ\05ACK\04ATN\03MSG\02CD\01IO"
114 1.2 tsubai
115 1.1 tsubai /* BUS_STATUS1 status bits */
116 1.1 tsubai #define MESH_STATUS1_RST 0x80
117 1.1 tsubai #define MESH_STATUS1_BSY 0x40
118 1.1 tsubai #define MESH_STATUS1_SEL 0x20
119 1.2 tsubai
120 1.2 tsubai #define MESH_STATUS1_BITMASK "\20\10RST\07BSY\06SEL"
121