wdc_obio.c revision 1.13 1 1.13 bouyer /* $NetBSD: wdc_obio.c,v 1.13 2001/06/15 10:35:26 bouyer Exp $ */
2 1.1 tsubai
3 1.1 tsubai /*-
4 1.1 tsubai * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 1.1 tsubai * All rights reserved.
6 1.1 tsubai *
7 1.1 tsubai * This code is derived from software contributed to The NetBSD Foundation
8 1.1 tsubai * by Charles M. Hannum and by Onno van der Linden.
9 1.1 tsubai *
10 1.1 tsubai * Redistribution and use in source and binary forms, with or without
11 1.1 tsubai * modification, are permitted provided that the following conditions
12 1.1 tsubai * are met:
13 1.1 tsubai * 1. Redistributions of source code must retain the above copyright
14 1.1 tsubai * notice, this list of conditions and the following disclaimer.
15 1.1 tsubai * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 tsubai * notice, this list of conditions and the following disclaimer in the
17 1.1 tsubai * documentation and/or other materials provided with the distribution.
18 1.1 tsubai * 3. All advertising materials mentioning features or use of this software
19 1.1 tsubai * must display the following acknowledgement:
20 1.1 tsubai * This product includes software developed by the NetBSD
21 1.1 tsubai * Foundation, Inc. and its contributors.
22 1.1 tsubai * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 tsubai * contributors may be used to endorse or promote products derived
24 1.1 tsubai * from this software without specific prior written permission.
25 1.1 tsubai *
26 1.1 tsubai * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 tsubai * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 tsubai * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 tsubai * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 tsubai * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 tsubai * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 tsubai * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 tsubai * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 tsubai * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 tsubai * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 tsubai * POSSIBILITY OF SUCH DAMAGE.
37 1.1 tsubai */
38 1.1 tsubai
39 1.1 tsubai #include <sys/param.h>
40 1.1 tsubai #include <sys/systm.h>
41 1.1 tsubai #include <sys/device.h>
42 1.1 tsubai #include <sys/malloc.h>
43 1.1 tsubai
44 1.10 mrg #include <uvm/uvm_extern.h>
45 1.1 tsubai
46 1.1 tsubai #include <machine/bus.h>
47 1.1 tsubai #include <machine/autoconf.h>
48 1.1 tsubai
49 1.9 tsubai #include <dev/ata/atareg.h>
50 1.1 tsubai #include <dev/ata/atavar.h>
51 1.1 tsubai #include <dev/ic/wdcvar.h>
52 1.1 tsubai
53 1.12 matt #include <dev/ofw/openfirm.h>
54 1.12 matt
55 1.1 tsubai #include <macppc/dev/dbdma.h>
56 1.1 tsubai
57 1.1 tsubai #define WDC_REG_NPORTS 8
58 1.1 tsubai #define WDC_AUXREG_OFFSET 0x16
59 1.1 tsubai #define WDC_DEFAULT_PIO_IRQ 13 /* XXX */
60 1.1 tsubai #define WDC_DEFAULT_DMA_IRQ 2 /* XXX */
61 1.1 tsubai
62 1.1 tsubai #define WDC_OPTIONS_DMA 0x01
63 1.1 tsubai
64 1.1 tsubai /*
65 1.1 tsubai * XXX This code currently doesn't even try to allow 32-bit data port use.
66 1.1 tsubai */
67 1.1 tsubai
68 1.1 tsubai struct wdc_obio_softc {
69 1.1 tsubai struct wdc_softc sc_wdcdev;
70 1.1 tsubai struct channel_softc *wdc_chanptr;
71 1.1 tsubai struct channel_softc wdc_channel;
72 1.1 tsubai dbdma_regmap_t *sc_dmareg;
73 1.1 tsubai dbdma_command_t *sc_dmacmd;
74 1.5 tsubai void *sc_ih;
75 1.1 tsubai };
76 1.1 tsubai
77 1.9 tsubai int wdc_obio_probe __P((struct device *, struct cfdata *, void *));
78 1.9 tsubai void wdc_obio_attach __P((struct device *, struct device *, void *));
79 1.9 tsubai int wdc_obio_detach __P((struct device *, int));
80 1.9 tsubai int wdc_obio_dma_init __P((void *, int, int, void *, size_t, int));
81 1.9 tsubai void wdc_obio_dma_start __P((void *, int, int));
82 1.9 tsubai int wdc_obio_dma_finish __P((void *, int, int, int));
83 1.9 tsubai static void adjust_timing __P((struct channel_softc *));
84 1.1 tsubai
85 1.1 tsubai struct cfattach wdc_obio_ca = {
86 1.5 tsubai sizeof(struct wdc_obio_softc), wdc_obio_probe, wdc_obio_attach,
87 1.5 tsubai wdc_obio_detach, wdcactivate
88 1.1 tsubai };
89 1.1 tsubai
90 1.1 tsubai
91 1.1 tsubai int
92 1.1 tsubai wdc_obio_probe(parent, match, aux)
93 1.1 tsubai struct device *parent;
94 1.1 tsubai struct cfdata *match;
95 1.1 tsubai void *aux;
96 1.1 tsubai {
97 1.1 tsubai struct confargs *ca = aux;
98 1.3 tsubai char compat[32];
99 1.1 tsubai
100 1.3 tsubai /* XXX should not use name */
101 1.1 tsubai if (strcmp(ca->ca_name, "ATA") == 0 ||
102 1.1 tsubai strcmp(ca->ca_name, "ata") == 0 ||
103 1.2 tsubai strcmp(ca->ca_name, "ata0") == 0 ||
104 1.1 tsubai strcmp(ca->ca_name, "ide") == 0)
105 1.3 tsubai return 1;
106 1.3 tsubai
107 1.3 tsubai bzero(compat, sizeof(compat));
108 1.3 tsubai OF_getprop(ca->ca_node, "compatible", compat, sizeof(compat));
109 1.6 tsubai if (strcmp(compat, "heathrow-ata") == 0 ||
110 1.6 tsubai strcmp(compat, "keylargo-ata") == 0)
111 1.1 tsubai return 1;
112 1.1 tsubai
113 1.1 tsubai return 0;
114 1.1 tsubai }
115 1.1 tsubai
116 1.1 tsubai void
117 1.1 tsubai wdc_obio_attach(parent, self, aux)
118 1.1 tsubai struct device *parent, *self;
119 1.1 tsubai void *aux;
120 1.1 tsubai {
121 1.1 tsubai struct wdc_obio_softc *sc = (void *)self;
122 1.1 tsubai struct confargs *ca = aux;
123 1.1 tsubai struct channel_softc *chp = &sc->wdc_channel;
124 1.4 tsubai int intr;
125 1.1 tsubai int use_dma = 0;
126 1.7 tsubai char path[80];
127 1.1 tsubai
128 1.1 tsubai if (sc->sc_wdcdev.sc_dev.dv_cfdata->cf_flags & WDC_OPTIONS_DMA) {
129 1.1 tsubai if (ca->ca_nreg >= 16 || ca->ca_nintr == -1)
130 1.1 tsubai use_dma = 1; /* XXX Don't work yet. */
131 1.1 tsubai }
132 1.1 tsubai
133 1.1 tsubai if (ca->ca_nintr >= 4 && ca->ca_nreg >= 8) {
134 1.4 tsubai intr = ca->ca_intr[0];
135 1.4 tsubai printf(" irq %d", intr);
136 1.4 tsubai } else if (ca->ca_nintr == -1) {
137 1.4 tsubai intr = WDC_DEFAULT_PIO_IRQ;
138 1.4 tsubai printf(" irq property not found; using %d", intr);
139 1.4 tsubai } else {
140 1.1 tsubai printf(": couldn't get irq property\n");
141 1.1 tsubai return;
142 1.1 tsubai }
143 1.1 tsubai
144 1.1 tsubai if (use_dma)
145 1.1 tsubai printf(": DMA transfer");
146 1.1 tsubai
147 1.1 tsubai printf("\n");
148 1.1 tsubai
149 1.1 tsubai chp->cmd_iot = chp->ctl_iot =
150 1.1 tsubai macppc_make_bus_space_tag(ca->ca_baseaddr + ca->ca_reg[0], 4);
151 1.1 tsubai
152 1.1 tsubai if (bus_space_map(chp->cmd_iot, 0, WDC_REG_NPORTS, 0, &chp->cmd_ioh) ||
153 1.1 tsubai bus_space_subregion(chp->cmd_iot, chp->cmd_ioh,
154 1.1 tsubai WDC_AUXREG_OFFSET, 1, &chp->ctl_ioh)) {
155 1.1 tsubai printf("%s: couldn't map registers\n",
156 1.1 tsubai sc->sc_wdcdev.sc_dev.dv_xname);
157 1.1 tsubai return;
158 1.1 tsubai }
159 1.1 tsubai #if 0
160 1.1 tsubai chp->data32iot = chp->cmd_iot;
161 1.1 tsubai chp->data32ioh = chp->cmd_ioh;
162 1.1 tsubai #endif
163 1.1 tsubai
164 1.5 tsubai sc->sc_ih = intr_establish(intr, IST_LEVEL, IPL_BIO, wdcintr, chp);
165 1.1 tsubai
166 1.1 tsubai if (use_dma) {
167 1.1 tsubai sc->sc_dmacmd = dbdma_alloc(sizeof(dbdma_command_t) * 20);
168 1.1 tsubai sc->sc_dmareg = mapiodev(ca->ca_baseaddr + ca->ca_reg[2],
169 1.1 tsubai ca->ca_reg[3]);
170 1.1 tsubai sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA;
171 1.13 bouyer sc->sc_wdcdev.DMA_cap = 2;
172 1.13 bouyer #ifdef notyet
173 1.13 bouyer /* Minimum cycle time is 150ns (DMA MODE 1) on ohare. */
174 1.13 bouyer if (ohare) {
175 1.13 bouyer sc->sc_wdcdev.PIO_cap = 3;
176 1.13 bouyer sc->sc_wdcdev.DMA_cap = 1;
177 1.13 bouyer }
178 1.13 bouyer #endif
179 1.1 tsubai }
180 1.13 bouyer sc->sc_wdcdev.PIO_cap = 4;
181 1.13 bouyer sc->sc_wdcdev.cap |= WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_MODE;
182 1.1 tsubai sc->wdc_chanptr = chp;
183 1.1 tsubai sc->sc_wdcdev.channels = &sc->wdc_chanptr;
184 1.1 tsubai sc->sc_wdcdev.nchannels = 1;
185 1.1 tsubai sc->sc_wdcdev.dma_arg = sc;
186 1.1 tsubai sc->sc_wdcdev.dma_init = wdc_obio_dma_init;
187 1.1 tsubai sc->sc_wdcdev.dma_start = wdc_obio_dma_start;
188 1.1 tsubai sc->sc_wdcdev.dma_finish = wdc_obio_dma_finish;
189 1.13 bouyer sc->sc_wdcdev.set_modes = adjust_timing;
190 1.1 tsubai chp->channel = 0;
191 1.1 tsubai chp->wdc = &sc->sc_wdcdev;
192 1.1 tsubai chp->ch_queue = malloc(sizeof(struct channel_queue),
193 1.1 tsubai M_DEVBUF, M_NOWAIT);
194 1.1 tsubai if (chp->ch_queue == NULL) {
195 1.1 tsubai printf("%s: can't allocate memory for command queue",
196 1.1 tsubai sc->sc_wdcdev.sc_dev.dv_xname);
197 1.1 tsubai return;
198 1.7 tsubai }
199 1.7 tsubai
200 1.7 tsubai #define OHARE_FEATURE_REG 0xf3000038
201 1.7 tsubai
202 1.7 tsubai /* XXX Enable wdc1 by feature reg. */
203 1.7 tsubai bzero(path, sizeof(path));
204 1.7 tsubai OF_package_to_path(ca->ca_node, path, sizeof(path));
205 1.7 tsubai if (strcmp(path, "/bandit@F2000000/ohare@10/ata@21000") == 0) {
206 1.7 tsubai u_int x;
207 1.7 tsubai
208 1.7 tsubai x = in32rb(OHARE_FEATURE_REG);
209 1.7 tsubai x |= 8;
210 1.7 tsubai out32rb(OHARE_FEATURE_REG, x);
211 1.1 tsubai }
212 1.1 tsubai
213 1.1 tsubai wdcattach(chp);
214 1.9 tsubai
215 1.9 tsubai /* modify DMA access timings */
216 1.9 tsubai if (use_dma)
217 1.9 tsubai adjust_timing(chp);
218 1.11 wrstuden
219 1.9 tsubai }
220 1.9 tsubai
221 1.9 tsubai /* Multiword DMA transfer timings */
222 1.13 bouyer struct ide_timings {
223 1.9 tsubai int cycle; /* minimum cycle time [ns] */
224 1.9 tsubai int active; /* minimum command active time [ns] */
225 1.13 bouyer };
226 1.13 bouyer static struct ide_timings pio_timing[5] = {
227 1.13 bouyer { 600, 165 }, /* Mode 0 */
228 1.13 bouyer { 383, 125 }, /* 1 */
229 1.13 bouyer { 240, 100 }, /* 2 */
230 1.13 bouyer { 180, 80 }, /* 3 */
231 1.13 bouyer { 120, 70 } /* 4 */
232 1.13 bouyer };
233 1.13 bouyer static struct ide_timings dma_timing[3] = {
234 1.12 matt { 480, 215 }, /* Mode 0 */
235 1.12 matt { 150, 80 }, /* Mode 1 */
236 1.12 matt { 120, 70 }, /* Mode 2 */
237 1.9 tsubai };
238 1.9 tsubai
239 1.9 tsubai #define TIME_TO_TICK(time) howmany((time), 30)
240 1.9 tsubai
241 1.9 tsubai #define CONFIG_REG (0x200 >> 4) /* IDE access timing register */
242 1.9 tsubai
243 1.9 tsubai void
244 1.9 tsubai adjust_timing(chp)
245 1.9 tsubai struct channel_softc *chp;
246 1.9 tsubai {
247 1.13 bouyer struct ata_drive_datas *drvp;
248 1.9 tsubai u_int conf;
249 1.13 bouyer int drive;
250 1.13 bouyer int piomode = -1, dmamode = -1;
251 1.13 bouyer int min_cycle, min_active;
252 1.9 tsubai int cycle_tick, act_tick, inact_tick, half_tick;
253 1.9 tsubai
254 1.9 tsubai
255 1.13 bouyer for (drive = 0; drive < 2; drive++) {
256 1.13 bouyer drvp = &chp->ch_drive[drive];
257 1.13 bouyer if ((drvp->drive_flags & DRIVE) == 0)
258 1.13 bouyer continue;
259 1.13 bouyer if (piomode == -1 || piomode > drvp->PIO_mode)
260 1.13 bouyer piomode = drvp->PIO_mode;
261 1.13 bouyer if (drvp->drive_flags & DRIVE_DMA) {
262 1.13 bouyer if (dmamode == -1 || dmamode > drvp->DMA_mode)
263 1.13 bouyer dmamode = drvp->DMA_mode;
264 1.13 bouyer }
265 1.13 bouyer }
266 1.13 bouyer for (drive = 0; drive < 2; drive++) {
267 1.13 bouyer drvp = &chp->ch_drive[drive];
268 1.13 bouyer if (drvp->drive_flags & DRIVE) {
269 1.13 bouyer drvp->PIO_mode = piomode;
270 1.13 bouyer if (drvp->drive_flags & DRIVE_DMA)
271 1.13 bouyer drvp->DMA_mode = dmamode;
272 1.13 bouyer }
273 1.13 bouyer }
274 1.13 bouyer min_cycle = pio_timing[piomode].cycle;
275 1.13 bouyer min_active = pio_timing[piomode].active;
276 1.9 tsubai
277 1.13 bouyer cycle_tick = TIME_TO_TICK(min_cycle);
278 1.13 bouyer act_tick = TIME_TO_TICK(min_active);
279 1.9 tsubai inact_tick = cycle_tick - act_tick - 1;
280 1.9 tsubai if (inact_tick < 1)
281 1.9 tsubai inact_tick = 1;
282 1.13 bouyer conf = (inact_tick << 5) | act_tick;
283 1.13 bouyer if (dmamode != -1) {
284 1.13 bouyer /* there are active DMA mode */
285 1.13 bouyer
286 1.13 bouyer min_cycle = dma_timing[dmamode].cycle;
287 1.13 bouyer min_active = dma_timing[dmamode].active;
288 1.13 bouyer
289 1.13 bouyer cycle_tick = TIME_TO_TICK(min_cycle);
290 1.13 bouyer act_tick = TIME_TO_TICK(min_active);
291 1.13 bouyer inact_tick = cycle_tick - act_tick - 1;
292 1.13 bouyer if (inact_tick < 1)
293 1.13 bouyer inact_tick = 1;
294 1.13 bouyer half_tick = 0; /* XXX */
295 1.13 bouyer conf |=
296 1.13 bouyer (half_tick << 21) | (inact_tick << 16) | (act_tick << 11);
297 1.13 bouyer }
298 1.9 tsubai bus_space_write_4(chp->cmd_iot, chp->cmd_ioh, CONFIG_REG, conf);
299 1.9 tsubai #if 0
300 1.9 tsubai printf("conf = 0x%x, cyc = %d (%d ns), act = %d (%d ns), inact = %d\n",
301 1.13 bouyer conf, cycle_tick, min_cycle, act_tick, min_active, inact_tick);
302 1.9 tsubai #endif
303 1.13 bouyer wdc_print_modes(chp);
304 1.5 tsubai }
305 1.5 tsubai
306 1.5 tsubai int
307 1.5 tsubai wdc_obio_detach(self, flags)
308 1.5 tsubai struct device *self;
309 1.5 tsubai int flags;
310 1.5 tsubai {
311 1.5 tsubai struct wdc_obio_softc *sc = (void *)self;
312 1.5 tsubai int error;
313 1.5 tsubai
314 1.5 tsubai if ((error = wdcdetach(self, flags)) != 0)
315 1.5 tsubai return error;
316 1.5 tsubai
317 1.5 tsubai intr_disestablish(sc->sc_ih);
318 1.5 tsubai
319 1.5 tsubai free(sc->wdc_channel.ch_queue, M_DEVBUF);
320 1.5 tsubai
321 1.5 tsubai /* Unmap our i/o space. */
322 1.5 tsubai bus_space_unmap(chp->cmd_iot, chp->cmd_ioh, WDC_REG_NPORTS);
323 1.5 tsubai
324 1.5 tsubai /* Unmap DMA registers. */
325 1.5 tsubai /* XXX unmapiodev(sc->sc_dmareg); */
326 1.5 tsubai /* XXX free(sc->sc_dmacmd); */
327 1.5 tsubai
328 1.5 tsubai return 0;
329 1.1 tsubai }
330 1.1 tsubai
331 1.9 tsubai int
332 1.1 tsubai wdc_obio_dma_init(v, channel, drive, databuf, datalen, read)
333 1.1 tsubai void *v;
334 1.1 tsubai void *databuf;
335 1.1 tsubai size_t datalen;
336 1.1 tsubai int read;
337 1.1 tsubai {
338 1.1 tsubai struct wdc_obio_softc *sc = v;
339 1.1 tsubai vaddr_t va = (vaddr_t)databuf;
340 1.1 tsubai dbdma_command_t *cmdp;
341 1.4 tsubai u_int cmd, offset;
342 1.1 tsubai
343 1.1 tsubai cmdp = sc->sc_dmacmd;
344 1.1 tsubai cmd = read ? DBDMA_CMD_IN_MORE : DBDMA_CMD_OUT_MORE;
345 1.4 tsubai
346 1.4 tsubai offset = va & PGOFSET;
347 1.4 tsubai
348 1.4 tsubai /* if va is not page-aligned, setup the first page */
349 1.4 tsubai if (offset != 0) {
350 1.4 tsubai int rest = NBPG - offset; /* the rest of the page */
351 1.4 tsubai
352 1.4 tsubai if (datalen > rest) { /* if continues to next page */
353 1.4 tsubai DBDMA_BUILD(cmdp, cmd, 0, rest, vtophys(va),
354 1.4 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER,
355 1.4 tsubai DBDMA_BRANCH_NEVER);
356 1.4 tsubai datalen -= rest;
357 1.4 tsubai va += rest;
358 1.4 tsubai cmdp++;
359 1.4 tsubai }
360 1.4 tsubai }
361 1.4 tsubai
362 1.4 tsubai /* now va is page-aligned */
363 1.1 tsubai while (datalen > NBPG) {
364 1.1 tsubai DBDMA_BUILD(cmdp, cmd, 0, NBPG, vtophys(va),
365 1.1 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
366 1.1 tsubai datalen -= NBPG;
367 1.1 tsubai va += NBPG;
368 1.1 tsubai cmdp++;
369 1.1 tsubai }
370 1.1 tsubai
371 1.1 tsubai /* the last page (datalen <= NBPG here) */
372 1.1 tsubai cmd = read ? DBDMA_CMD_IN_LAST : DBDMA_CMD_OUT_LAST;
373 1.1 tsubai DBDMA_BUILD(cmdp, cmd, 0, datalen, vtophys(va),
374 1.4 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
375 1.1 tsubai cmdp++;
376 1.1 tsubai
377 1.1 tsubai DBDMA_BUILD(cmdp, DBDMA_CMD_STOP, 0, 0, 0,
378 1.1 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
379 1.1 tsubai
380 1.1 tsubai return 0;
381 1.1 tsubai }
382 1.1 tsubai
383 1.9 tsubai void
384 1.8 tsubai wdc_obio_dma_start(v, channel, drive)
385 1.1 tsubai void *v;
386 1.1 tsubai int channel, drive;
387 1.1 tsubai {
388 1.1 tsubai struct wdc_obio_softc *sc = v;
389 1.1 tsubai
390 1.1 tsubai dbdma_start(sc->sc_dmareg, sc->sc_dmacmd);
391 1.1 tsubai }
392 1.1 tsubai
393 1.9 tsubai int
394 1.1 tsubai wdc_obio_dma_finish(v, channel, drive, read)
395 1.1 tsubai void *v;
396 1.1 tsubai int channel, drive;
397 1.1 tsubai int read;
398 1.1 tsubai {
399 1.4 tsubai struct wdc_obio_softc *sc = v;
400 1.4 tsubai
401 1.4 tsubai dbdma_stop(sc->sc_dmareg);
402 1.1 tsubai return 0;
403 1.1 tsubai }
404