Home | History | Annotate | Line # | Download | only in dev
wdc_obio.c revision 1.25.2.2
      1  1.25.2.2     skrll /*	$NetBSD: wdc_obio.c,v 1.25.2.2 2004/08/25 06:57:19 skrll Exp $	*/
      2       1.1    tsubai 
      3       1.1    tsubai /*-
      4  1.25.2.1     skrll  * Copyright (c) 1998, 2003 The NetBSD Foundation, Inc.
      5       1.1    tsubai  * All rights reserved.
      6       1.1    tsubai  *
      7       1.1    tsubai  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1    tsubai  * by Charles M. Hannum and by Onno van der Linden.
      9       1.1    tsubai  *
     10       1.1    tsubai  * Redistribution and use in source and binary forms, with or without
     11       1.1    tsubai  * modification, are permitted provided that the following conditions
     12       1.1    tsubai  * are met:
     13       1.1    tsubai  * 1. Redistributions of source code must retain the above copyright
     14       1.1    tsubai  *    notice, this list of conditions and the following disclaimer.
     15       1.1    tsubai  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1    tsubai  *    notice, this list of conditions and the following disclaimer in the
     17       1.1    tsubai  *    documentation and/or other materials provided with the distribution.
     18       1.1    tsubai  * 3. All advertising materials mentioning features or use of this software
     19       1.1    tsubai  *    must display the following acknowledgement:
     20       1.1    tsubai  *        This product includes software developed by the NetBSD
     21       1.1    tsubai  *        Foundation, Inc. and its contributors.
     22       1.1    tsubai  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.1    tsubai  *    contributors may be used to endorse or promote products derived
     24       1.1    tsubai  *    from this software without specific prior written permission.
     25       1.1    tsubai  *
     26       1.1    tsubai  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.1    tsubai  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.1    tsubai  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.1    tsubai  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.1    tsubai  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.1    tsubai  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.1    tsubai  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.1    tsubai  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.1    tsubai  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.1    tsubai  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.1    tsubai  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1    tsubai  */
     38       1.1    tsubai 
     39  1.25.2.1     skrll #include <sys/cdefs.h>
     40  1.25.2.2     skrll __KERNEL_RCSID(0, "$NetBSD: wdc_obio.c,v 1.25.2.2 2004/08/25 06:57:19 skrll Exp $");
     41  1.25.2.1     skrll 
     42       1.1    tsubai #include <sys/param.h>
     43       1.1    tsubai #include <sys/systm.h>
     44       1.1    tsubai #include <sys/device.h>
     45       1.1    tsubai #include <sys/malloc.h>
     46       1.1    tsubai 
     47      1.10       mrg #include <uvm/uvm_extern.h>
     48       1.1    tsubai 
     49       1.1    tsubai #include <machine/bus.h>
     50       1.1    tsubai #include <machine/autoconf.h>
     51       1.1    tsubai 
     52       1.9    tsubai #include <dev/ata/atareg.h>
     53       1.1    tsubai #include <dev/ata/atavar.h>
     54       1.1    tsubai #include <dev/ic/wdcvar.h>
     55       1.1    tsubai 
     56      1.12      matt #include <dev/ofw/openfirm.h>
     57      1.12      matt 
     58       1.1    tsubai #include <macppc/dev/dbdma.h>
     59       1.1    tsubai 
     60       1.1    tsubai #define WDC_REG_NPORTS		8
     61       1.1    tsubai #define WDC_AUXREG_OFFSET	0x16
     62       1.1    tsubai #define WDC_DEFAULT_PIO_IRQ	13	/* XXX */
     63       1.1    tsubai #define WDC_DEFAULT_DMA_IRQ	2	/* XXX */
     64       1.1    tsubai 
     65       1.1    tsubai #define WDC_OPTIONS_DMA 0x01
     66       1.1    tsubai 
     67       1.1    tsubai /*
     68       1.1    tsubai  * XXX This code currently doesn't even try to allow 32-bit data port use.
     69       1.1    tsubai  */
     70       1.1    tsubai 
     71       1.1    tsubai struct wdc_obio_softc {
     72       1.1    tsubai 	struct wdc_softc sc_wdcdev;
     73  1.25.2.2     skrll 	struct ata_channel *sc_chanptr;
     74  1.25.2.2     skrll 	struct ata_channel sc_channel;
     75  1.25.2.2     skrll 	struct ata_queue sc_chqueue;
     76  1.25.2.2     skrll 	struct wdc_regs sc_wdc_regs;
     77       1.1    tsubai 	dbdma_regmap_t *sc_dmareg;
     78       1.1    tsubai 	dbdma_command_t	*sc_dmacmd;
     79      1.18       dbj 	u_int sc_dmaconf[2];	/* per target value of CONFIG_REG */
     80       1.5    tsubai 	void *sc_ih;
     81       1.1    tsubai };
     82       1.1    tsubai 
     83       1.9    tsubai int wdc_obio_probe __P((struct device *, struct cfdata *, void *));
     84       1.9    tsubai void wdc_obio_attach __P((struct device *, struct device *, void *));
     85       1.9    tsubai int wdc_obio_detach __P((struct device *, int));
     86       1.9    tsubai int wdc_obio_dma_init __P((void *, int, int, void *, size_t, int));
     87       1.9    tsubai void wdc_obio_dma_start __P((void *, int, int));
     88       1.9    tsubai int wdc_obio_dma_finish __P((void *, int, int, int));
     89      1.18       dbj 
     90  1.25.2.2     skrll static void wdc_obio_select __P((struct ata_channel *, int));
     91  1.25.2.2     skrll static void adjust_timing __P((struct ata_channel *));
     92  1.25.2.2     skrll static void ata4_adjust_timing __P((struct ata_channel *));
     93       1.1    tsubai 
     94      1.22   thorpej CFATTACH_DECL(wdc_obio, sizeof(struct wdc_obio_softc),
     95      1.22   thorpej     wdc_obio_probe, wdc_obio_attach, wdc_obio_detach, wdcactivate);
     96       1.1    tsubai 
     97       1.1    tsubai int
     98       1.1    tsubai wdc_obio_probe(parent, match, aux)
     99       1.1    tsubai 	struct device *parent;
    100       1.1    tsubai 	struct cfdata *match;
    101       1.1    tsubai 	void *aux;
    102       1.1    tsubai {
    103       1.1    tsubai 	struct confargs *ca = aux;
    104       1.3    tsubai 	char compat[32];
    105       1.1    tsubai 
    106       1.3    tsubai 	/* XXX should not use name */
    107       1.1    tsubai 	if (strcmp(ca->ca_name, "ATA") == 0 ||
    108       1.1    tsubai 	    strcmp(ca->ca_name, "ata") == 0 ||
    109       1.2    tsubai 	    strcmp(ca->ca_name, "ata0") == 0 ||
    110       1.1    tsubai 	    strcmp(ca->ca_name, "ide") == 0)
    111       1.3    tsubai 		return 1;
    112       1.3    tsubai 
    113      1.14       wiz 	memset(compat, 0, sizeof(compat));
    114       1.3    tsubai 	OF_getprop(ca->ca_node, "compatible", compat, sizeof(compat));
    115       1.6    tsubai 	if (strcmp(compat, "heathrow-ata") == 0 ||
    116       1.6    tsubai 	    strcmp(compat, "keylargo-ata") == 0)
    117       1.1    tsubai 		return 1;
    118       1.1    tsubai 
    119       1.1    tsubai 	return 0;
    120       1.1    tsubai }
    121       1.1    tsubai 
    122       1.1    tsubai void
    123       1.1    tsubai wdc_obio_attach(parent, self, aux)
    124       1.1    tsubai 	struct device *parent, *self;
    125       1.1    tsubai 	void *aux;
    126       1.1    tsubai {
    127       1.1    tsubai 	struct wdc_obio_softc *sc = (void *)self;
    128  1.25.2.2     skrll 	struct wdc_regs *wdr;
    129       1.1    tsubai 	struct confargs *ca = aux;
    130  1.25.2.2     skrll 	struct ata_channel *chp = &sc->sc_channel;
    131  1.25.2.1     skrll 	int intr, i;
    132       1.1    tsubai 	int use_dma = 0;
    133       1.7    tsubai 	char path[80];
    134       1.1    tsubai 
    135  1.25.2.2     skrll 	if (sc->sc_wdcdev.sc_atac.atac_dev.dv_cfdata->cf_flags & WDC_OPTIONS_DMA) {
    136       1.1    tsubai 		if (ca->ca_nreg >= 16 || ca->ca_nintr == -1)
    137       1.1    tsubai 			use_dma = 1;	/* XXX Don't work yet. */
    138       1.1    tsubai 	}
    139       1.1    tsubai 
    140       1.1    tsubai 	if (ca->ca_nintr >= 4 && ca->ca_nreg >= 8) {
    141       1.4    tsubai 		intr = ca->ca_intr[0];
    142       1.4    tsubai 		printf(" irq %d", intr);
    143       1.4    tsubai 	} else if (ca->ca_nintr == -1) {
    144       1.4    tsubai 		intr = WDC_DEFAULT_PIO_IRQ;
    145       1.4    tsubai 		printf(" irq property not found; using %d", intr);
    146       1.4    tsubai 	} else {
    147       1.1    tsubai 		printf(": couldn't get irq property\n");
    148       1.1    tsubai 		return;
    149       1.1    tsubai 	}
    150       1.1    tsubai 
    151       1.1    tsubai 	if (use_dma)
    152       1.1    tsubai 		printf(": DMA transfer");
    153       1.1    tsubai 
    154       1.1    tsubai 	printf("\n");
    155       1.1    tsubai 
    156  1.25.2.2     skrll 	sc->sc_wdcdev.regs = wdr = &sc->sc_wdc_regs;
    157  1.25.2.2     skrll 
    158  1.25.2.2     skrll 	wdr->cmd_iot = wdr->ctl_iot =
    159       1.1    tsubai 		macppc_make_bus_space_tag(ca->ca_baseaddr + ca->ca_reg[0], 4);
    160       1.1    tsubai 
    161  1.25.2.2     skrll 	if (bus_space_map(wdr->cmd_iot, 0, WDC_REG_NPORTS, 0,
    162  1.25.2.2     skrll 	    &wdr->cmd_baseioh) ||
    163  1.25.2.2     skrll 	    bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh,
    164  1.25.2.2     skrll 			WDC_AUXREG_OFFSET, 1, &wdr->ctl_ioh)) {
    165       1.1    tsubai 		printf("%s: couldn't map registers\n",
    166  1.25.2.2     skrll 			sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    167       1.1    tsubai 		return;
    168       1.1    tsubai 	}
    169  1.25.2.1     skrll 	for (i = 0; i < WDC_NREG; i++) {
    170  1.25.2.2     skrll 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    171  1.25.2.2     skrll 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    172  1.25.2.2     skrll 			bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    173  1.25.2.1     skrll 			    WDC_REG_NPORTS);
    174  1.25.2.1     skrll 			printf("%s: couldn't subregion registers\n",
    175  1.25.2.2     skrll 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    176  1.25.2.1     skrll 			return;
    177  1.25.2.1     skrll 		}
    178  1.25.2.1     skrll 	}
    179       1.1    tsubai #if 0
    180  1.25.2.2     skrll 	wdr->data32iot = wdr->cmd_iot;
    181  1.25.2.2     skrll 	wdr->data32ioh = wdr->cmd_ioh;
    182       1.1    tsubai #endif
    183       1.1    tsubai 
    184       1.5    tsubai 	sc->sc_ih = intr_establish(intr, IST_LEVEL, IPL_BIO, wdcintr, chp);
    185       1.1    tsubai 
    186       1.1    tsubai 	if (use_dma) {
    187       1.1    tsubai 		sc->sc_dmacmd = dbdma_alloc(sizeof(dbdma_command_t) * 20);
    188       1.1    tsubai 		sc->sc_dmareg = mapiodev(ca->ca_baseaddr + ca->ca_reg[2],
    189       1.1    tsubai 					 ca->ca_reg[3]);
    190  1.25.2.2     skrll 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    191  1.25.2.2     skrll 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    192      1.16    bouyer 		if (strcmp(ca->ca_name, "ata-4") == 0) {
    193  1.25.2.2     skrll 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    194  1.25.2.2     skrll 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    195  1.25.2.2     skrll 			sc->sc_wdcdev.sc_atac.atac_set_modes = ata4_adjust_timing;
    196      1.16    bouyer 		} else {
    197  1.25.2.2     skrll 			sc->sc_wdcdev.sc_atac.atac_set_modes = adjust_timing;
    198      1.16    bouyer 		}
    199      1.13    bouyer #ifdef notyet
    200      1.13    bouyer 		/* Minimum cycle time is 150ns (DMA MODE 1) on ohare. */
    201      1.13    bouyer 		if (ohare) {
    202  1.25.2.2     skrll 			sc->sc_wdcdev.sc_atac.atac_pio_cap = 3;
    203  1.25.2.2     skrll 			sc->sc_wdcdev.sc_atac.atac_dma_cap = 1;
    204      1.13    bouyer 		}
    205      1.13    bouyer #endif
    206      1.17    bouyer 	} else {
    207      1.24       wiz 		/* all non-DMA controllers can use adjust_timing */
    208  1.25.2.2     skrll 		sc->sc_wdcdev.sc_atac.atac_set_modes = adjust_timing;
    209       1.1    tsubai 	}
    210      1.17    bouyer 
    211  1.25.2.2     skrll 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    212  1.25.2.2     skrll 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
    213  1.25.2.2     skrll 	sc->sc_chanptr = chp;
    214  1.25.2.2     skrll 	sc->sc_wdcdev.sc_atac.atac_channels = &sc->sc_chanptr;
    215  1.25.2.2     skrll 	sc->sc_wdcdev.sc_atac.atac_nchannels = 1;
    216       1.1    tsubai 	sc->sc_wdcdev.dma_arg = sc;
    217       1.1    tsubai 	sc->sc_wdcdev.dma_init = wdc_obio_dma_init;
    218       1.1    tsubai 	sc->sc_wdcdev.dma_start = wdc_obio_dma_start;
    219       1.1    tsubai 	sc->sc_wdcdev.dma_finish = wdc_obio_dma_finish;
    220  1.25.2.1     skrll 	chp->ch_channel = 0;
    221  1.25.2.2     skrll 	chp->ch_atac = &sc->sc_wdcdev.sc_atac;
    222  1.25.2.2     skrll 	chp->ch_queue = &sc->sc_chqueue;
    223  1.25.2.2     skrll 
    224  1.25.2.2     skrll 	wdc_init_shadow_regs(chp);
    225       1.7    tsubai 
    226       1.7    tsubai #define OHARE_FEATURE_REG	0xf3000038
    227       1.7    tsubai 
    228       1.7    tsubai 	/* XXX Enable wdc1 by feature reg. */
    229      1.14       wiz 	memset(path, 0, sizeof(path));
    230       1.7    tsubai 	OF_package_to_path(ca->ca_node, path, sizeof(path));
    231       1.7    tsubai 	if (strcmp(path, "/bandit@F2000000/ohare@10/ata@21000") == 0) {
    232       1.7    tsubai 		u_int x;
    233       1.7    tsubai 
    234       1.7    tsubai 		x = in32rb(OHARE_FEATURE_REG);
    235       1.7    tsubai 		x |= 8;
    236       1.7    tsubai 		out32rb(OHARE_FEATURE_REG, x);
    237       1.1    tsubai 	}
    238       1.1    tsubai 
    239       1.1    tsubai 	wdcattach(chp);
    240       1.9    tsubai }
    241       1.9    tsubai 
    242       1.9    tsubai /* Multiword DMA transfer timings */
    243      1.13    bouyer struct ide_timings {
    244       1.9    tsubai 	int cycle;	/* minimum cycle time [ns] */
    245       1.9    tsubai 	int active;	/* minimum command active time [ns] */
    246      1.13    bouyer };
    247      1.13    bouyer static struct ide_timings pio_timing[5] = {
    248      1.19       dbj 	{ 600, 180 },    /* Mode 0 */
    249      1.19       dbj 	{ 390, 150 },    /*      1 */
    250      1.19       dbj 	{ 240, 105 },    /*      2 */
    251      1.19       dbj 	{ 180,  90 },    /*      3 */
    252      1.19       dbj 	{ 120,  75 }     /*      4 */
    253      1.13    bouyer };
    254      1.13    bouyer static struct ide_timings dma_timing[3] = {
    255      1.19       dbj 	{ 480, 240 },	/* Mode 0 */
    256      1.19       dbj 	{ 165,  90 },	/* Mode 1 */
    257      1.19       dbj 	{ 120,  75 }	/* Mode 2 */
    258       1.9    tsubai };
    259       1.9    tsubai 
    260      1.16    bouyer static struct ide_timings udma_timing[5] = {
    261      1.19       dbj 	{120, 180},	/* Mode 0 */
    262      1.19       dbj 	{ 90, 150},	/* Mode 1 */
    263      1.19       dbj 	{ 60, 120},	/* Mode 2 */
    264      1.19       dbj 	{ 45, 90},	/* Mode 3 */
    265      1.19       dbj 	{ 30, 90}	/* Mode 4 */
    266      1.16    bouyer };
    267      1.16    bouyer 
    268       1.9    tsubai #define TIME_TO_TICK(time) howmany((time), 30)
    269      1.16    bouyer #define PIO_REC_OFFSET 4
    270      1.16    bouyer #define PIO_REC_MIN 1
    271      1.16    bouyer #define PIO_ACT_MIN 1
    272      1.16    bouyer #define DMA_REC_OFFSET 1
    273      1.16    bouyer #define DMA_REC_MIN 1
    274      1.16    bouyer #define DMA_ACT_MIN 1
    275      1.16    bouyer 
    276      1.18       dbj #define ATA4_TIME_TO_TICK(time)  howmany((time), 15) /* 15 ns clock */
    277      1.16    bouyer 
    278      1.18       dbj #define CONFIG_REG (0x200 >> 4)		/* IDE access timing register */
    279       1.9    tsubai 
    280      1.18       dbj void
    281      1.18       dbj wdc_obio_select(chp, drive)
    282  1.25.2.2     skrll 	struct ata_channel *chp;
    283      1.18       dbj 	int drive;
    284      1.18       dbj {
    285  1.25.2.2     skrll 	struct wdc_obio_softc *sc = (struct wdc_obio_softc *)chp->ch_atac;
    286  1.25.2.2     skrll 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
    287  1.25.2.2     skrll 
    288  1.25.2.2     skrll 	bus_space_write_4(wdr->cmd_iot, wdr->cmd_baseioh,
    289      1.18       dbj 			CONFIG_REG, sc->sc_dmaconf[drive]);
    290      1.18       dbj }
    291       1.9    tsubai 
    292       1.9    tsubai void
    293       1.9    tsubai adjust_timing(chp)
    294  1.25.2.2     skrll 	struct ata_channel *chp;
    295       1.9    tsubai {
    296  1.25.2.2     skrll 	struct wdc_obio_softc *sc = (struct wdc_obio_softc *)chp->ch_atac;
    297      1.13    bouyer 	int drive;
    298  1.25.2.1     skrll 	int min_cycle = 0, min_active = 0;
    299  1.25.2.1     skrll 	int cycle_tick = 0, act_tick = 0, inact_tick = 0, half_tick;
    300       1.9    tsubai 
    301      1.13    bouyer 	for (drive = 0; drive < 2; drive++) {
    302      1.18       dbj 		u_int conf = 0;
    303      1.18       dbj 		struct ata_drive_datas *drvp;
    304      1.18       dbj 
    305      1.13    bouyer 		drvp = &chp->ch_drive[drive];
    306      1.18       dbj 		/* set up pio mode timings */
    307      1.18       dbj 		if (drvp->drive_flags & DRIVE) {
    308      1.18       dbj 			int piomode = drvp->PIO_mode;
    309      1.18       dbj 			min_cycle = pio_timing[piomode].cycle;
    310      1.18       dbj 			min_active = pio_timing[piomode].active;
    311      1.18       dbj 
    312      1.18       dbj 			cycle_tick = TIME_TO_TICK(min_cycle);
    313      1.18       dbj 			act_tick = TIME_TO_TICK(min_active);
    314      1.18       dbj 			if (act_tick < PIO_ACT_MIN)
    315      1.18       dbj 				act_tick = PIO_ACT_MIN;
    316      1.18       dbj 			inact_tick = cycle_tick - act_tick - PIO_REC_OFFSET;
    317      1.18       dbj 			if (inact_tick < PIO_REC_MIN)
    318      1.18       dbj 				inact_tick = PIO_REC_MIN;
    319      1.18       dbj 			/* mask: 0x000007ff */
    320      1.18       dbj 			conf |= (inact_tick << 5) | act_tick;
    321      1.18       dbj 		}
    322      1.24       wiz 		/* Set up DMA mode timings */
    323      1.13    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
    324      1.18       dbj 			int dmamode = drvp->DMA_mode;
    325      1.18       dbj 			min_cycle = dma_timing[dmamode].cycle;
    326      1.18       dbj 			min_active = dma_timing[dmamode].active;
    327      1.18       dbj 			cycle_tick = TIME_TO_TICK(min_cycle);
    328      1.18       dbj 			act_tick = TIME_TO_TICK(min_active);
    329      1.18       dbj 			inact_tick = cycle_tick - act_tick - DMA_REC_OFFSET;
    330      1.18       dbj 			if (inact_tick < DMA_REC_MIN)
    331      1.18       dbj 				inact_tick = DMA_REC_MIN;
    332      1.18       dbj 			half_tick = 0;	/* XXX */
    333      1.18       dbj 			/* mask: 0xfffff800 */
    334      1.18       dbj 			conf |=
    335      1.18       dbj 					(half_tick << 21) |
    336      1.18       dbj 					(inact_tick << 16) | (act_tick << 11);
    337      1.13    bouyer 		}
    338      1.20    bouyer #ifdef DEBUG
    339      1.18       dbj 		if (conf) {
    340      1.18       dbj 			printf("conf[%d] = 0x%x, cyc = %d (%d ns), act = %d (%d ns), inact = %d\n",
    341      1.18       dbj 					drive, conf, cycle_tick, min_cycle, act_tick, min_active, inact_tick);
    342      1.18       dbj 		}
    343      1.20    bouyer #endif
    344      1.18       dbj 		sc->sc_dmaconf[drive] = conf;
    345      1.13    bouyer 	}
    346      1.18       dbj 	sc->sc_wdcdev.select = 0;
    347      1.18       dbj 	if (sc->sc_dmaconf[0]) {
    348      1.18       dbj 		wdc_obio_select(chp,0);
    349  1.25.2.2     skrll 		if (sc->sc_dmaconf[1] &&
    350  1.25.2.2     skrll 		    (sc->sc_dmaconf[0] != sc->sc_dmaconf[1])) {
    351      1.18       dbj 			sc->sc_wdcdev.select = wdc_obio_select;
    352      1.13    bouyer 		}
    353      1.18       dbj 	} else if (sc->sc_dmaconf[1]) {
    354      1.18       dbj 		wdc_obio_select(chp,1);
    355      1.13    bouyer 	}
    356      1.16    bouyer }
    357      1.16    bouyer 
    358      1.16    bouyer void
    359      1.16    bouyer ata4_adjust_timing(chp)
    360  1.25.2.2     skrll 	struct ata_channel *chp;
    361      1.16    bouyer {
    362  1.25.2.2     skrll 	struct wdc_obio_softc *sc = (struct wdc_obio_softc *)chp->ch_atac;
    363      1.16    bouyer 	int drive;
    364  1.25.2.1     skrll 	int min_cycle = 0, min_active = 0;
    365  1.25.2.1     skrll 	int cycle_tick = 0, act_tick = 0, inact_tick = 0;
    366      1.16    bouyer 
    367      1.18       dbj 	for (drive = 0; drive < 2; drive++) {
    368      1.18       dbj 		u_int conf = 0;
    369      1.18       dbj 		struct ata_drive_datas *drvp;
    370      1.16    bouyer 
    371      1.16    bouyer 		drvp = &chp->ch_drive[drive];
    372      1.18       dbj 		/* set up pio mode timings */
    373      1.18       dbj 
    374      1.18       dbj 		if (drvp->drive_flags & DRIVE) {
    375      1.18       dbj 			int piomode = drvp->PIO_mode;
    376      1.18       dbj 			min_cycle = pio_timing[piomode].cycle;
    377      1.18       dbj 			min_active = pio_timing[piomode].active;
    378      1.18       dbj 
    379      1.18       dbj 			cycle_tick = ATA4_TIME_TO_TICK(min_cycle);
    380      1.18       dbj 			act_tick = ATA4_TIME_TO_TICK(min_active);
    381      1.18       dbj 			inact_tick = cycle_tick - act_tick;
    382      1.18       dbj 			/* mask: 0x000003ff */
    383      1.18       dbj 			conf |= (inact_tick << 5) | act_tick;
    384      1.18       dbj 		}
    385      1.18       dbj 		/* set up dma mode timings */
    386      1.16    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
    387      1.18       dbj 			int dmamode = drvp->DMA_mode;
    388      1.18       dbj 			min_cycle = dma_timing[dmamode].cycle;
    389      1.18       dbj 			min_active = dma_timing[dmamode].active;
    390      1.18       dbj 			cycle_tick = ATA4_TIME_TO_TICK(min_cycle);
    391      1.18       dbj 			act_tick = ATA4_TIME_TO_TICK(min_active);
    392      1.18       dbj 			inact_tick = cycle_tick - act_tick;
    393      1.18       dbj 			/* mask: 0x001ffc00 */
    394      1.18       dbj 			conf |= (act_tick << 10) | (inact_tick << 15);
    395      1.16    bouyer 		}
    396      1.18       dbj 		/* set up udma mode timings */
    397      1.16    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    398      1.18       dbj 			int udmamode = drvp->UDMA_mode;
    399      1.18       dbj 			min_cycle = udma_timing[udmamode].cycle;
    400      1.18       dbj 			min_active = udma_timing[udmamode].active;
    401      1.18       dbj 			act_tick = ATA4_TIME_TO_TICK(min_active);
    402      1.18       dbj 			cycle_tick = ATA4_TIME_TO_TICK(min_cycle);
    403      1.18       dbj 			/* mask: 0x1ff00000 */
    404      1.18       dbj 			conf |= (cycle_tick << 21) | (act_tick << 25) | 0x100000;
    405      1.18       dbj 		}
    406      1.20    bouyer #ifdef DEBUG
    407      1.18       dbj 		if (conf) {
    408      1.18       dbj 			printf("ata4 conf[%d] = 0x%x, cyc = %d (%d ns), act = %d (%d ns), inact = %d\n",
    409      1.18       dbj 					drive, conf, cycle_tick, min_cycle, act_tick, min_active, inact_tick);
    410      1.16    bouyer 		}
    411      1.20    bouyer #endif
    412      1.18       dbj 		sc->sc_dmaconf[drive] = conf;
    413      1.16    bouyer 	}
    414      1.18       dbj 	sc->sc_wdcdev.select = 0;
    415      1.18       dbj 	if (sc->sc_dmaconf[0]) {
    416      1.18       dbj 		wdc_obio_select(chp,0);
    417  1.25.2.2     skrll 		if (sc->sc_dmaconf[1] &&
    418  1.25.2.2     skrll 		    (sc->sc_dmaconf[0] != sc->sc_dmaconf[1])) {
    419      1.18       dbj 			sc->sc_wdcdev.select = wdc_obio_select;
    420      1.16    bouyer 		}
    421      1.18       dbj 	} else if (sc->sc_dmaconf[1]) {
    422      1.18       dbj 		wdc_obio_select(chp,1);
    423      1.16    bouyer 	}
    424       1.5    tsubai }
    425       1.5    tsubai 
    426       1.5    tsubai int
    427       1.5    tsubai wdc_obio_detach(self, flags)
    428       1.5    tsubai 	struct device *self;
    429       1.5    tsubai 	int flags;
    430       1.5    tsubai {
    431       1.5    tsubai 	struct wdc_obio_softc *sc = (void *)self;
    432       1.5    tsubai 	int error;
    433       1.5    tsubai 
    434       1.5    tsubai 	if ((error = wdcdetach(self, flags)) != 0)
    435       1.5    tsubai 		return error;
    436       1.5    tsubai 
    437       1.5    tsubai 	intr_disestablish(sc->sc_ih);
    438       1.5    tsubai 
    439       1.5    tsubai 	/* Unmap our i/o space. */
    440  1.25.2.2     skrll 	bus_space_unmap(sc->sc_wdcdev.regs->cmd_iot,
    441  1.25.2.2     skrll 			sc->sc_wdcdev.regs->cmd_ioh, WDC_REG_NPORTS);
    442       1.5    tsubai 
    443       1.5    tsubai 	/* Unmap DMA registers. */
    444       1.5    tsubai 	/* XXX unmapiodev(sc->sc_dmareg); */
    445       1.5    tsubai 	/* XXX free(sc->sc_dmacmd); */
    446       1.5    tsubai 
    447       1.5    tsubai 	return 0;
    448       1.1    tsubai }
    449       1.1    tsubai 
    450       1.9    tsubai int
    451      1.25  hamajima wdc_obio_dma_init(v, channel, drive, databuf, datalen, flags)
    452       1.1    tsubai 	void *v;
    453       1.1    tsubai 	void *databuf;
    454       1.1    tsubai 	size_t datalen;
    455      1.25  hamajima 	int flags;
    456       1.1    tsubai {
    457       1.1    tsubai 	struct wdc_obio_softc *sc = v;
    458       1.1    tsubai 	vaddr_t va = (vaddr_t)databuf;
    459       1.1    tsubai 	dbdma_command_t *cmdp;
    460       1.4    tsubai 	u_int cmd, offset;
    461      1.25  hamajima 	int read = flags & WDC_DMA_READ;
    462       1.1    tsubai 
    463       1.1    tsubai 	cmdp = sc->sc_dmacmd;
    464       1.1    tsubai 	cmd = read ? DBDMA_CMD_IN_MORE : DBDMA_CMD_OUT_MORE;
    465       1.4    tsubai 
    466       1.4    tsubai 	offset = va & PGOFSET;
    467       1.4    tsubai 
    468       1.4    tsubai 	/* if va is not page-aligned, setup the first page */
    469       1.4    tsubai 	if (offset != 0) {
    470      1.23   thorpej 		int rest = PAGE_SIZE - offset;	/* the rest of the page */
    471       1.4    tsubai 
    472       1.4    tsubai 		if (datalen > rest) {		/* if continues to next page */
    473       1.4    tsubai 			DBDMA_BUILD(cmdp, cmd, 0, rest, vtophys(va),
    474       1.4    tsubai 				DBDMA_INT_NEVER, DBDMA_WAIT_NEVER,
    475       1.4    tsubai 				DBDMA_BRANCH_NEVER);
    476       1.4    tsubai 			datalen -= rest;
    477       1.4    tsubai 			va += rest;
    478       1.4    tsubai 			cmdp++;
    479       1.4    tsubai 		}
    480       1.4    tsubai 	}
    481       1.4    tsubai 
    482       1.4    tsubai 	/* now va is page-aligned */
    483      1.23   thorpej 	while (datalen > PAGE_SIZE) {
    484      1.23   thorpej 		DBDMA_BUILD(cmdp, cmd, 0, PAGE_SIZE, vtophys(va),
    485       1.1    tsubai 			DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
    486      1.23   thorpej 		datalen -= PAGE_SIZE;
    487      1.23   thorpej 		va += PAGE_SIZE;
    488       1.1    tsubai 		cmdp++;
    489       1.1    tsubai 	}
    490       1.1    tsubai 
    491      1.23   thorpej 	/* the last page (datalen <= PAGE_SIZE here) */
    492       1.1    tsubai 	cmd = read ? DBDMA_CMD_IN_LAST : DBDMA_CMD_OUT_LAST;
    493       1.1    tsubai 	DBDMA_BUILD(cmdp, cmd, 0, datalen, vtophys(va),
    494       1.4    tsubai 		DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
    495       1.1    tsubai 	cmdp++;
    496       1.1    tsubai 
    497       1.1    tsubai 	DBDMA_BUILD(cmdp, DBDMA_CMD_STOP, 0, 0, 0,
    498       1.1    tsubai 		DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
    499       1.1    tsubai 
    500       1.1    tsubai 	return 0;
    501       1.1    tsubai }
    502       1.1    tsubai 
    503       1.9    tsubai void
    504       1.8    tsubai wdc_obio_dma_start(v, channel, drive)
    505       1.1    tsubai 	void *v;
    506       1.1    tsubai 	int channel, drive;
    507       1.1    tsubai {
    508       1.1    tsubai 	struct wdc_obio_softc *sc = v;
    509       1.1    tsubai 
    510       1.1    tsubai 	dbdma_start(sc->sc_dmareg, sc->sc_dmacmd);
    511       1.1    tsubai }
    512       1.1    tsubai 
    513       1.9    tsubai int
    514       1.1    tsubai wdc_obio_dma_finish(v, channel, drive, read)
    515       1.1    tsubai 	void *v;
    516       1.1    tsubai 	int channel, drive;
    517       1.1    tsubai 	int read;
    518       1.1    tsubai {
    519       1.4    tsubai 	struct wdc_obio_softc *sc = v;
    520       1.4    tsubai 
    521       1.4    tsubai 	dbdma_stop(sc->sc_dmareg);
    522       1.1    tsubai 	return 0;
    523       1.1    tsubai }
    524