Home | History | Annotate | Line # | Download | only in dev
wdc_obio.c revision 1.43
      1  1.43    bouyer /*	$NetBSD: wdc_obio.c,v 1.43 2006/01/16 20:30:19 bouyer Exp $	*/
      2   1.1    tsubai 
      3   1.1    tsubai /*-
      4  1.27   mycroft  * Copyright (c) 1998, 2003 The NetBSD Foundation, Inc.
      5   1.1    tsubai  * All rights reserved.
      6   1.1    tsubai  *
      7   1.1    tsubai  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1    tsubai  * by Charles M. Hannum and by Onno van der Linden.
      9   1.1    tsubai  *
     10   1.1    tsubai  * Redistribution and use in source and binary forms, with or without
     11   1.1    tsubai  * modification, are permitted provided that the following conditions
     12   1.1    tsubai  * are met:
     13   1.1    tsubai  * 1. Redistributions of source code must retain the above copyright
     14   1.1    tsubai  *    notice, this list of conditions and the following disclaimer.
     15   1.1    tsubai  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1    tsubai  *    notice, this list of conditions and the following disclaimer in the
     17   1.1    tsubai  *    documentation and/or other materials provided with the distribution.
     18   1.1    tsubai  * 3. All advertising materials mentioning features or use of this software
     19   1.1    tsubai  *    must display the following acknowledgement:
     20   1.1    tsubai  *        This product includes software developed by the NetBSD
     21   1.1    tsubai  *        Foundation, Inc. and its contributors.
     22   1.1    tsubai  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23   1.1    tsubai  *    contributors may be used to endorse or promote products derived
     24   1.1    tsubai  *    from this software without specific prior written permission.
     25   1.1    tsubai  *
     26   1.1    tsubai  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27   1.1    tsubai  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28   1.1    tsubai  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29   1.1    tsubai  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30   1.1    tsubai  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31   1.1    tsubai  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32   1.1    tsubai  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33   1.1    tsubai  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34   1.1    tsubai  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35   1.1    tsubai  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36   1.1    tsubai  * POSSIBILITY OF SUCH DAMAGE.
     37   1.1    tsubai  */
     38  1.26     lukem 
     39  1.26     lukem #include <sys/cdefs.h>
     40  1.43    bouyer __KERNEL_RCSID(0, "$NetBSD: wdc_obio.c,v 1.43 2006/01/16 20:30:19 bouyer Exp $");
     41   1.1    tsubai 
     42   1.1    tsubai #include <sys/param.h>
     43   1.1    tsubai #include <sys/systm.h>
     44   1.1    tsubai #include <sys/device.h>
     45   1.1    tsubai #include <sys/malloc.h>
     46   1.1    tsubai 
     47  1.10       mrg #include <uvm/uvm_extern.h>
     48   1.1    tsubai 
     49   1.1    tsubai #include <machine/bus.h>
     50   1.1    tsubai #include <machine/autoconf.h>
     51   1.1    tsubai 
     52   1.9    tsubai #include <dev/ata/atareg.h>
     53   1.1    tsubai #include <dev/ata/atavar.h>
     54   1.1    tsubai #include <dev/ic/wdcvar.h>
     55   1.1    tsubai 
     56  1.12      matt #include <dev/ofw/openfirm.h>
     57  1.12      matt 
     58   1.1    tsubai #include <macppc/dev/dbdma.h>
     59   1.1    tsubai 
     60   1.1    tsubai #define WDC_REG_NPORTS		8
     61   1.1    tsubai #define WDC_AUXREG_OFFSET	0x16
     62   1.1    tsubai #define WDC_DEFAULT_PIO_IRQ	13	/* XXX */
     63   1.1    tsubai #define WDC_DEFAULT_DMA_IRQ	2	/* XXX */
     64   1.1    tsubai 
     65   1.1    tsubai #define WDC_OPTIONS_DMA 0x01
     66   1.1    tsubai 
     67   1.1    tsubai /*
     68   1.1    tsubai  * XXX This code currently doesn't even try to allow 32-bit data port use.
     69   1.1    tsubai  */
     70   1.1    tsubai 
     71   1.1    tsubai struct wdc_obio_softc {
     72   1.1    tsubai 	struct wdc_softc sc_wdcdev;
     73  1.39   thorpej 	struct ata_channel *sc_chanptr;
     74  1.39   thorpej 	struct ata_channel sc_channel;
     75  1.39   thorpej 	struct ata_queue sc_chqueue;
     76  1.39   thorpej 	struct wdc_regs sc_wdc_regs;
     77   1.1    tsubai 	dbdma_regmap_t *sc_dmareg;
     78   1.1    tsubai 	dbdma_command_t	*sc_dmacmd;
     79  1.18       dbj 	u_int sc_dmaconf[2];	/* per target value of CONFIG_REG */
     80   1.5    tsubai 	void *sc_ih;
     81   1.1    tsubai };
     82   1.1    tsubai 
     83   1.9    tsubai int wdc_obio_probe __P((struct device *, struct cfdata *, void *));
     84   1.9    tsubai void wdc_obio_attach __P((struct device *, struct device *, void *));
     85   1.9    tsubai int wdc_obio_detach __P((struct device *, int));
     86   1.9    tsubai int wdc_obio_dma_init __P((void *, int, int, void *, size_t, int));
     87   1.9    tsubai void wdc_obio_dma_start __P((void *, int, int));
     88   1.9    tsubai int wdc_obio_dma_finish __P((void *, int, int, int));
     89  1.18       dbj 
     90  1.39   thorpej static void wdc_obio_select __P((struct ata_channel *, int));
     91  1.39   thorpej static void adjust_timing __P((struct ata_channel *));
     92  1.39   thorpej static void ata4_adjust_timing __P((struct ata_channel *));
     93   1.1    tsubai 
     94  1.22   thorpej CFATTACH_DECL(wdc_obio, sizeof(struct wdc_obio_softc),
     95  1.22   thorpej     wdc_obio_probe, wdc_obio_attach, wdc_obio_detach, wdcactivate);
     96   1.1    tsubai 
     97   1.1    tsubai int
     98   1.1    tsubai wdc_obio_probe(parent, match, aux)
     99   1.1    tsubai 	struct device *parent;
    100   1.1    tsubai 	struct cfdata *match;
    101   1.1    tsubai 	void *aux;
    102   1.1    tsubai {
    103   1.1    tsubai 	struct confargs *ca = aux;
    104   1.3    tsubai 	char compat[32];
    105   1.1    tsubai 
    106   1.3    tsubai 	/* XXX should not use name */
    107   1.1    tsubai 	if (strcmp(ca->ca_name, "ATA") == 0 ||
    108   1.1    tsubai 	    strcmp(ca->ca_name, "ata") == 0 ||
    109   1.2    tsubai 	    strcmp(ca->ca_name, "ata0") == 0 ||
    110   1.1    tsubai 	    strcmp(ca->ca_name, "ide") == 0)
    111   1.3    tsubai 		return 1;
    112   1.3    tsubai 
    113  1.14       wiz 	memset(compat, 0, sizeof(compat));
    114   1.3    tsubai 	OF_getprop(ca->ca_node, "compatible", compat, sizeof(compat));
    115   1.6    tsubai 	if (strcmp(compat, "heathrow-ata") == 0 ||
    116   1.6    tsubai 	    strcmp(compat, "keylargo-ata") == 0)
    117   1.1    tsubai 		return 1;
    118   1.1    tsubai 
    119   1.1    tsubai 	return 0;
    120   1.1    tsubai }
    121   1.1    tsubai 
    122   1.1    tsubai void
    123   1.1    tsubai wdc_obio_attach(parent, self, aux)
    124   1.1    tsubai 	struct device *parent, *self;
    125   1.1    tsubai 	void *aux;
    126   1.1    tsubai {
    127   1.1    tsubai 	struct wdc_obio_softc *sc = (void *)self;
    128  1.39   thorpej 	struct wdc_regs *wdr;
    129   1.1    tsubai 	struct confargs *ca = aux;
    130  1.39   thorpej 	struct ata_channel *chp = &sc->sc_channel;
    131  1.30    bouyer 	int intr, i;
    132   1.1    tsubai 	int use_dma = 0;
    133   1.7    tsubai 	char path[80];
    134   1.1    tsubai 
    135  1.40   thorpej 	if (sc->sc_wdcdev.sc_atac.atac_dev.dv_cfdata->cf_flags & WDC_OPTIONS_DMA) {
    136   1.1    tsubai 		if (ca->ca_nreg >= 16 || ca->ca_nintr == -1)
    137   1.1    tsubai 			use_dma = 1;	/* XXX Don't work yet. */
    138   1.1    tsubai 	}
    139   1.1    tsubai 
    140   1.1    tsubai 	if (ca->ca_nintr >= 4 && ca->ca_nreg >= 8) {
    141   1.4    tsubai 		intr = ca->ca_intr[0];
    142   1.4    tsubai 		printf(" irq %d", intr);
    143   1.4    tsubai 	} else if (ca->ca_nintr == -1) {
    144   1.4    tsubai 		intr = WDC_DEFAULT_PIO_IRQ;
    145   1.4    tsubai 		printf(" irq property not found; using %d", intr);
    146   1.4    tsubai 	} else {
    147   1.1    tsubai 		printf(": couldn't get irq property\n");
    148   1.1    tsubai 		return;
    149   1.1    tsubai 	}
    150   1.1    tsubai 
    151   1.1    tsubai 	if (use_dma)
    152   1.1    tsubai 		printf(": DMA transfer");
    153   1.1    tsubai 
    154   1.1    tsubai 	printf("\n");
    155   1.1    tsubai 
    156  1.39   thorpej 	sc->sc_wdcdev.regs = wdr = &sc->sc_wdc_regs;
    157  1.39   thorpej 
    158  1.39   thorpej 	wdr->cmd_iot = wdr->ctl_iot =
    159   1.1    tsubai 		macppc_make_bus_space_tag(ca->ca_baseaddr + ca->ca_reg[0], 4);
    160   1.1    tsubai 
    161  1.39   thorpej 	if (bus_space_map(wdr->cmd_iot, 0, WDC_REG_NPORTS, 0,
    162  1.39   thorpej 	    &wdr->cmd_baseioh) ||
    163  1.39   thorpej 	    bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh,
    164  1.39   thorpej 			WDC_AUXREG_OFFSET, 1, &wdr->ctl_ioh)) {
    165   1.1    tsubai 		printf("%s: couldn't map registers\n",
    166  1.40   thorpej 			sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    167   1.1    tsubai 		return;
    168   1.1    tsubai 	}
    169  1.30    bouyer 	for (i = 0; i < WDC_NREG; i++) {
    170  1.39   thorpej 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
    171  1.39   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    172  1.39   thorpej 			bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    173  1.30    bouyer 			    WDC_REG_NPORTS);
    174  1.30    bouyer 			printf("%s: couldn't subregion registers\n",
    175  1.40   thorpej 			    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
    176  1.30    bouyer 			return;
    177  1.30    bouyer 		}
    178  1.30    bouyer 	}
    179   1.1    tsubai #if 0
    180  1.39   thorpej 	wdr->data32iot = wdr->cmd_iot;
    181  1.39   thorpej 	wdr->data32ioh = wdr->cmd_ioh;
    182   1.1    tsubai #endif
    183   1.1    tsubai 
    184   1.5    tsubai 	sc->sc_ih = intr_establish(intr, IST_LEVEL, IPL_BIO, wdcintr, chp);
    185   1.1    tsubai 
    186   1.1    tsubai 	if (use_dma) {
    187   1.1    tsubai 		sc->sc_dmacmd = dbdma_alloc(sizeof(dbdma_command_t) * 20);
    188   1.1    tsubai 		sc->sc_dmareg = mapiodev(ca->ca_baseaddr + ca->ca_reg[2],
    189   1.1    tsubai 					 ca->ca_reg[3]);
    190  1.40   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    191  1.40   thorpej 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    192  1.16    bouyer 		if (strcmp(ca->ca_name, "ata-4") == 0) {
    193  1.40   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    194  1.40   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    195  1.40   thorpej 			sc->sc_wdcdev.sc_atac.atac_set_modes = ata4_adjust_timing;
    196  1.16    bouyer 		} else {
    197  1.40   thorpej 			sc->sc_wdcdev.sc_atac.atac_set_modes = adjust_timing;
    198  1.16    bouyer 		}
    199  1.13    bouyer #ifdef notyet
    200  1.13    bouyer 		/* Minimum cycle time is 150ns (DMA MODE 1) on ohare. */
    201  1.13    bouyer 		if (ohare) {
    202  1.40   thorpej 			sc->sc_wdcdev.sc_atac.atac_pio_cap = 3;
    203  1.40   thorpej 			sc->sc_wdcdev.sc_atac.atac_dma_cap = 1;
    204  1.13    bouyer 		}
    205  1.13    bouyer #endif
    206  1.17    bouyer 	} else {
    207  1.24       wiz 		/* all non-DMA controllers can use adjust_timing */
    208  1.40   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = adjust_timing;
    209   1.1    tsubai 	}
    210  1.17    bouyer 
    211  1.40   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    212  1.40   thorpej 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
    213  1.39   thorpej 	sc->sc_chanptr = chp;
    214  1.40   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = &sc->sc_chanptr;
    215  1.40   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = 1;
    216   1.1    tsubai 	sc->sc_wdcdev.dma_arg = sc;
    217   1.1    tsubai 	sc->sc_wdcdev.dma_init = wdc_obio_dma_init;
    218   1.1    tsubai 	sc->sc_wdcdev.dma_start = wdc_obio_dma_start;
    219   1.1    tsubai 	sc->sc_wdcdev.dma_finish = wdc_obio_dma_finish;
    220  1.35   thorpej 	chp->ch_channel = 0;
    221  1.40   thorpej 	chp->ch_atac = &sc->sc_wdcdev.sc_atac;
    222  1.39   thorpej 	chp->ch_queue = &sc->sc_chqueue;
    223  1.43    bouyer 	chp->ch_ndrive = 2;
    224   1.7    tsubai 
    225  1.41   aymeric 	wdc_init_shadow_regs(chp);
    226  1.41   aymeric 
    227   1.7    tsubai #define OHARE_FEATURE_REG	0xf3000038
    228   1.7    tsubai 
    229   1.7    tsubai 	/* XXX Enable wdc1 by feature reg. */
    230  1.14       wiz 	memset(path, 0, sizeof(path));
    231   1.7    tsubai 	OF_package_to_path(ca->ca_node, path, sizeof(path));
    232   1.7    tsubai 	if (strcmp(path, "/bandit@F2000000/ohare@10/ata@21000") == 0) {
    233   1.7    tsubai 		u_int x;
    234   1.7    tsubai 
    235   1.7    tsubai 		x = in32rb(OHARE_FEATURE_REG);
    236   1.7    tsubai 		x |= 8;
    237   1.7    tsubai 		out32rb(OHARE_FEATURE_REG, x);
    238   1.1    tsubai 	}
    239   1.1    tsubai 
    240  1.29    bouyer 	wdcattach(chp);
    241   1.9    tsubai }
    242   1.9    tsubai 
    243   1.9    tsubai /* Multiword DMA transfer timings */
    244  1.13    bouyer struct ide_timings {
    245   1.9    tsubai 	int cycle;	/* minimum cycle time [ns] */
    246   1.9    tsubai 	int active;	/* minimum command active time [ns] */
    247  1.13    bouyer };
    248  1.13    bouyer static struct ide_timings pio_timing[5] = {
    249  1.19       dbj 	{ 600, 180 },    /* Mode 0 */
    250  1.19       dbj 	{ 390, 150 },    /*      1 */
    251  1.19       dbj 	{ 240, 105 },    /*      2 */
    252  1.19       dbj 	{ 180,  90 },    /*      3 */
    253  1.19       dbj 	{ 120,  75 }     /*      4 */
    254  1.13    bouyer };
    255  1.13    bouyer static struct ide_timings dma_timing[3] = {
    256  1.19       dbj 	{ 480, 240 },	/* Mode 0 */
    257  1.19       dbj 	{ 165,  90 },	/* Mode 1 */
    258  1.19       dbj 	{ 120,  75 }	/* Mode 2 */
    259   1.9    tsubai };
    260   1.9    tsubai 
    261  1.16    bouyer static struct ide_timings udma_timing[5] = {
    262  1.19       dbj 	{120, 180},	/* Mode 0 */
    263  1.19       dbj 	{ 90, 150},	/* Mode 1 */
    264  1.19       dbj 	{ 60, 120},	/* Mode 2 */
    265  1.19       dbj 	{ 45, 90},	/* Mode 3 */
    266  1.19       dbj 	{ 30, 90}	/* Mode 4 */
    267  1.16    bouyer };
    268  1.16    bouyer 
    269   1.9    tsubai #define TIME_TO_TICK(time) howmany((time), 30)
    270  1.16    bouyer #define PIO_REC_OFFSET 4
    271  1.16    bouyer #define PIO_REC_MIN 1
    272  1.16    bouyer #define PIO_ACT_MIN 1
    273  1.16    bouyer #define DMA_REC_OFFSET 1
    274  1.16    bouyer #define DMA_REC_MIN 1
    275  1.16    bouyer #define DMA_ACT_MIN 1
    276  1.16    bouyer 
    277  1.18       dbj #define ATA4_TIME_TO_TICK(time)  howmany((time), 15) /* 15 ns clock */
    278  1.16    bouyer 
    279  1.18       dbj #define CONFIG_REG (0x200 >> 4)		/* IDE access timing register */
    280   1.9    tsubai 
    281  1.18       dbj void
    282  1.18       dbj wdc_obio_select(chp, drive)
    283  1.39   thorpej 	struct ata_channel *chp;
    284  1.18       dbj 	int drive;
    285  1.18       dbj {
    286  1.40   thorpej 	struct wdc_obio_softc *sc = (struct wdc_obio_softc *)chp->ch_atac;
    287  1.40   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
    288  1.39   thorpej 
    289  1.39   thorpej 	bus_space_write_4(wdr->cmd_iot, wdr->cmd_baseioh,
    290  1.18       dbj 			CONFIG_REG, sc->sc_dmaconf[drive]);
    291  1.18       dbj }
    292   1.9    tsubai 
    293   1.9    tsubai void
    294   1.9    tsubai adjust_timing(chp)
    295  1.39   thorpej 	struct ata_channel *chp;
    296   1.9    tsubai {
    297  1.40   thorpej 	struct wdc_obio_softc *sc = (struct wdc_obio_softc *)chp->ch_atac;
    298  1.13    bouyer 	int drive;
    299  1.31       mjl 	int min_cycle = 0, min_active = 0;
    300  1.31       mjl 	int cycle_tick = 0, act_tick = 0, inact_tick = 0, half_tick;
    301   1.9    tsubai 
    302  1.13    bouyer 	for (drive = 0; drive < 2; drive++) {
    303  1.18       dbj 		u_int conf = 0;
    304  1.18       dbj 		struct ata_drive_datas *drvp;
    305  1.18       dbj 
    306  1.13    bouyer 		drvp = &chp->ch_drive[drive];
    307  1.18       dbj 		/* set up pio mode timings */
    308  1.18       dbj 		if (drvp->drive_flags & DRIVE) {
    309  1.18       dbj 			int piomode = drvp->PIO_mode;
    310  1.18       dbj 			min_cycle = pio_timing[piomode].cycle;
    311  1.18       dbj 			min_active = pio_timing[piomode].active;
    312  1.18       dbj 
    313  1.18       dbj 			cycle_tick = TIME_TO_TICK(min_cycle);
    314  1.18       dbj 			act_tick = TIME_TO_TICK(min_active);
    315  1.18       dbj 			if (act_tick < PIO_ACT_MIN)
    316  1.18       dbj 				act_tick = PIO_ACT_MIN;
    317  1.18       dbj 			inact_tick = cycle_tick - act_tick - PIO_REC_OFFSET;
    318  1.18       dbj 			if (inact_tick < PIO_REC_MIN)
    319  1.18       dbj 				inact_tick = PIO_REC_MIN;
    320  1.18       dbj 			/* mask: 0x000007ff */
    321  1.18       dbj 			conf |= (inact_tick << 5) | act_tick;
    322  1.18       dbj 		}
    323  1.24       wiz 		/* Set up DMA mode timings */
    324  1.13    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
    325  1.18       dbj 			int dmamode = drvp->DMA_mode;
    326  1.18       dbj 			min_cycle = dma_timing[dmamode].cycle;
    327  1.18       dbj 			min_active = dma_timing[dmamode].active;
    328  1.18       dbj 			cycle_tick = TIME_TO_TICK(min_cycle);
    329  1.18       dbj 			act_tick = TIME_TO_TICK(min_active);
    330  1.18       dbj 			inact_tick = cycle_tick - act_tick - DMA_REC_OFFSET;
    331  1.18       dbj 			if (inact_tick < DMA_REC_MIN)
    332  1.18       dbj 				inact_tick = DMA_REC_MIN;
    333  1.18       dbj 			half_tick = 0;	/* XXX */
    334  1.18       dbj 			/* mask: 0xfffff800 */
    335  1.18       dbj 			conf |=
    336  1.18       dbj 					(half_tick << 21) |
    337  1.18       dbj 					(inact_tick << 16) | (act_tick << 11);
    338  1.13    bouyer 		}
    339  1.20    bouyer #ifdef DEBUG
    340  1.18       dbj 		if (conf) {
    341  1.18       dbj 			printf("conf[%d] = 0x%x, cyc = %d (%d ns), act = %d (%d ns), inact = %d\n",
    342  1.18       dbj 					drive, conf, cycle_tick, min_cycle, act_tick, min_active, inact_tick);
    343  1.18       dbj 		}
    344  1.20    bouyer #endif
    345  1.18       dbj 		sc->sc_dmaconf[drive] = conf;
    346  1.13    bouyer 	}
    347  1.18       dbj 	sc->sc_wdcdev.select = 0;
    348  1.18       dbj 	if (sc->sc_dmaconf[0]) {
    349  1.18       dbj 		wdc_obio_select(chp,0);
    350  1.38   thorpej 		if (sc->sc_dmaconf[1] &&
    351  1.38   thorpej 		    (sc->sc_dmaconf[0] != sc->sc_dmaconf[1])) {
    352  1.18       dbj 			sc->sc_wdcdev.select = wdc_obio_select;
    353  1.13    bouyer 		}
    354  1.18       dbj 	} else if (sc->sc_dmaconf[1]) {
    355  1.18       dbj 		wdc_obio_select(chp,1);
    356  1.13    bouyer 	}
    357  1.16    bouyer }
    358  1.16    bouyer 
    359  1.16    bouyer void
    360  1.16    bouyer ata4_adjust_timing(chp)
    361  1.39   thorpej 	struct ata_channel *chp;
    362  1.16    bouyer {
    363  1.40   thorpej 	struct wdc_obio_softc *sc = (struct wdc_obio_softc *)chp->ch_atac;
    364  1.16    bouyer 	int drive;
    365  1.31       mjl 	int min_cycle = 0, min_active = 0;
    366  1.31       mjl 	int cycle_tick = 0, act_tick = 0, inact_tick = 0;
    367  1.16    bouyer 
    368  1.18       dbj 	for (drive = 0; drive < 2; drive++) {
    369  1.18       dbj 		u_int conf = 0;
    370  1.18       dbj 		struct ata_drive_datas *drvp;
    371  1.16    bouyer 
    372  1.16    bouyer 		drvp = &chp->ch_drive[drive];
    373  1.18       dbj 		/* set up pio mode timings */
    374  1.18       dbj 
    375  1.18       dbj 		if (drvp->drive_flags & DRIVE) {
    376  1.18       dbj 			int piomode = drvp->PIO_mode;
    377  1.18       dbj 			min_cycle = pio_timing[piomode].cycle;
    378  1.18       dbj 			min_active = pio_timing[piomode].active;
    379  1.18       dbj 
    380  1.18       dbj 			cycle_tick = ATA4_TIME_TO_TICK(min_cycle);
    381  1.18       dbj 			act_tick = ATA4_TIME_TO_TICK(min_active);
    382  1.18       dbj 			inact_tick = cycle_tick - act_tick;
    383  1.18       dbj 			/* mask: 0x000003ff */
    384  1.18       dbj 			conf |= (inact_tick << 5) | act_tick;
    385  1.18       dbj 		}
    386  1.18       dbj 		/* set up dma mode timings */
    387  1.16    bouyer 		if (drvp->drive_flags & DRIVE_DMA) {
    388  1.18       dbj 			int dmamode = drvp->DMA_mode;
    389  1.18       dbj 			min_cycle = dma_timing[dmamode].cycle;
    390  1.18       dbj 			min_active = dma_timing[dmamode].active;
    391  1.18       dbj 			cycle_tick = ATA4_TIME_TO_TICK(min_cycle);
    392  1.18       dbj 			act_tick = ATA4_TIME_TO_TICK(min_active);
    393  1.18       dbj 			inact_tick = cycle_tick - act_tick;
    394  1.18       dbj 			/* mask: 0x001ffc00 */
    395  1.18       dbj 			conf |= (act_tick << 10) | (inact_tick << 15);
    396  1.16    bouyer 		}
    397  1.18       dbj 		/* set up udma mode timings */
    398  1.16    bouyer 		if (drvp->drive_flags & DRIVE_UDMA) {
    399  1.18       dbj 			int udmamode = drvp->UDMA_mode;
    400  1.18       dbj 			min_cycle = udma_timing[udmamode].cycle;
    401  1.18       dbj 			min_active = udma_timing[udmamode].active;
    402  1.18       dbj 			act_tick = ATA4_TIME_TO_TICK(min_active);
    403  1.18       dbj 			cycle_tick = ATA4_TIME_TO_TICK(min_cycle);
    404  1.18       dbj 			/* mask: 0x1ff00000 */
    405  1.18       dbj 			conf |= (cycle_tick << 21) | (act_tick << 25) | 0x100000;
    406  1.18       dbj 		}
    407  1.20    bouyer #ifdef DEBUG
    408  1.18       dbj 		if (conf) {
    409  1.18       dbj 			printf("ata4 conf[%d] = 0x%x, cyc = %d (%d ns), act = %d (%d ns), inact = %d\n",
    410  1.18       dbj 					drive, conf, cycle_tick, min_cycle, act_tick, min_active, inact_tick);
    411  1.16    bouyer 		}
    412  1.20    bouyer #endif
    413  1.18       dbj 		sc->sc_dmaconf[drive] = conf;
    414  1.16    bouyer 	}
    415  1.18       dbj 	sc->sc_wdcdev.select = 0;
    416  1.18       dbj 	if (sc->sc_dmaconf[0]) {
    417  1.18       dbj 		wdc_obio_select(chp,0);
    418  1.38   thorpej 		if (sc->sc_dmaconf[1] &&
    419  1.38   thorpej 		    (sc->sc_dmaconf[0] != sc->sc_dmaconf[1])) {
    420  1.18       dbj 			sc->sc_wdcdev.select = wdc_obio_select;
    421  1.16    bouyer 		}
    422  1.18       dbj 	} else if (sc->sc_dmaconf[1]) {
    423  1.18       dbj 		wdc_obio_select(chp,1);
    424  1.16    bouyer 	}
    425   1.5    tsubai }
    426   1.5    tsubai 
    427   1.5    tsubai int
    428   1.5    tsubai wdc_obio_detach(self, flags)
    429   1.5    tsubai 	struct device *self;
    430   1.5    tsubai 	int flags;
    431   1.5    tsubai {
    432   1.5    tsubai 	struct wdc_obio_softc *sc = (void *)self;
    433   1.5    tsubai 	int error;
    434   1.5    tsubai 
    435   1.5    tsubai 	if ((error = wdcdetach(self, flags)) != 0)
    436   1.5    tsubai 		return error;
    437   1.5    tsubai 
    438   1.5    tsubai 	intr_disestablish(sc->sc_ih);
    439   1.5    tsubai 
    440   1.5    tsubai 	/* Unmap our i/o space. */
    441  1.39   thorpej 	bus_space_unmap(sc->sc_wdcdev.regs->cmd_iot,
    442  1.39   thorpej 			sc->sc_wdcdev.regs->cmd_ioh, WDC_REG_NPORTS);
    443   1.5    tsubai 
    444   1.5    tsubai 	/* Unmap DMA registers. */
    445   1.5    tsubai 	/* XXX unmapiodev(sc->sc_dmareg); */
    446   1.5    tsubai 	/* XXX free(sc->sc_dmacmd); */
    447   1.5    tsubai 
    448   1.5    tsubai 	return 0;
    449   1.1    tsubai }
    450   1.1    tsubai 
    451   1.9    tsubai int
    452  1.25  hamajima wdc_obio_dma_init(v, channel, drive, databuf, datalen, flags)
    453   1.1    tsubai 	void *v;
    454   1.1    tsubai 	void *databuf;
    455   1.1    tsubai 	size_t datalen;
    456  1.25  hamajima 	int flags;
    457   1.1    tsubai {
    458   1.1    tsubai 	struct wdc_obio_softc *sc = v;
    459   1.1    tsubai 	vaddr_t va = (vaddr_t)databuf;
    460   1.1    tsubai 	dbdma_command_t *cmdp;
    461   1.4    tsubai 	u_int cmd, offset;
    462  1.25  hamajima 	int read = flags & WDC_DMA_READ;
    463   1.1    tsubai 
    464   1.1    tsubai 	cmdp = sc->sc_dmacmd;
    465   1.1    tsubai 	cmd = read ? DBDMA_CMD_IN_MORE : DBDMA_CMD_OUT_MORE;
    466   1.4    tsubai 
    467   1.4    tsubai 	offset = va & PGOFSET;
    468   1.4    tsubai 
    469   1.4    tsubai 	/* if va is not page-aligned, setup the first page */
    470   1.4    tsubai 	if (offset != 0) {
    471  1.23   thorpej 		int rest = PAGE_SIZE - offset;	/* the rest of the page */
    472   1.4    tsubai 
    473   1.4    tsubai 		if (datalen > rest) {		/* if continues to next page */
    474   1.4    tsubai 			DBDMA_BUILD(cmdp, cmd, 0, rest, vtophys(va),
    475   1.4    tsubai 				DBDMA_INT_NEVER, DBDMA_WAIT_NEVER,
    476   1.4    tsubai 				DBDMA_BRANCH_NEVER);
    477   1.4    tsubai 			datalen -= rest;
    478   1.4    tsubai 			va += rest;
    479   1.4    tsubai 			cmdp++;
    480   1.4    tsubai 		}
    481   1.4    tsubai 	}
    482   1.4    tsubai 
    483   1.4    tsubai 	/* now va is page-aligned */
    484  1.23   thorpej 	while (datalen > PAGE_SIZE) {
    485  1.23   thorpej 		DBDMA_BUILD(cmdp, cmd, 0, PAGE_SIZE, vtophys(va),
    486   1.1    tsubai 			DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
    487  1.23   thorpej 		datalen -= PAGE_SIZE;
    488  1.23   thorpej 		va += PAGE_SIZE;
    489   1.1    tsubai 		cmdp++;
    490   1.1    tsubai 	}
    491   1.1    tsubai 
    492  1.23   thorpej 	/* the last page (datalen <= PAGE_SIZE here) */
    493   1.1    tsubai 	cmd = read ? DBDMA_CMD_IN_LAST : DBDMA_CMD_OUT_LAST;
    494   1.1    tsubai 	DBDMA_BUILD(cmdp, cmd, 0, datalen, vtophys(va),
    495   1.4    tsubai 		DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
    496   1.1    tsubai 	cmdp++;
    497   1.1    tsubai 
    498   1.1    tsubai 	DBDMA_BUILD(cmdp, DBDMA_CMD_STOP, 0, 0, 0,
    499   1.1    tsubai 		DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
    500   1.1    tsubai 
    501   1.1    tsubai 	return 0;
    502   1.1    tsubai }
    503   1.1    tsubai 
    504   1.9    tsubai void
    505   1.8    tsubai wdc_obio_dma_start(v, channel, drive)
    506   1.1    tsubai 	void *v;
    507   1.1    tsubai 	int channel, drive;
    508   1.1    tsubai {
    509   1.1    tsubai 	struct wdc_obio_softc *sc = v;
    510   1.1    tsubai 
    511   1.1    tsubai 	dbdma_start(sc->sc_dmareg, sc->sc_dmacmd);
    512   1.1    tsubai }
    513   1.1    tsubai 
    514   1.9    tsubai int
    515   1.1    tsubai wdc_obio_dma_finish(v, channel, drive, read)
    516   1.1    tsubai 	void *v;
    517   1.1    tsubai 	int channel, drive;
    518   1.1    tsubai 	int read;
    519   1.1    tsubai {
    520   1.4    tsubai 	struct wdc_obio_softc *sc = v;
    521   1.4    tsubai 
    522   1.4    tsubai 	dbdma_stop(sc->sc_dmareg);
    523   1.1    tsubai 	return 0;
    524   1.1    tsubai }
    525