wdc_obio.c revision 1.45 1 1.45 macallan /* $NetBSD: wdc_obio.c,v 1.45 2006/09/04 03:44:10 macallan Exp $ */
2 1.1 tsubai
3 1.1 tsubai /*-
4 1.27 mycroft * Copyright (c) 1998, 2003 The NetBSD Foundation, Inc.
5 1.1 tsubai * All rights reserved.
6 1.1 tsubai *
7 1.1 tsubai * This code is derived from software contributed to The NetBSD Foundation
8 1.1 tsubai * by Charles M. Hannum and by Onno van der Linden.
9 1.1 tsubai *
10 1.1 tsubai * Redistribution and use in source and binary forms, with or without
11 1.1 tsubai * modification, are permitted provided that the following conditions
12 1.1 tsubai * are met:
13 1.1 tsubai * 1. Redistributions of source code must retain the above copyright
14 1.1 tsubai * notice, this list of conditions and the following disclaimer.
15 1.1 tsubai * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 tsubai * notice, this list of conditions and the following disclaimer in the
17 1.1 tsubai * documentation and/or other materials provided with the distribution.
18 1.1 tsubai * 3. All advertising materials mentioning features or use of this software
19 1.1 tsubai * must display the following acknowledgement:
20 1.1 tsubai * This product includes software developed by the NetBSD
21 1.1 tsubai * Foundation, Inc. and its contributors.
22 1.1 tsubai * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 tsubai * contributors may be used to endorse or promote products derived
24 1.1 tsubai * from this software without specific prior written permission.
25 1.1 tsubai *
26 1.1 tsubai * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 tsubai * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 tsubai * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 tsubai * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 tsubai * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 tsubai * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 tsubai * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 tsubai * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 tsubai * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 tsubai * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 tsubai * POSSIBILITY OF SUCH DAMAGE.
37 1.1 tsubai */
38 1.26 lukem
39 1.26 lukem #include <sys/cdefs.h>
40 1.45 macallan __KERNEL_RCSID(0, "$NetBSD: wdc_obio.c,v 1.45 2006/09/04 03:44:10 macallan Exp $");
41 1.1 tsubai
42 1.1 tsubai #include <sys/param.h>
43 1.1 tsubai #include <sys/systm.h>
44 1.1 tsubai #include <sys/device.h>
45 1.1 tsubai #include <sys/malloc.h>
46 1.1 tsubai
47 1.10 mrg #include <uvm/uvm_extern.h>
48 1.1 tsubai
49 1.1 tsubai #include <machine/bus.h>
50 1.1 tsubai #include <machine/autoconf.h>
51 1.1 tsubai
52 1.9 tsubai #include <dev/ata/atareg.h>
53 1.1 tsubai #include <dev/ata/atavar.h>
54 1.1 tsubai #include <dev/ic/wdcvar.h>
55 1.1 tsubai
56 1.12 matt #include <dev/ofw/openfirm.h>
57 1.12 matt
58 1.1 tsubai #include <macppc/dev/dbdma.h>
59 1.1 tsubai
60 1.1 tsubai #define WDC_REG_NPORTS 8
61 1.1 tsubai #define WDC_AUXREG_OFFSET 0x16
62 1.1 tsubai #define WDC_DEFAULT_PIO_IRQ 13 /* XXX */
63 1.1 tsubai #define WDC_DEFAULT_DMA_IRQ 2 /* XXX */
64 1.1 tsubai
65 1.1 tsubai #define WDC_OPTIONS_DMA 0x01
66 1.1 tsubai
67 1.1 tsubai /*
68 1.1 tsubai * XXX This code currently doesn't even try to allow 32-bit data port use.
69 1.1 tsubai */
70 1.1 tsubai
71 1.1 tsubai struct wdc_obio_softc {
72 1.1 tsubai struct wdc_softc sc_wdcdev;
73 1.39 thorpej struct ata_channel *sc_chanptr;
74 1.39 thorpej struct ata_channel sc_channel;
75 1.39 thorpej struct ata_queue sc_chqueue;
76 1.39 thorpej struct wdc_regs sc_wdc_regs;
77 1.1 tsubai dbdma_regmap_t *sc_dmareg;
78 1.1 tsubai dbdma_command_t *sc_dmacmd;
79 1.18 dbj u_int sc_dmaconf[2]; /* per target value of CONFIG_REG */
80 1.5 tsubai void *sc_ih;
81 1.1 tsubai };
82 1.1 tsubai
83 1.9 tsubai int wdc_obio_probe __P((struct device *, struct cfdata *, void *));
84 1.9 tsubai void wdc_obio_attach __P((struct device *, struct device *, void *));
85 1.9 tsubai int wdc_obio_detach __P((struct device *, int));
86 1.9 tsubai int wdc_obio_dma_init __P((void *, int, int, void *, size_t, int));
87 1.9 tsubai void wdc_obio_dma_start __P((void *, int, int));
88 1.9 tsubai int wdc_obio_dma_finish __P((void *, int, int, int));
89 1.18 dbj
90 1.39 thorpej static void wdc_obio_select __P((struct ata_channel *, int));
91 1.39 thorpej static void adjust_timing __P((struct ata_channel *));
92 1.39 thorpej static void ata4_adjust_timing __P((struct ata_channel *));
93 1.1 tsubai
94 1.22 thorpej CFATTACH_DECL(wdc_obio, sizeof(struct wdc_obio_softc),
95 1.22 thorpej wdc_obio_probe, wdc_obio_attach, wdc_obio_detach, wdcactivate);
96 1.1 tsubai
97 1.1 tsubai int
98 1.1 tsubai wdc_obio_probe(parent, match, aux)
99 1.1 tsubai struct device *parent;
100 1.1 tsubai struct cfdata *match;
101 1.1 tsubai void *aux;
102 1.1 tsubai {
103 1.1 tsubai struct confargs *ca = aux;
104 1.3 tsubai char compat[32];
105 1.1 tsubai
106 1.3 tsubai /* XXX should not use name */
107 1.1 tsubai if (strcmp(ca->ca_name, "ATA") == 0 ||
108 1.1 tsubai strcmp(ca->ca_name, "ata") == 0 ||
109 1.2 tsubai strcmp(ca->ca_name, "ata0") == 0 ||
110 1.1 tsubai strcmp(ca->ca_name, "ide") == 0)
111 1.3 tsubai return 1;
112 1.3 tsubai
113 1.14 wiz memset(compat, 0, sizeof(compat));
114 1.3 tsubai OF_getprop(ca->ca_node, "compatible", compat, sizeof(compat));
115 1.6 tsubai if (strcmp(compat, "heathrow-ata") == 0 ||
116 1.6 tsubai strcmp(compat, "keylargo-ata") == 0)
117 1.1 tsubai return 1;
118 1.1 tsubai
119 1.1 tsubai return 0;
120 1.1 tsubai }
121 1.1 tsubai
122 1.1 tsubai void
123 1.1 tsubai wdc_obio_attach(parent, self, aux)
124 1.1 tsubai struct device *parent, *self;
125 1.1 tsubai void *aux;
126 1.1 tsubai {
127 1.1 tsubai struct wdc_obio_softc *sc = (void *)self;
128 1.39 thorpej struct wdc_regs *wdr;
129 1.1 tsubai struct confargs *ca = aux;
130 1.39 thorpej struct ata_channel *chp = &sc->sc_channel;
131 1.30 bouyer int intr, i;
132 1.1 tsubai int use_dma = 0;
133 1.45 macallan char path[80], compat[32];
134 1.45 macallan
135 1.45 macallan OF_getprop(ca->ca_node, "compatible", compat, sizeof(compat));
136 1.1 tsubai
137 1.44 thorpej if (device_cfdata(&sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
138 1.44 thorpej WDC_OPTIONS_DMA) {
139 1.1 tsubai if (ca->ca_nreg >= 16 || ca->ca_nintr == -1)
140 1.1 tsubai use_dma = 1; /* XXX Don't work yet. */
141 1.1 tsubai }
142 1.1 tsubai
143 1.1 tsubai if (ca->ca_nintr >= 4 && ca->ca_nreg >= 8) {
144 1.4 tsubai intr = ca->ca_intr[0];
145 1.4 tsubai printf(" irq %d", intr);
146 1.4 tsubai } else if (ca->ca_nintr == -1) {
147 1.4 tsubai intr = WDC_DEFAULT_PIO_IRQ;
148 1.4 tsubai printf(" irq property not found; using %d", intr);
149 1.4 tsubai } else {
150 1.1 tsubai printf(": couldn't get irq property\n");
151 1.1 tsubai return;
152 1.1 tsubai }
153 1.1 tsubai
154 1.45 macallan /* disable DMA on Heathrow */
155 1.45 macallan if (strcmp(compat, "heathrow-ata") == 0) {
156 1.45 macallan use_dma = 0;
157 1.45 macallan printf(": DMA disabled");
158 1.45 macallan }
159 1.45 macallan
160 1.1 tsubai if (use_dma)
161 1.1 tsubai printf(": DMA transfer");
162 1.1 tsubai
163 1.1 tsubai printf("\n");
164 1.1 tsubai
165 1.39 thorpej sc->sc_wdcdev.regs = wdr = &sc->sc_wdc_regs;
166 1.39 thorpej
167 1.39 thorpej wdr->cmd_iot = wdr->ctl_iot =
168 1.1 tsubai macppc_make_bus_space_tag(ca->ca_baseaddr + ca->ca_reg[0], 4);
169 1.1 tsubai
170 1.39 thorpej if (bus_space_map(wdr->cmd_iot, 0, WDC_REG_NPORTS, 0,
171 1.39 thorpej &wdr->cmd_baseioh) ||
172 1.39 thorpej bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh,
173 1.39 thorpej WDC_AUXREG_OFFSET, 1, &wdr->ctl_ioh)) {
174 1.1 tsubai printf("%s: couldn't map registers\n",
175 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
176 1.1 tsubai return;
177 1.1 tsubai }
178 1.30 bouyer for (i = 0; i < WDC_NREG; i++) {
179 1.39 thorpej if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
180 1.39 thorpej i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
181 1.39 thorpej bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
182 1.30 bouyer WDC_REG_NPORTS);
183 1.30 bouyer printf("%s: couldn't subregion registers\n",
184 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
185 1.30 bouyer return;
186 1.30 bouyer }
187 1.30 bouyer }
188 1.1 tsubai #if 0
189 1.39 thorpej wdr->data32iot = wdr->cmd_iot;
190 1.39 thorpej wdr->data32ioh = wdr->cmd_ioh;
191 1.1 tsubai #endif
192 1.1 tsubai
193 1.5 tsubai sc->sc_ih = intr_establish(intr, IST_LEVEL, IPL_BIO, wdcintr, chp);
194 1.1 tsubai
195 1.1 tsubai if (use_dma) {
196 1.1 tsubai sc->sc_dmacmd = dbdma_alloc(sizeof(dbdma_command_t) * 20);
197 1.1 tsubai sc->sc_dmareg = mapiodev(ca->ca_baseaddr + ca->ca_reg[2],
198 1.1 tsubai ca->ca_reg[3]);
199 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
200 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
201 1.16 bouyer if (strcmp(ca->ca_name, "ata-4") == 0) {
202 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
203 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
204 1.45 macallan sc->sc_wdcdev.sc_atac.atac_set_modes =
205 1.45 macallan ata4_adjust_timing;
206 1.16 bouyer } else {
207 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = adjust_timing;
208 1.16 bouyer }
209 1.13 bouyer #ifdef notyet
210 1.13 bouyer /* Minimum cycle time is 150ns (DMA MODE 1) on ohare. */
211 1.13 bouyer if (ohare) {
212 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 3;
213 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 1;
214 1.13 bouyer }
215 1.13 bouyer #endif
216 1.17 bouyer } else {
217 1.24 wiz /* all non-DMA controllers can use adjust_timing */
218 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = adjust_timing;
219 1.1 tsubai }
220 1.17 bouyer
221 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
222 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
223 1.39 thorpej sc->sc_chanptr = chp;
224 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_channels = &sc->sc_chanptr;
225 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = 1;
226 1.1 tsubai sc->sc_wdcdev.dma_arg = sc;
227 1.1 tsubai sc->sc_wdcdev.dma_init = wdc_obio_dma_init;
228 1.1 tsubai sc->sc_wdcdev.dma_start = wdc_obio_dma_start;
229 1.1 tsubai sc->sc_wdcdev.dma_finish = wdc_obio_dma_finish;
230 1.35 thorpej chp->ch_channel = 0;
231 1.40 thorpej chp->ch_atac = &sc->sc_wdcdev.sc_atac;
232 1.39 thorpej chp->ch_queue = &sc->sc_chqueue;
233 1.43 bouyer chp->ch_ndrive = 2;
234 1.7 tsubai
235 1.41 aymeric wdc_init_shadow_regs(chp);
236 1.41 aymeric
237 1.7 tsubai #define OHARE_FEATURE_REG 0xf3000038
238 1.7 tsubai
239 1.7 tsubai /* XXX Enable wdc1 by feature reg. */
240 1.14 wiz memset(path, 0, sizeof(path));
241 1.7 tsubai OF_package_to_path(ca->ca_node, path, sizeof(path));
242 1.7 tsubai if (strcmp(path, "/bandit@F2000000/ohare@10/ata@21000") == 0) {
243 1.7 tsubai u_int x;
244 1.7 tsubai
245 1.7 tsubai x = in32rb(OHARE_FEATURE_REG);
246 1.7 tsubai x |= 8;
247 1.7 tsubai out32rb(OHARE_FEATURE_REG, x);
248 1.1 tsubai }
249 1.1 tsubai
250 1.29 bouyer wdcattach(chp);
251 1.9 tsubai }
252 1.9 tsubai
253 1.9 tsubai /* Multiword DMA transfer timings */
254 1.13 bouyer struct ide_timings {
255 1.9 tsubai int cycle; /* minimum cycle time [ns] */
256 1.9 tsubai int active; /* minimum command active time [ns] */
257 1.13 bouyer };
258 1.13 bouyer static struct ide_timings pio_timing[5] = {
259 1.19 dbj { 600, 180 }, /* Mode 0 */
260 1.19 dbj { 390, 150 }, /* 1 */
261 1.19 dbj { 240, 105 }, /* 2 */
262 1.19 dbj { 180, 90 }, /* 3 */
263 1.19 dbj { 120, 75 } /* 4 */
264 1.13 bouyer };
265 1.13 bouyer static struct ide_timings dma_timing[3] = {
266 1.19 dbj { 480, 240 }, /* Mode 0 */
267 1.19 dbj { 165, 90 }, /* Mode 1 */
268 1.19 dbj { 120, 75 } /* Mode 2 */
269 1.9 tsubai };
270 1.9 tsubai
271 1.16 bouyer static struct ide_timings udma_timing[5] = {
272 1.19 dbj {120, 180}, /* Mode 0 */
273 1.19 dbj { 90, 150}, /* Mode 1 */
274 1.19 dbj { 60, 120}, /* Mode 2 */
275 1.19 dbj { 45, 90}, /* Mode 3 */
276 1.19 dbj { 30, 90} /* Mode 4 */
277 1.16 bouyer };
278 1.16 bouyer
279 1.9 tsubai #define TIME_TO_TICK(time) howmany((time), 30)
280 1.16 bouyer #define PIO_REC_OFFSET 4
281 1.16 bouyer #define PIO_REC_MIN 1
282 1.16 bouyer #define PIO_ACT_MIN 1
283 1.16 bouyer #define DMA_REC_OFFSET 1
284 1.16 bouyer #define DMA_REC_MIN 1
285 1.16 bouyer #define DMA_ACT_MIN 1
286 1.16 bouyer
287 1.18 dbj #define ATA4_TIME_TO_TICK(time) howmany((time), 15) /* 15 ns clock */
288 1.16 bouyer
289 1.18 dbj #define CONFIG_REG (0x200 >> 4) /* IDE access timing register */
290 1.9 tsubai
291 1.18 dbj void
292 1.18 dbj wdc_obio_select(chp, drive)
293 1.39 thorpej struct ata_channel *chp;
294 1.18 dbj int drive;
295 1.18 dbj {
296 1.40 thorpej struct wdc_obio_softc *sc = (struct wdc_obio_softc *)chp->ch_atac;
297 1.40 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
298 1.39 thorpej
299 1.39 thorpej bus_space_write_4(wdr->cmd_iot, wdr->cmd_baseioh,
300 1.18 dbj CONFIG_REG, sc->sc_dmaconf[drive]);
301 1.18 dbj }
302 1.9 tsubai
303 1.9 tsubai void
304 1.9 tsubai adjust_timing(chp)
305 1.39 thorpej struct ata_channel *chp;
306 1.9 tsubai {
307 1.40 thorpej struct wdc_obio_softc *sc = (struct wdc_obio_softc *)chp->ch_atac;
308 1.13 bouyer int drive;
309 1.31 mjl int min_cycle = 0, min_active = 0;
310 1.31 mjl int cycle_tick = 0, act_tick = 0, inact_tick = 0, half_tick;
311 1.9 tsubai
312 1.13 bouyer for (drive = 0; drive < 2; drive++) {
313 1.18 dbj u_int conf = 0;
314 1.18 dbj struct ata_drive_datas *drvp;
315 1.18 dbj
316 1.13 bouyer drvp = &chp->ch_drive[drive];
317 1.18 dbj /* set up pio mode timings */
318 1.18 dbj if (drvp->drive_flags & DRIVE) {
319 1.18 dbj int piomode = drvp->PIO_mode;
320 1.18 dbj min_cycle = pio_timing[piomode].cycle;
321 1.18 dbj min_active = pio_timing[piomode].active;
322 1.18 dbj
323 1.18 dbj cycle_tick = TIME_TO_TICK(min_cycle);
324 1.18 dbj act_tick = TIME_TO_TICK(min_active);
325 1.18 dbj if (act_tick < PIO_ACT_MIN)
326 1.18 dbj act_tick = PIO_ACT_MIN;
327 1.18 dbj inact_tick = cycle_tick - act_tick - PIO_REC_OFFSET;
328 1.18 dbj if (inact_tick < PIO_REC_MIN)
329 1.18 dbj inact_tick = PIO_REC_MIN;
330 1.18 dbj /* mask: 0x000007ff */
331 1.18 dbj conf |= (inact_tick << 5) | act_tick;
332 1.18 dbj }
333 1.24 wiz /* Set up DMA mode timings */
334 1.13 bouyer if (drvp->drive_flags & DRIVE_DMA) {
335 1.18 dbj int dmamode = drvp->DMA_mode;
336 1.18 dbj min_cycle = dma_timing[dmamode].cycle;
337 1.18 dbj min_active = dma_timing[dmamode].active;
338 1.18 dbj cycle_tick = TIME_TO_TICK(min_cycle);
339 1.18 dbj act_tick = TIME_TO_TICK(min_active);
340 1.18 dbj inact_tick = cycle_tick - act_tick - DMA_REC_OFFSET;
341 1.18 dbj if (inact_tick < DMA_REC_MIN)
342 1.18 dbj inact_tick = DMA_REC_MIN;
343 1.18 dbj half_tick = 0; /* XXX */
344 1.18 dbj /* mask: 0xfffff800 */
345 1.18 dbj conf |=
346 1.18 dbj (half_tick << 21) |
347 1.18 dbj (inact_tick << 16) | (act_tick << 11);
348 1.13 bouyer }
349 1.20 bouyer #ifdef DEBUG
350 1.18 dbj if (conf) {
351 1.18 dbj printf("conf[%d] = 0x%x, cyc = %d (%d ns), act = %d (%d ns), inact = %d\n",
352 1.18 dbj drive, conf, cycle_tick, min_cycle, act_tick, min_active, inact_tick);
353 1.18 dbj }
354 1.20 bouyer #endif
355 1.18 dbj sc->sc_dmaconf[drive] = conf;
356 1.13 bouyer }
357 1.18 dbj sc->sc_wdcdev.select = 0;
358 1.18 dbj if (sc->sc_dmaconf[0]) {
359 1.18 dbj wdc_obio_select(chp,0);
360 1.38 thorpej if (sc->sc_dmaconf[1] &&
361 1.38 thorpej (sc->sc_dmaconf[0] != sc->sc_dmaconf[1])) {
362 1.18 dbj sc->sc_wdcdev.select = wdc_obio_select;
363 1.13 bouyer }
364 1.18 dbj } else if (sc->sc_dmaconf[1]) {
365 1.18 dbj wdc_obio_select(chp,1);
366 1.13 bouyer }
367 1.16 bouyer }
368 1.16 bouyer
369 1.16 bouyer void
370 1.16 bouyer ata4_adjust_timing(chp)
371 1.39 thorpej struct ata_channel *chp;
372 1.16 bouyer {
373 1.40 thorpej struct wdc_obio_softc *sc = (struct wdc_obio_softc *)chp->ch_atac;
374 1.16 bouyer int drive;
375 1.31 mjl int min_cycle = 0, min_active = 0;
376 1.31 mjl int cycle_tick = 0, act_tick = 0, inact_tick = 0;
377 1.16 bouyer
378 1.18 dbj for (drive = 0; drive < 2; drive++) {
379 1.18 dbj u_int conf = 0;
380 1.18 dbj struct ata_drive_datas *drvp;
381 1.16 bouyer
382 1.16 bouyer drvp = &chp->ch_drive[drive];
383 1.18 dbj /* set up pio mode timings */
384 1.18 dbj
385 1.18 dbj if (drvp->drive_flags & DRIVE) {
386 1.18 dbj int piomode = drvp->PIO_mode;
387 1.18 dbj min_cycle = pio_timing[piomode].cycle;
388 1.18 dbj min_active = pio_timing[piomode].active;
389 1.18 dbj
390 1.18 dbj cycle_tick = ATA4_TIME_TO_TICK(min_cycle);
391 1.18 dbj act_tick = ATA4_TIME_TO_TICK(min_active);
392 1.18 dbj inact_tick = cycle_tick - act_tick;
393 1.18 dbj /* mask: 0x000003ff */
394 1.18 dbj conf |= (inact_tick << 5) | act_tick;
395 1.18 dbj }
396 1.18 dbj /* set up dma mode timings */
397 1.16 bouyer if (drvp->drive_flags & DRIVE_DMA) {
398 1.18 dbj int dmamode = drvp->DMA_mode;
399 1.18 dbj min_cycle = dma_timing[dmamode].cycle;
400 1.18 dbj min_active = dma_timing[dmamode].active;
401 1.18 dbj cycle_tick = ATA4_TIME_TO_TICK(min_cycle);
402 1.18 dbj act_tick = ATA4_TIME_TO_TICK(min_active);
403 1.18 dbj inact_tick = cycle_tick - act_tick;
404 1.18 dbj /* mask: 0x001ffc00 */
405 1.18 dbj conf |= (act_tick << 10) | (inact_tick << 15);
406 1.16 bouyer }
407 1.18 dbj /* set up udma mode timings */
408 1.16 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
409 1.18 dbj int udmamode = drvp->UDMA_mode;
410 1.18 dbj min_cycle = udma_timing[udmamode].cycle;
411 1.18 dbj min_active = udma_timing[udmamode].active;
412 1.18 dbj act_tick = ATA4_TIME_TO_TICK(min_active);
413 1.18 dbj cycle_tick = ATA4_TIME_TO_TICK(min_cycle);
414 1.18 dbj /* mask: 0x1ff00000 */
415 1.18 dbj conf |= (cycle_tick << 21) | (act_tick << 25) | 0x100000;
416 1.18 dbj }
417 1.20 bouyer #ifdef DEBUG
418 1.18 dbj if (conf) {
419 1.18 dbj printf("ata4 conf[%d] = 0x%x, cyc = %d (%d ns), act = %d (%d ns), inact = %d\n",
420 1.18 dbj drive, conf, cycle_tick, min_cycle, act_tick, min_active, inact_tick);
421 1.16 bouyer }
422 1.20 bouyer #endif
423 1.18 dbj sc->sc_dmaconf[drive] = conf;
424 1.16 bouyer }
425 1.18 dbj sc->sc_wdcdev.select = 0;
426 1.18 dbj if (sc->sc_dmaconf[0]) {
427 1.18 dbj wdc_obio_select(chp,0);
428 1.38 thorpej if (sc->sc_dmaconf[1] &&
429 1.38 thorpej (sc->sc_dmaconf[0] != sc->sc_dmaconf[1])) {
430 1.18 dbj sc->sc_wdcdev.select = wdc_obio_select;
431 1.16 bouyer }
432 1.18 dbj } else if (sc->sc_dmaconf[1]) {
433 1.18 dbj wdc_obio_select(chp,1);
434 1.16 bouyer }
435 1.5 tsubai }
436 1.5 tsubai
437 1.5 tsubai int
438 1.5 tsubai wdc_obio_detach(self, flags)
439 1.5 tsubai struct device *self;
440 1.5 tsubai int flags;
441 1.5 tsubai {
442 1.5 tsubai struct wdc_obio_softc *sc = (void *)self;
443 1.5 tsubai int error;
444 1.5 tsubai
445 1.5 tsubai if ((error = wdcdetach(self, flags)) != 0)
446 1.5 tsubai return error;
447 1.5 tsubai
448 1.5 tsubai intr_disestablish(sc->sc_ih);
449 1.5 tsubai
450 1.5 tsubai /* Unmap our i/o space. */
451 1.39 thorpej bus_space_unmap(sc->sc_wdcdev.regs->cmd_iot,
452 1.39 thorpej sc->sc_wdcdev.regs->cmd_ioh, WDC_REG_NPORTS);
453 1.5 tsubai
454 1.5 tsubai /* Unmap DMA registers. */
455 1.5 tsubai /* XXX unmapiodev(sc->sc_dmareg); */
456 1.5 tsubai /* XXX free(sc->sc_dmacmd); */
457 1.5 tsubai
458 1.5 tsubai return 0;
459 1.1 tsubai }
460 1.1 tsubai
461 1.9 tsubai int
462 1.25 hamajima wdc_obio_dma_init(v, channel, drive, databuf, datalen, flags)
463 1.1 tsubai void *v;
464 1.1 tsubai void *databuf;
465 1.1 tsubai size_t datalen;
466 1.25 hamajima int flags;
467 1.1 tsubai {
468 1.1 tsubai struct wdc_obio_softc *sc = v;
469 1.1 tsubai vaddr_t va = (vaddr_t)databuf;
470 1.1 tsubai dbdma_command_t *cmdp;
471 1.4 tsubai u_int cmd, offset;
472 1.25 hamajima int read = flags & WDC_DMA_READ;
473 1.1 tsubai
474 1.1 tsubai cmdp = sc->sc_dmacmd;
475 1.1 tsubai cmd = read ? DBDMA_CMD_IN_MORE : DBDMA_CMD_OUT_MORE;
476 1.4 tsubai
477 1.4 tsubai offset = va & PGOFSET;
478 1.4 tsubai
479 1.4 tsubai /* if va is not page-aligned, setup the first page */
480 1.4 tsubai if (offset != 0) {
481 1.23 thorpej int rest = PAGE_SIZE - offset; /* the rest of the page */
482 1.4 tsubai
483 1.4 tsubai if (datalen > rest) { /* if continues to next page */
484 1.4 tsubai DBDMA_BUILD(cmdp, cmd, 0, rest, vtophys(va),
485 1.4 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER,
486 1.4 tsubai DBDMA_BRANCH_NEVER);
487 1.4 tsubai datalen -= rest;
488 1.4 tsubai va += rest;
489 1.4 tsubai cmdp++;
490 1.4 tsubai }
491 1.4 tsubai }
492 1.4 tsubai
493 1.4 tsubai /* now va is page-aligned */
494 1.23 thorpej while (datalen > PAGE_SIZE) {
495 1.23 thorpej DBDMA_BUILD(cmdp, cmd, 0, PAGE_SIZE, vtophys(va),
496 1.1 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
497 1.23 thorpej datalen -= PAGE_SIZE;
498 1.23 thorpej va += PAGE_SIZE;
499 1.1 tsubai cmdp++;
500 1.1 tsubai }
501 1.1 tsubai
502 1.23 thorpej /* the last page (datalen <= PAGE_SIZE here) */
503 1.1 tsubai cmd = read ? DBDMA_CMD_IN_LAST : DBDMA_CMD_OUT_LAST;
504 1.1 tsubai DBDMA_BUILD(cmdp, cmd, 0, datalen, vtophys(va),
505 1.4 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
506 1.1 tsubai cmdp++;
507 1.1 tsubai
508 1.1 tsubai DBDMA_BUILD(cmdp, DBDMA_CMD_STOP, 0, 0, 0,
509 1.1 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
510 1.1 tsubai
511 1.1 tsubai return 0;
512 1.1 tsubai }
513 1.1 tsubai
514 1.9 tsubai void
515 1.8 tsubai wdc_obio_dma_start(v, channel, drive)
516 1.1 tsubai void *v;
517 1.1 tsubai int channel, drive;
518 1.1 tsubai {
519 1.1 tsubai struct wdc_obio_softc *sc = v;
520 1.1 tsubai
521 1.1 tsubai dbdma_start(sc->sc_dmareg, sc->sc_dmacmd);
522 1.1 tsubai }
523 1.1 tsubai
524 1.9 tsubai int
525 1.1 tsubai wdc_obio_dma_finish(v, channel, drive, read)
526 1.1 tsubai void *v;
527 1.1 tsubai int channel, drive;
528 1.1 tsubai int read;
529 1.1 tsubai {
530 1.4 tsubai struct wdc_obio_softc *sc = v;
531 1.4 tsubai
532 1.4 tsubai dbdma_stop(sc->sc_dmareg);
533 1.1 tsubai return 0;
534 1.1 tsubai }
535