wdc_obio.c revision 1.46.16.6 1 1.46.16.6 macallan /* $NetBSD: wdc_obio.c,v 1.46.16.6 2007/08/08 04:19:10 macallan Exp $ */
2 1.1 tsubai
3 1.1 tsubai /*-
4 1.27 mycroft * Copyright (c) 1998, 2003 The NetBSD Foundation, Inc.
5 1.1 tsubai * All rights reserved.
6 1.1 tsubai *
7 1.1 tsubai * This code is derived from software contributed to The NetBSD Foundation
8 1.1 tsubai * by Charles M. Hannum and by Onno van der Linden.
9 1.1 tsubai *
10 1.1 tsubai * Redistribution and use in source and binary forms, with or without
11 1.1 tsubai * modification, are permitted provided that the following conditions
12 1.1 tsubai * are met:
13 1.1 tsubai * 1. Redistributions of source code must retain the above copyright
14 1.1 tsubai * notice, this list of conditions and the following disclaimer.
15 1.1 tsubai * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 tsubai * notice, this list of conditions and the following disclaimer in the
17 1.1 tsubai * documentation and/or other materials provided with the distribution.
18 1.1 tsubai * 3. All advertising materials mentioning features or use of this software
19 1.1 tsubai * must display the following acknowledgement:
20 1.1 tsubai * This product includes software developed by the NetBSD
21 1.1 tsubai * Foundation, Inc. and its contributors.
22 1.1 tsubai * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 tsubai * contributors may be used to endorse or promote products derived
24 1.1 tsubai * from this software without specific prior written permission.
25 1.1 tsubai *
26 1.1 tsubai * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 tsubai * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 tsubai * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 tsubai * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 tsubai * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 tsubai * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 tsubai * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 tsubai * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 tsubai * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 tsubai * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 tsubai * POSSIBILITY OF SUCH DAMAGE.
37 1.1 tsubai */
38 1.26 lukem
39 1.26 lukem #include <sys/cdefs.h>
40 1.46.16.6 macallan __KERNEL_RCSID(0, "$NetBSD: wdc_obio.c,v 1.46.16.6 2007/08/08 04:19:10 macallan Exp $");
41 1.1 tsubai
42 1.1 tsubai #include <sys/param.h>
43 1.1 tsubai #include <sys/systm.h>
44 1.1 tsubai #include <sys/device.h>
45 1.1 tsubai #include <sys/malloc.h>
46 1.46.16.4 macallan #include <sys/extent.h>
47 1.1 tsubai
48 1.10 mrg #include <uvm/uvm_extern.h>
49 1.1 tsubai
50 1.1 tsubai #include <machine/bus.h>
51 1.1 tsubai #include <machine/autoconf.h>
52 1.46.16.2 garbled #include <machine/pio.h>
53 1.1 tsubai
54 1.9 tsubai #include <dev/ata/atareg.h>
55 1.1 tsubai #include <dev/ata/atavar.h>
56 1.1 tsubai #include <dev/ic/wdcvar.h>
57 1.1 tsubai
58 1.12 matt #include <dev/ofw/openfirm.h>
59 1.12 matt
60 1.1 tsubai #include <macppc/dev/dbdma.h>
61 1.1 tsubai
62 1.1 tsubai #define WDC_REG_NPORTS 8
63 1.1 tsubai #define WDC_AUXREG_OFFSET 0x16
64 1.1 tsubai #define WDC_DEFAULT_PIO_IRQ 13 /* XXX */
65 1.1 tsubai #define WDC_DEFAULT_DMA_IRQ 2 /* XXX */
66 1.1 tsubai
67 1.1 tsubai #define WDC_OPTIONS_DMA 0x01
68 1.1 tsubai
69 1.1 tsubai /*
70 1.1 tsubai * XXX This code currently doesn't even try to allow 32-bit data port use.
71 1.1 tsubai */
72 1.1 tsubai
73 1.46.16.4 macallan u_int8_t bsr1_s(bus_space_tag_t, bus_space_handle_t, bus_size_t);
74 1.46.16.4 macallan
75 1.46.16.4 macallan
76 1.1 tsubai struct wdc_obio_softc {
77 1.1 tsubai struct wdc_softc sc_wdcdev;
78 1.39 thorpej struct ata_channel *sc_chanptr;
79 1.39 thorpej struct ata_channel sc_channel;
80 1.39 thorpej struct ata_queue sc_chqueue;
81 1.39 thorpej struct wdc_regs sc_wdc_regs;
82 1.1 tsubai dbdma_regmap_t *sc_dmareg;
83 1.1 tsubai dbdma_command_t *sc_dmacmd;
84 1.18 dbj u_int sc_dmaconf[2]; /* per target value of CONFIG_REG */
85 1.5 tsubai void *sc_ih;
86 1.1 tsubai };
87 1.1 tsubai
88 1.9 tsubai int wdc_obio_probe __P((struct device *, struct cfdata *, void *));
89 1.9 tsubai void wdc_obio_attach __P((struct device *, struct device *, void *));
90 1.9 tsubai int wdc_obio_detach __P((struct device *, int));
91 1.9 tsubai int wdc_obio_dma_init __P((void *, int, int, void *, size_t, int));
92 1.9 tsubai void wdc_obio_dma_start __P((void *, int, int));
93 1.9 tsubai int wdc_obio_dma_finish __P((void *, int, int, int));
94 1.18 dbj
95 1.39 thorpej static void wdc_obio_select __P((struct ata_channel *, int));
96 1.39 thorpej static void adjust_timing __P((struct ata_channel *));
97 1.39 thorpej static void ata4_adjust_timing __P((struct ata_channel *));
98 1.1 tsubai
99 1.22 thorpej CFATTACH_DECL(wdc_obio, sizeof(struct wdc_obio_softc),
100 1.22 thorpej wdc_obio_probe, wdc_obio_attach, wdc_obio_detach, wdcactivate);
101 1.1 tsubai
102 1.1 tsubai int
103 1.1 tsubai wdc_obio_probe(parent, match, aux)
104 1.1 tsubai struct device *parent;
105 1.1 tsubai struct cfdata *match;
106 1.1 tsubai void *aux;
107 1.1 tsubai {
108 1.1 tsubai struct confargs *ca = aux;
109 1.3 tsubai char compat[32];
110 1.1 tsubai
111 1.3 tsubai /* XXX should not use name */
112 1.1 tsubai if (strcmp(ca->ca_name, "ATA") == 0 ||
113 1.1 tsubai strcmp(ca->ca_name, "ata") == 0 ||
114 1.2 tsubai strcmp(ca->ca_name, "ata0") == 0 ||
115 1.1 tsubai strcmp(ca->ca_name, "ide") == 0)
116 1.3 tsubai return 1;
117 1.3 tsubai
118 1.14 wiz memset(compat, 0, sizeof(compat));
119 1.3 tsubai OF_getprop(ca->ca_node, "compatible", compat, sizeof(compat));
120 1.6 tsubai if (strcmp(compat, "heathrow-ata") == 0 ||
121 1.6 tsubai strcmp(compat, "keylargo-ata") == 0)
122 1.1 tsubai return 1;
123 1.1 tsubai
124 1.1 tsubai return 0;
125 1.1 tsubai }
126 1.1 tsubai
127 1.1 tsubai void
128 1.1 tsubai wdc_obio_attach(parent, self, aux)
129 1.1 tsubai struct device *parent, *self;
130 1.1 tsubai void *aux;
131 1.1 tsubai {
132 1.1 tsubai struct wdc_obio_softc *sc = (void *)self;
133 1.39 thorpej struct wdc_regs *wdr;
134 1.1 tsubai struct confargs *ca = aux;
135 1.39 thorpej struct ata_channel *chp = &sc->sc_channel;
136 1.30 bouyer int intr, i;
137 1.1 tsubai int use_dma = 0;
138 1.45 macallan char path[80], compat[32];
139 1.45 macallan
140 1.45 macallan OF_getprop(ca->ca_node, "compatible", compat, sizeof(compat));
141 1.1 tsubai
142 1.44 thorpej if (device_cfdata(&sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
143 1.44 thorpej WDC_OPTIONS_DMA) {
144 1.1 tsubai if (ca->ca_nreg >= 16 || ca->ca_nintr == -1)
145 1.1 tsubai use_dma = 1; /* XXX Don't work yet. */
146 1.1 tsubai }
147 1.1 tsubai
148 1.1 tsubai if (ca->ca_nintr >= 4 && ca->ca_nreg >= 8) {
149 1.4 tsubai intr = ca->ca_intr[0];
150 1.4 tsubai printf(" irq %d", intr);
151 1.4 tsubai } else if (ca->ca_nintr == -1) {
152 1.4 tsubai intr = WDC_DEFAULT_PIO_IRQ;
153 1.4 tsubai printf(" irq property not found; using %d", intr);
154 1.4 tsubai } else {
155 1.1 tsubai printf(": couldn't get irq property\n");
156 1.1 tsubai return;
157 1.1 tsubai }
158 1.1 tsubai
159 1.1 tsubai if (use_dma)
160 1.1 tsubai printf(": DMA transfer");
161 1.1 tsubai
162 1.1 tsubai printf("\n");
163 1.1 tsubai
164 1.39 thorpej sc->sc_wdcdev.regs = wdr = &sc->sc_wdc_regs;
165 1.39 thorpej
166 1.46.16.4 macallan #if 0
167 1.46.16.4 macallan wdr->cmd_iot = wdr->ctl_iot =
168 1.46.16.4 macallan macppc_make_bus_space_tag(ca->ca_baseaddr + ca->ca_reg[0], 4);
169 1.46.16.4 macallan #endif
170 1.46.16.6 macallan wdr->cmd_iot = wdr->ctl_iot = ca->ca_tag;
171 1.46.16.4 macallan
172 1.46.16.6 macallan if (bus_space_map(wdr->cmd_iot, ca->ca_baseaddr + ca->ca_reg[0],
173 1.46.16.6 macallan WDC_REG_NPORTS << 4, 0, &wdr->cmd_baseioh) ||
174 1.46.16.4 macallan bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh,
175 1.46.16.6 macallan WDC_AUXREG_OFFSET << 4, 1, &wdr->ctl_ioh)) {
176 1.1 tsubai printf("%s: couldn't map registers\n",
177 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
178 1.1 tsubai return;
179 1.1 tsubai }
180 1.46.16.4 macallan
181 1.30 bouyer for (i = 0; i < WDC_NREG; i++) {
182 1.46.16.6 macallan if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i << 4,
183 1.39 thorpej i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
184 1.39 thorpej bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
185 1.46.16.6 macallan WDC_REG_NPORTS << 4);
186 1.30 bouyer printf("%s: couldn't subregion registers\n",
187 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
188 1.30 bouyer return;
189 1.30 bouyer }
190 1.30 bouyer }
191 1.1 tsubai #if 0
192 1.39 thorpej wdr->data32iot = wdr->cmd_iot;
193 1.39 thorpej wdr->data32ioh = wdr->cmd_ioh;
194 1.1 tsubai #endif
195 1.1 tsubai
196 1.46.16.6 macallan sc->sc_ih = intr_establish(intr, IST_EDGE, IPL_BIO, wdcintr, chp);
197 1.1 tsubai
198 1.1 tsubai if (use_dma) {
199 1.1 tsubai sc->sc_dmacmd = dbdma_alloc(sizeof(dbdma_command_t) * 20);
200 1.1 tsubai sc->sc_dmareg = mapiodev(ca->ca_baseaddr + ca->ca_reg[2],
201 1.1 tsubai ca->ca_reg[3]);
202 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
203 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
204 1.16 bouyer if (strcmp(ca->ca_name, "ata-4") == 0) {
205 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
206 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
207 1.45 macallan sc->sc_wdcdev.sc_atac.atac_set_modes =
208 1.45 macallan ata4_adjust_timing;
209 1.16 bouyer } else {
210 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = adjust_timing;
211 1.16 bouyer }
212 1.13 bouyer #ifdef notyet
213 1.13 bouyer /* Minimum cycle time is 150ns (DMA MODE 1) on ohare. */
214 1.13 bouyer if (ohare) {
215 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 3;
216 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_dma_cap = 1;
217 1.13 bouyer }
218 1.13 bouyer #endif
219 1.17 bouyer } else {
220 1.24 wiz /* all non-DMA controllers can use adjust_timing */
221 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_set_modes = adjust_timing;
222 1.1 tsubai }
223 1.17 bouyer
224 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
225 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
226 1.39 thorpej sc->sc_chanptr = chp;
227 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_channels = &sc->sc_chanptr;
228 1.40 thorpej sc->sc_wdcdev.sc_atac.atac_nchannels = 1;
229 1.1 tsubai sc->sc_wdcdev.dma_arg = sc;
230 1.1 tsubai sc->sc_wdcdev.dma_init = wdc_obio_dma_init;
231 1.1 tsubai sc->sc_wdcdev.dma_start = wdc_obio_dma_start;
232 1.1 tsubai sc->sc_wdcdev.dma_finish = wdc_obio_dma_finish;
233 1.35 thorpej chp->ch_channel = 0;
234 1.40 thorpej chp->ch_atac = &sc->sc_wdcdev.sc_atac;
235 1.39 thorpej chp->ch_queue = &sc->sc_chqueue;
236 1.43 bouyer chp->ch_ndrive = 2;
237 1.7 tsubai
238 1.41 aymeric wdc_init_shadow_regs(chp);
239 1.41 aymeric
240 1.7 tsubai #define OHARE_FEATURE_REG 0xf3000038
241 1.7 tsubai
242 1.7 tsubai /* XXX Enable wdc1 by feature reg. */
243 1.14 wiz memset(path, 0, sizeof(path));
244 1.7 tsubai OF_package_to_path(ca->ca_node, path, sizeof(path));
245 1.7 tsubai if (strcmp(path, "/bandit@F2000000/ohare@10/ata@21000") == 0) {
246 1.46.16.4 macallan u_int x;
247 1.7 tsubai
248 1.46.16.4 macallan x = in32rb(OHARE_FEATURE_REG);
249 1.7 tsubai x |= 8;
250 1.46.16.4 macallan out32rb(OHARE_FEATURE_REG, x);
251 1.1 tsubai }
252 1.1 tsubai
253 1.29 bouyer wdcattach(chp);
254 1.9 tsubai }
255 1.9 tsubai
256 1.9 tsubai /* Multiword DMA transfer timings */
257 1.13 bouyer struct ide_timings {
258 1.9 tsubai int cycle; /* minimum cycle time [ns] */
259 1.9 tsubai int active; /* minimum command active time [ns] */
260 1.13 bouyer };
261 1.46.16.4 macallan static struct ide_timings pio_timing[5] = {
262 1.19 dbj { 600, 180 }, /* Mode 0 */
263 1.19 dbj { 390, 150 }, /* 1 */
264 1.19 dbj { 240, 105 }, /* 2 */
265 1.19 dbj { 180, 90 }, /* 3 */
266 1.19 dbj { 120, 75 } /* 4 */
267 1.13 bouyer };
268 1.46.16.4 macallan static struct ide_timings dma_timing[3] = {
269 1.19 dbj { 480, 240 }, /* Mode 0 */
270 1.19 dbj { 165, 90 }, /* Mode 1 */
271 1.19 dbj { 120, 75 } /* Mode 2 */
272 1.9 tsubai };
273 1.9 tsubai
274 1.46.16.4 macallan static struct ide_timings udma_timing[5] = {
275 1.19 dbj {120, 180}, /* Mode 0 */
276 1.19 dbj { 90, 150}, /* Mode 1 */
277 1.19 dbj { 60, 120}, /* Mode 2 */
278 1.19 dbj { 45, 90}, /* Mode 3 */
279 1.19 dbj { 30, 90} /* Mode 4 */
280 1.16 bouyer };
281 1.16 bouyer
282 1.9 tsubai #define TIME_TO_TICK(time) howmany((time), 30)
283 1.16 bouyer #define PIO_REC_OFFSET 4
284 1.16 bouyer #define PIO_REC_MIN 1
285 1.16 bouyer #define PIO_ACT_MIN 1
286 1.16 bouyer #define DMA_REC_OFFSET 1
287 1.16 bouyer #define DMA_REC_MIN 1
288 1.16 bouyer #define DMA_ACT_MIN 1
289 1.16 bouyer
290 1.18 dbj #define ATA4_TIME_TO_TICK(time) howmany((time), 15) /* 15 ns clock */
291 1.16 bouyer
292 1.18 dbj #define CONFIG_REG (0x200 >> 4) /* IDE access timing register */
293 1.9 tsubai
294 1.18 dbj void
295 1.18 dbj wdc_obio_select(chp, drive)
296 1.39 thorpej struct ata_channel *chp;
297 1.18 dbj int drive;
298 1.18 dbj {
299 1.40 thorpej struct wdc_obio_softc *sc = (struct wdc_obio_softc *)chp->ch_atac;
300 1.40 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
301 1.39 thorpej
302 1.39 thorpej bus_space_write_4(wdr->cmd_iot, wdr->cmd_baseioh,
303 1.18 dbj CONFIG_REG, sc->sc_dmaconf[drive]);
304 1.18 dbj }
305 1.9 tsubai
306 1.9 tsubai void
307 1.9 tsubai adjust_timing(chp)
308 1.39 thorpej struct ata_channel *chp;
309 1.9 tsubai {
310 1.40 thorpej struct wdc_obio_softc *sc = (struct wdc_obio_softc *)chp->ch_atac;
311 1.13 bouyer int drive;
312 1.31 mjl int min_cycle = 0, min_active = 0;
313 1.31 mjl int cycle_tick = 0, act_tick = 0, inact_tick = 0, half_tick;
314 1.9 tsubai
315 1.13 bouyer for (drive = 0; drive < 2; drive++) {
316 1.18 dbj u_int conf = 0;
317 1.18 dbj struct ata_drive_datas *drvp;
318 1.18 dbj
319 1.13 bouyer drvp = &chp->ch_drive[drive];
320 1.18 dbj /* set up pio mode timings */
321 1.18 dbj if (drvp->drive_flags & DRIVE) {
322 1.18 dbj int piomode = drvp->PIO_mode;
323 1.18 dbj min_cycle = pio_timing[piomode].cycle;
324 1.18 dbj min_active = pio_timing[piomode].active;
325 1.18 dbj
326 1.18 dbj cycle_tick = TIME_TO_TICK(min_cycle);
327 1.18 dbj act_tick = TIME_TO_TICK(min_active);
328 1.18 dbj if (act_tick < PIO_ACT_MIN)
329 1.18 dbj act_tick = PIO_ACT_MIN;
330 1.18 dbj inact_tick = cycle_tick - act_tick - PIO_REC_OFFSET;
331 1.18 dbj if (inact_tick < PIO_REC_MIN)
332 1.18 dbj inact_tick = PIO_REC_MIN;
333 1.18 dbj /* mask: 0x000007ff */
334 1.18 dbj conf |= (inact_tick << 5) | act_tick;
335 1.18 dbj }
336 1.24 wiz /* Set up DMA mode timings */
337 1.13 bouyer if (drvp->drive_flags & DRIVE_DMA) {
338 1.18 dbj int dmamode = drvp->DMA_mode;
339 1.18 dbj min_cycle = dma_timing[dmamode].cycle;
340 1.18 dbj min_active = dma_timing[dmamode].active;
341 1.18 dbj cycle_tick = TIME_TO_TICK(min_cycle);
342 1.18 dbj act_tick = TIME_TO_TICK(min_active);
343 1.18 dbj inact_tick = cycle_tick - act_tick - DMA_REC_OFFSET;
344 1.18 dbj if (inact_tick < DMA_REC_MIN)
345 1.18 dbj inact_tick = DMA_REC_MIN;
346 1.18 dbj half_tick = 0; /* XXX */
347 1.18 dbj /* mask: 0xfffff800 */
348 1.18 dbj conf |=
349 1.18 dbj (half_tick << 21) |
350 1.18 dbj (inact_tick << 16) | (act_tick << 11);
351 1.13 bouyer }
352 1.20 bouyer #ifdef DEBUG
353 1.18 dbj if (conf) {
354 1.18 dbj printf("conf[%d] = 0x%x, cyc = %d (%d ns), act = %d (%d ns), inact = %d\n",
355 1.18 dbj drive, conf, cycle_tick, min_cycle, act_tick, min_active, inact_tick);
356 1.18 dbj }
357 1.20 bouyer #endif
358 1.18 dbj sc->sc_dmaconf[drive] = conf;
359 1.13 bouyer }
360 1.18 dbj sc->sc_wdcdev.select = 0;
361 1.18 dbj if (sc->sc_dmaconf[0]) {
362 1.18 dbj wdc_obio_select(chp,0);
363 1.38 thorpej if (sc->sc_dmaconf[1] &&
364 1.38 thorpej (sc->sc_dmaconf[0] != sc->sc_dmaconf[1])) {
365 1.18 dbj sc->sc_wdcdev.select = wdc_obio_select;
366 1.13 bouyer }
367 1.18 dbj } else if (sc->sc_dmaconf[1]) {
368 1.18 dbj wdc_obio_select(chp,1);
369 1.13 bouyer }
370 1.16 bouyer }
371 1.16 bouyer
372 1.16 bouyer void
373 1.16 bouyer ata4_adjust_timing(chp)
374 1.39 thorpej struct ata_channel *chp;
375 1.16 bouyer {
376 1.40 thorpej struct wdc_obio_softc *sc = (struct wdc_obio_softc *)chp->ch_atac;
377 1.16 bouyer int drive;
378 1.31 mjl int min_cycle = 0, min_active = 0;
379 1.31 mjl int cycle_tick = 0, act_tick = 0, inact_tick = 0;
380 1.16 bouyer
381 1.18 dbj for (drive = 0; drive < 2; drive++) {
382 1.18 dbj u_int conf = 0;
383 1.18 dbj struct ata_drive_datas *drvp;
384 1.16 bouyer
385 1.16 bouyer drvp = &chp->ch_drive[drive];
386 1.18 dbj /* set up pio mode timings */
387 1.18 dbj
388 1.18 dbj if (drvp->drive_flags & DRIVE) {
389 1.18 dbj int piomode = drvp->PIO_mode;
390 1.18 dbj min_cycle = pio_timing[piomode].cycle;
391 1.18 dbj min_active = pio_timing[piomode].active;
392 1.18 dbj
393 1.18 dbj cycle_tick = ATA4_TIME_TO_TICK(min_cycle);
394 1.18 dbj act_tick = ATA4_TIME_TO_TICK(min_active);
395 1.18 dbj inact_tick = cycle_tick - act_tick;
396 1.18 dbj /* mask: 0x000003ff */
397 1.18 dbj conf |= (inact_tick << 5) | act_tick;
398 1.18 dbj }
399 1.18 dbj /* set up dma mode timings */
400 1.16 bouyer if (drvp->drive_flags & DRIVE_DMA) {
401 1.18 dbj int dmamode = drvp->DMA_mode;
402 1.18 dbj min_cycle = dma_timing[dmamode].cycle;
403 1.18 dbj min_active = dma_timing[dmamode].active;
404 1.18 dbj cycle_tick = ATA4_TIME_TO_TICK(min_cycle);
405 1.18 dbj act_tick = ATA4_TIME_TO_TICK(min_active);
406 1.18 dbj inact_tick = cycle_tick - act_tick;
407 1.18 dbj /* mask: 0x001ffc00 */
408 1.18 dbj conf |= (act_tick << 10) | (inact_tick << 15);
409 1.16 bouyer }
410 1.18 dbj /* set up udma mode timings */
411 1.16 bouyer if (drvp->drive_flags & DRIVE_UDMA) {
412 1.18 dbj int udmamode = drvp->UDMA_mode;
413 1.18 dbj min_cycle = udma_timing[udmamode].cycle;
414 1.18 dbj min_active = udma_timing[udmamode].active;
415 1.18 dbj act_tick = ATA4_TIME_TO_TICK(min_active);
416 1.18 dbj cycle_tick = ATA4_TIME_TO_TICK(min_cycle);
417 1.18 dbj /* mask: 0x1ff00000 */
418 1.18 dbj conf |= (cycle_tick << 21) | (act_tick << 25) | 0x100000;
419 1.18 dbj }
420 1.20 bouyer #ifdef DEBUG
421 1.18 dbj if (conf) {
422 1.18 dbj printf("ata4 conf[%d] = 0x%x, cyc = %d (%d ns), act = %d (%d ns), inact = %d\n",
423 1.18 dbj drive, conf, cycle_tick, min_cycle, act_tick, min_active, inact_tick);
424 1.16 bouyer }
425 1.20 bouyer #endif
426 1.18 dbj sc->sc_dmaconf[drive] = conf;
427 1.16 bouyer }
428 1.18 dbj sc->sc_wdcdev.select = 0;
429 1.18 dbj if (sc->sc_dmaconf[0]) {
430 1.18 dbj wdc_obio_select(chp,0);
431 1.38 thorpej if (sc->sc_dmaconf[1] &&
432 1.38 thorpej (sc->sc_dmaconf[0] != sc->sc_dmaconf[1])) {
433 1.18 dbj sc->sc_wdcdev.select = wdc_obio_select;
434 1.16 bouyer }
435 1.18 dbj } else if (sc->sc_dmaconf[1]) {
436 1.18 dbj wdc_obio_select(chp,1);
437 1.16 bouyer }
438 1.5 tsubai }
439 1.5 tsubai
440 1.5 tsubai int
441 1.5 tsubai wdc_obio_detach(self, flags)
442 1.5 tsubai struct device *self;
443 1.5 tsubai int flags;
444 1.5 tsubai {
445 1.5 tsubai struct wdc_obio_softc *sc = (void *)self;
446 1.5 tsubai int error;
447 1.5 tsubai
448 1.5 tsubai if ((error = wdcdetach(self, flags)) != 0)
449 1.5 tsubai return error;
450 1.5 tsubai
451 1.5 tsubai intr_disestablish(sc->sc_ih);
452 1.5 tsubai
453 1.5 tsubai /* Unmap our i/o space. */
454 1.39 thorpej bus_space_unmap(sc->sc_wdcdev.regs->cmd_iot,
455 1.46.16.6 macallan sc->sc_wdcdev.regs->cmd_baseioh, WDC_REG_NPORTS << 4);
456 1.5 tsubai
457 1.5 tsubai /* Unmap DMA registers. */
458 1.5 tsubai /* XXX unmapiodev(sc->sc_dmareg); */
459 1.5 tsubai /* XXX free(sc->sc_dmacmd); */
460 1.5 tsubai
461 1.5 tsubai return 0;
462 1.1 tsubai }
463 1.1 tsubai
464 1.9 tsubai int
465 1.25 hamajima wdc_obio_dma_init(v, channel, drive, databuf, datalen, flags)
466 1.1 tsubai void *v;
467 1.1 tsubai void *databuf;
468 1.1 tsubai size_t datalen;
469 1.25 hamajima int flags;
470 1.1 tsubai {
471 1.1 tsubai struct wdc_obio_softc *sc = v;
472 1.1 tsubai vaddr_t va = (vaddr_t)databuf;
473 1.1 tsubai dbdma_command_t *cmdp;
474 1.4 tsubai u_int cmd, offset;
475 1.25 hamajima int read = flags & WDC_DMA_READ;
476 1.1 tsubai
477 1.1 tsubai cmdp = sc->sc_dmacmd;
478 1.1 tsubai cmd = read ? DBDMA_CMD_IN_MORE : DBDMA_CMD_OUT_MORE;
479 1.4 tsubai
480 1.4 tsubai offset = va & PGOFSET;
481 1.4 tsubai
482 1.4 tsubai /* if va is not page-aligned, setup the first page */
483 1.4 tsubai if (offset != 0) {
484 1.23 thorpej int rest = PAGE_SIZE - offset; /* the rest of the page */
485 1.4 tsubai
486 1.4 tsubai if (datalen > rest) { /* if continues to next page */
487 1.4 tsubai DBDMA_BUILD(cmdp, cmd, 0, rest, vtophys(va),
488 1.4 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER,
489 1.4 tsubai DBDMA_BRANCH_NEVER);
490 1.4 tsubai datalen -= rest;
491 1.4 tsubai va += rest;
492 1.4 tsubai cmdp++;
493 1.4 tsubai }
494 1.4 tsubai }
495 1.4 tsubai
496 1.4 tsubai /* now va is page-aligned */
497 1.23 thorpej while (datalen > PAGE_SIZE) {
498 1.23 thorpej DBDMA_BUILD(cmdp, cmd, 0, PAGE_SIZE, vtophys(va),
499 1.1 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
500 1.23 thorpej datalen -= PAGE_SIZE;
501 1.23 thorpej va += PAGE_SIZE;
502 1.1 tsubai cmdp++;
503 1.1 tsubai }
504 1.1 tsubai
505 1.23 thorpej /* the last page (datalen <= PAGE_SIZE here) */
506 1.1 tsubai cmd = read ? DBDMA_CMD_IN_LAST : DBDMA_CMD_OUT_LAST;
507 1.1 tsubai DBDMA_BUILD(cmdp, cmd, 0, datalen, vtophys(va),
508 1.4 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
509 1.1 tsubai cmdp++;
510 1.1 tsubai
511 1.1 tsubai DBDMA_BUILD(cmdp, DBDMA_CMD_STOP, 0, 0, 0,
512 1.1 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
513 1.1 tsubai
514 1.1 tsubai return 0;
515 1.1 tsubai }
516 1.1 tsubai
517 1.9 tsubai void
518 1.8 tsubai wdc_obio_dma_start(v, channel, drive)
519 1.1 tsubai void *v;
520 1.1 tsubai int channel, drive;
521 1.1 tsubai {
522 1.1 tsubai struct wdc_obio_softc *sc = v;
523 1.1 tsubai
524 1.1 tsubai dbdma_start(sc->sc_dmareg, sc->sc_dmacmd);
525 1.1 tsubai }
526 1.1 tsubai
527 1.9 tsubai int
528 1.1 tsubai wdc_obio_dma_finish(v, channel, drive, read)
529 1.1 tsubai void *v;
530 1.1 tsubai int channel, drive;
531 1.1 tsubai int read;
532 1.1 tsubai {
533 1.4 tsubai struct wdc_obio_softc *sc = v;
534 1.4 tsubai
535 1.4 tsubai dbdma_stop(sc->sc_dmareg);
536 1.1 tsubai return 0;
537 1.1 tsubai }
538