Home | History | Annotate | Line # | Download | only in dev
wdc_obio.c revision 1.58.16.1
      1  1.58.16.1     skrll /*	$NetBSD: wdc_obio.c,v 1.58.16.1 2016/10/05 20:55:31 skrll Exp $	*/
      2        1.1    tsubai 
      3        1.1    tsubai /*-
      4       1.27   mycroft  * Copyright (c) 1998, 2003 The NetBSD Foundation, Inc.
      5        1.1    tsubai  * All rights reserved.
      6        1.1    tsubai  *
      7        1.1    tsubai  * This code is derived from software contributed to The NetBSD Foundation
      8        1.1    tsubai  * by Charles M. Hannum and by Onno van der Linden.
      9        1.1    tsubai  *
     10        1.1    tsubai  * Redistribution and use in source and binary forms, with or without
     11        1.1    tsubai  * modification, are permitted provided that the following conditions
     12        1.1    tsubai  * are met:
     13        1.1    tsubai  * 1. Redistributions of source code must retain the above copyright
     14        1.1    tsubai  *    notice, this list of conditions and the following disclaimer.
     15        1.1    tsubai  * 2. Redistributions in binary form must reproduce the above copyright
     16        1.1    tsubai  *    notice, this list of conditions and the following disclaimer in the
     17        1.1    tsubai  *    documentation and/or other materials provided with the distribution.
     18        1.1    tsubai  *
     19        1.1    tsubai  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20        1.1    tsubai  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21        1.1    tsubai  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22        1.1    tsubai  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23        1.1    tsubai  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24        1.1    tsubai  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25        1.1    tsubai  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26        1.1    tsubai  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27        1.1    tsubai  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28        1.1    tsubai  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29        1.1    tsubai  * POSSIBILITY OF SUCH DAMAGE.
     30        1.1    tsubai  */
     31       1.26     lukem 
     32       1.26     lukem #include <sys/cdefs.h>
     33  1.58.16.1     skrll __KERNEL_RCSID(0, "$NetBSD: wdc_obio.c,v 1.58.16.1 2016/10/05 20:55:31 skrll Exp $");
     34        1.1    tsubai 
     35        1.1    tsubai #include <sys/param.h>
     36        1.1    tsubai #include <sys/systm.h>
     37        1.1    tsubai #include <sys/device.h>
     38  1.58.16.1     skrll #include <sys/kmem.h>
     39        1.1    tsubai 
     40       1.10       mrg #include <uvm/uvm_extern.h>
     41        1.1    tsubai 
     42       1.53    dyoung #include <sys/bus.h>
     43        1.1    tsubai #include <machine/autoconf.h>
     44       1.47   garbled #include <machine/pio.h>
     45        1.1    tsubai 
     46        1.9    tsubai #include <dev/ata/atareg.h>
     47        1.1    tsubai #include <dev/ata/atavar.h>
     48        1.1    tsubai #include <dev/ic/wdcvar.h>
     49        1.1    tsubai 
     50       1.12      matt #include <dev/ofw/openfirm.h>
     51       1.12      matt 
     52        1.1    tsubai #include <macppc/dev/dbdma.h>
     53        1.1    tsubai 
     54        1.1    tsubai #define WDC_REG_NPORTS		8
     55        1.1    tsubai #define WDC_AUXREG_OFFSET	0x16
     56        1.1    tsubai #define WDC_DEFAULT_PIO_IRQ	13	/* XXX */
     57        1.1    tsubai #define WDC_DEFAULT_DMA_IRQ	2	/* XXX */
     58        1.1    tsubai 
     59        1.1    tsubai #define WDC_OPTIONS_DMA 0x01
     60        1.1    tsubai 
     61        1.1    tsubai /*
     62        1.1    tsubai  * XXX This code currently doesn't even try to allow 32-bit data port use.
     63        1.1    tsubai  */
     64        1.1    tsubai 
     65        1.1    tsubai struct wdc_obio_softc {
     66        1.1    tsubai 	struct wdc_softc sc_wdcdev;
     67       1.39   thorpej 	struct ata_channel *sc_chanptr;
     68       1.39   thorpej 	struct ata_channel sc_channel;
     69       1.39   thorpej 	struct ata_queue sc_chqueue;
     70       1.39   thorpej 	struct wdc_regs sc_wdc_regs;
     71       1.47   garbled 	bus_space_handle_t sc_dmaregh;
     72        1.1    tsubai 	dbdma_regmap_t *sc_dmareg;
     73        1.1    tsubai 	dbdma_command_t	*sc_dmacmd;
     74       1.18       dbj 	u_int sc_dmaconf[2];	/* per target value of CONFIG_REG */
     75  1.58.16.1     skrll 	void *sc_ih, *sc_dma;
     76        1.1    tsubai };
     77        1.1    tsubai 
     78       1.48      matt static int wdc_obio_match(device_t, cfdata_t, void *);
     79       1.48      matt static void wdc_obio_attach(device_t, device_t, void *);
     80       1.48      matt static int wdc_obio_detach(device_t, int);
     81       1.48      matt static int wdc_obio_dma_init(void *, int, int, void *, size_t, int);
     82       1.48      matt static void wdc_obio_dma_start(void *, int, int);
     83       1.48      matt static int wdc_obio_dma_finish(void *, int, int, int);
     84       1.48      matt 
     85       1.48      matt static void wdc_obio_select(struct ata_channel *, int);
     86       1.48      matt static void adjust_timing(struct ata_channel *);
     87       1.48      matt static void ata4_adjust_timing(struct ata_channel *);
     88        1.1    tsubai 
     89       1.49      cube CFATTACH_DECL_NEW(wdc_obio, sizeof(struct wdc_obio_softc),
     90       1.52    dyoung     wdc_obio_match, wdc_obio_attach, wdc_obio_detach, NULL);
     91        1.1    tsubai 
     92       1.48      matt static const char * const ata_names[] = {
     93       1.47   garbled     "heathrow-ata",
     94       1.47   garbled     "keylargo-ata",
     95       1.47   garbled     "ohare-ata",
     96       1.47   garbled     NULL
     97       1.47   garbled };
     98       1.47   garbled 
     99        1.1    tsubai int
    100       1.48      matt wdc_obio_match(device_t parent, cfdata_t match, void *aux)
    101        1.1    tsubai {
    102        1.1    tsubai 	struct confargs *ca = aux;
    103        1.1    tsubai 
    104        1.3    tsubai 	/* XXX should not use name */
    105        1.1    tsubai 	if (strcmp(ca->ca_name, "ATA") == 0 ||
    106        1.1    tsubai 	    strcmp(ca->ca_name, "ata") == 0 ||
    107        1.2    tsubai 	    strcmp(ca->ca_name, "ata0") == 0 ||
    108        1.1    tsubai 	    strcmp(ca->ca_name, "ide") == 0)
    109        1.3    tsubai 		return 1;
    110        1.3    tsubai 
    111       1.47   garbled 	if (of_compatible(ca->ca_node, ata_names) >= 0)
    112        1.1    tsubai 		return 1;
    113        1.1    tsubai 
    114        1.1    tsubai 	return 0;
    115        1.1    tsubai }
    116        1.1    tsubai 
    117        1.1    tsubai void
    118       1.48      matt wdc_obio_attach(device_t parent, device_t self, void *aux)
    119        1.1    tsubai {
    120       1.48      matt 	struct wdc_obio_softc *sc = device_private(self);
    121       1.39   thorpej 	struct wdc_regs *wdr;
    122        1.1    tsubai 	struct confargs *ca = aux;
    123       1.39   thorpej 	struct ata_channel *chp = &sc->sc_channel;
    124       1.47   garbled 	int intr, i, type = IST_EDGE;
    125        1.1    tsubai 	int use_dma = 0;
    126       1.47   garbled 	char path[80];
    127        1.1    tsubai 
    128       1.49      cube 	sc->sc_wdcdev.sc_atac.atac_dev = self;
    129       1.49      cube 	if (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
    130       1.44   thorpej 	    WDC_OPTIONS_DMA) {
    131        1.1    tsubai 		if (ca->ca_nreg >= 16 || ca->ca_nintr == -1)
    132        1.1    tsubai 			use_dma = 1;	/* XXX Don't work yet. */
    133        1.1    tsubai 	}
    134        1.1    tsubai 
    135        1.1    tsubai 	if (ca->ca_nintr >= 4 && ca->ca_nreg >= 8) {
    136        1.4    tsubai 		intr = ca->ca_intr[0];
    137       1.48      matt 		aprint_normal(" irq %d", intr);
    138       1.47   garbled 		if (ca->ca_nintr > 8) {
    139       1.47   garbled 			type = ca->ca_intr[1] ? IST_LEVEL : IST_EDGE;
    140       1.47   garbled 		}
    141       1.48      matt 		aprint_normal(", %s triggered", (type == IST_EDGE) ? "edge" : "level");
    142        1.4    tsubai 	} else if (ca->ca_nintr == -1) {
    143        1.4    tsubai 		intr = WDC_DEFAULT_PIO_IRQ;
    144       1.48      matt 		aprint_normal(" irq property not found; using %d", intr);
    145        1.4    tsubai 	} else {
    146       1.48      matt 		aprint_error(": couldn't get irq property\n");
    147        1.1    tsubai 		return;
    148        1.1    tsubai 	}
    149        1.1    tsubai 
    150        1.1    tsubai 	if (use_dma)
    151       1.48      matt 		aprint_normal(": DMA transfer");
    152        1.1    tsubai 
    153       1.48      matt 	aprint_normal("\n");
    154        1.1    tsubai 
    155       1.39   thorpej 	sc->sc_wdcdev.regs = wdr = &sc->sc_wdc_regs;
    156       1.39   thorpej 
    157       1.47   garbled 	wdr->cmd_iot = wdr->ctl_iot = ca->ca_tag;
    158        1.1    tsubai 
    159       1.47   garbled 	if (bus_space_map(wdr->cmd_iot, ca->ca_baseaddr + ca->ca_reg[0],
    160       1.47   garbled 	    WDC_REG_NPORTS << 4, 0, &wdr->cmd_baseioh) ||
    161       1.39   thorpej 	    bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh,
    162       1.47   garbled 			WDC_AUXREG_OFFSET << 4, 1, &wdr->ctl_ioh)) {
    163       1.48      matt 		aprint_error_dev(self, "couldn't map registers\n");
    164        1.1    tsubai 		return;
    165        1.1    tsubai 	}
    166       1.47   garbled 
    167       1.30    bouyer 	for (i = 0; i < WDC_NREG; i++) {
    168       1.47   garbled 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i << 4,
    169       1.39   thorpej 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
    170       1.39   thorpej 			bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
    171       1.47   garbled 			    WDC_REG_NPORTS << 4);
    172       1.48      matt 			aprint_error_dev(self,
    173       1.48      matt 			    "couldn't subregion registers\n");
    174       1.30    bouyer 			return;
    175       1.30    bouyer 		}
    176       1.30    bouyer 	}
    177        1.1    tsubai #if 0
    178       1.39   thorpej 	wdr->data32iot = wdr->cmd_iot;
    179       1.39   thorpej 	wdr->data32ioh = wdr->cmd_ioh;
    180        1.1    tsubai #endif
    181        1.1    tsubai 
    182       1.47   garbled 	sc->sc_ih = intr_establish(intr, type, IPL_BIO, wdcintr, chp);
    183        1.1    tsubai 
    184        1.1    tsubai 	if (use_dma) {
    185  1.58.16.1     skrll 		sc->sc_dmacmd = dbdma_alloc(sizeof(dbdma_command_t) * 20,
    186  1.58.16.1     skrll 		    &sc->sc_dma);
    187       1.47   garbled 		/*
    188       1.47   garbled 		 * XXX
    189       1.47   garbled 		 * we don't use ca->ca_reg[3] for size here because at least
    190       1.47   garbled 		 * on the PB3400c it says 0x200 for both IDE channels ( the
    191       1.47   garbled 		 * one on the mainboard and the other on the mediabay ) but
    192       1.47   garbled 		 * their start addresses are only 0x100 apart. Since those
    193       1.47   garbled 		 * DMA registers are always 0x100 or less we don't really
    194       1.47   garbled 		 * have to care though
    195       1.47   garbled 		 */
    196       1.47   garbled 		if (bus_space_map(wdr->cmd_iot, ca->ca_baseaddr + ca->ca_reg[2],
    197       1.47   garbled 		    0x100, BUS_SPACE_MAP_LINEAR, &sc->sc_dmaregh)) {
    198       1.47   garbled 
    199       1.48      matt 			aprint_error_dev(self,
    200       1.48      matt 			    "unable to map DMA registers (%08x)\n",
    201       1.47   garbled 			    ca->ca_reg[2]);
    202       1.47   garbled 			/* should unmap stuff here */
    203       1.47   garbled 			return;
    204       1.47   garbled 		}
    205       1.47   garbled 		sc->sc_dmareg = bus_space_vaddr(wdr->cmd_iot, sc->sc_dmaregh);
    206       1.47   garbled 
    207       1.40   thorpej 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
    208       1.40   thorpej 		sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
    209       1.16    bouyer 		if (strcmp(ca->ca_name, "ata-4") == 0) {
    210       1.40   thorpej 			sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_UDMA;
    211       1.40   thorpej 			sc->sc_wdcdev.sc_atac.atac_udma_cap = 4;
    212       1.45  macallan 			sc->sc_wdcdev.sc_atac.atac_set_modes =
    213       1.45  macallan 			    ata4_adjust_timing;
    214       1.16    bouyer 		} else {
    215       1.40   thorpej 			sc->sc_wdcdev.sc_atac.atac_set_modes = adjust_timing;
    216       1.16    bouyer 		}
    217       1.13    bouyer #ifdef notyet
    218       1.13    bouyer 		/* Minimum cycle time is 150ns (DMA MODE 1) on ohare. */
    219       1.13    bouyer 		if (ohare) {
    220       1.40   thorpej 			sc->sc_wdcdev.sc_atac.atac_pio_cap = 3;
    221       1.40   thorpej 			sc->sc_wdcdev.sc_atac.atac_dma_cap = 1;
    222       1.13    bouyer 		}
    223       1.13    bouyer #endif
    224       1.17    bouyer 	} else {
    225       1.24       wiz 		/* all non-DMA controllers can use adjust_timing */
    226       1.40   thorpej 		sc->sc_wdcdev.sc_atac.atac_set_modes = adjust_timing;
    227  1.58.16.1     skrll 		sc->sc_dmacmd = NULL;
    228        1.1    tsubai 	}
    229       1.17    bouyer 
    230       1.40   thorpej 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
    231  1.58.16.1     skrll 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 /*| ATAC_CAP_DATA32*/;
    232       1.39   thorpej 	sc->sc_chanptr = chp;
    233       1.40   thorpej 	sc->sc_wdcdev.sc_atac.atac_channels = &sc->sc_chanptr;
    234       1.40   thorpej 	sc->sc_wdcdev.sc_atac.atac_nchannels = 1;
    235       1.58    bouyer 	sc->sc_wdcdev.wdc_maxdrives = 2;
    236        1.1    tsubai 	sc->sc_wdcdev.dma_arg = sc;
    237        1.1    tsubai 	sc->sc_wdcdev.dma_init = wdc_obio_dma_init;
    238        1.1    tsubai 	sc->sc_wdcdev.dma_start = wdc_obio_dma_start;
    239        1.1    tsubai 	sc->sc_wdcdev.dma_finish = wdc_obio_dma_finish;
    240       1.35   thorpej 	chp->ch_channel = 0;
    241       1.40   thorpej 	chp->ch_atac = &sc->sc_wdcdev.sc_atac;
    242       1.39   thorpej 	chp->ch_queue = &sc->sc_chqueue;
    243        1.7    tsubai 
    244       1.41   aymeric 	wdc_init_shadow_regs(chp);
    245       1.41   aymeric 
    246        1.7    tsubai #define OHARE_FEATURE_REG	0xf3000038
    247        1.7    tsubai 
    248        1.7    tsubai 	/* XXX Enable wdc1 by feature reg. */
    249       1.14       wiz 	memset(path, 0, sizeof(path));
    250        1.7    tsubai 	OF_package_to_path(ca->ca_node, path, sizeof(path));
    251        1.7    tsubai 	if (strcmp(path, "/bandit@F2000000/ohare@10/ata@21000") == 0) {
    252        1.7    tsubai 		u_int x;
    253        1.7    tsubai 
    254        1.7    tsubai 		x = in32rb(OHARE_FEATURE_REG);
    255        1.7    tsubai 		x |= 8;
    256        1.7    tsubai 		out32rb(OHARE_FEATURE_REG, x);
    257        1.1    tsubai 	}
    258        1.1    tsubai 
    259       1.29    bouyer 	wdcattach(chp);
    260        1.9    tsubai }
    261        1.9    tsubai 
    262        1.9    tsubai /* Multiword DMA transfer timings */
    263       1.13    bouyer struct ide_timings {
    264        1.9    tsubai 	int cycle;	/* minimum cycle time [ns] */
    265        1.9    tsubai 	int active;	/* minimum command active time [ns] */
    266       1.13    bouyer };
    267       1.48      matt static const struct ide_timings pio_timing[5] = {
    268       1.19       dbj 	{ 600, 180 },    /* Mode 0 */
    269       1.19       dbj 	{ 390, 150 },    /*      1 */
    270       1.19       dbj 	{ 240, 105 },    /*      2 */
    271       1.19       dbj 	{ 180,  90 },    /*      3 */
    272       1.19       dbj 	{ 120,  75 }     /*      4 */
    273       1.13    bouyer };
    274       1.48      matt static const struct ide_timings dma_timing[3] = {
    275       1.19       dbj 	{ 480, 240 },	/* Mode 0 */
    276       1.19       dbj 	{ 165,  90 },	/* Mode 1 */
    277       1.19       dbj 	{ 120,  75 }	/* Mode 2 */
    278        1.9    tsubai };
    279        1.9    tsubai 
    280       1.48      matt static const struct ide_timings udma_timing[5] = {
    281       1.48      matt 	{ 120, 180 },	/* Mode 0 */
    282       1.48      matt 	{  90, 150 },	/* Mode 1 */
    283       1.48      matt 	{  60, 120 },	/* Mode 2 */
    284       1.48      matt 	{  45,  90 },	/* Mode 3 */
    285       1.48      matt 	{  30,  90 }	/* Mode 4 */
    286       1.16    bouyer };
    287       1.16    bouyer 
    288        1.9    tsubai #define TIME_TO_TICK(time) howmany((time), 30)
    289       1.16    bouyer #define PIO_REC_OFFSET 4
    290       1.16    bouyer #define PIO_REC_MIN 1
    291       1.16    bouyer #define PIO_ACT_MIN 1
    292       1.16    bouyer #define DMA_REC_OFFSET 1
    293       1.16    bouyer #define DMA_REC_MIN 1
    294       1.16    bouyer #define DMA_ACT_MIN 1
    295       1.16    bouyer 
    296       1.18       dbj #define ATA4_TIME_TO_TICK(time)  howmany((time), 15) /* 15 ns clock */
    297       1.16    bouyer 
    298       1.47   garbled #define CONFIG_REG (0x200)		/* IDE access timing register */
    299        1.9    tsubai 
    300       1.18       dbj void
    301       1.48      matt wdc_obio_select(struct ata_channel *chp, int drive)
    302       1.18       dbj {
    303       1.40   thorpej 	struct wdc_obio_softc *sc = (struct wdc_obio_softc *)chp->ch_atac;
    304       1.40   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
    305       1.39   thorpej 
    306       1.39   thorpej 	bus_space_write_4(wdr->cmd_iot, wdr->cmd_baseioh,
    307       1.18       dbj 			CONFIG_REG, sc->sc_dmaconf[drive]);
    308       1.18       dbj }
    309        1.9    tsubai 
    310        1.9    tsubai void
    311       1.48      matt adjust_timing(struct ata_channel *chp)
    312        1.9    tsubai {
    313       1.40   thorpej 	struct wdc_obio_softc *sc = (struct wdc_obio_softc *)chp->ch_atac;
    314       1.13    bouyer 	int drive;
    315       1.31       mjl 	int min_cycle = 0, min_active = 0;
    316       1.31       mjl 	int cycle_tick = 0, act_tick = 0, inact_tick = 0, half_tick;
    317        1.9    tsubai 
    318       1.13    bouyer 	for (drive = 0; drive < 2; drive++) {
    319       1.18       dbj 		u_int conf = 0;
    320       1.18       dbj 		struct ata_drive_datas *drvp;
    321       1.18       dbj 
    322       1.13    bouyer 		drvp = &chp->ch_drive[drive];
    323       1.18       dbj 		/* set up pio mode timings */
    324       1.58    bouyer 		if (drvp->drive_type != ATA_DRIVET_NONE) {
    325       1.18       dbj 			int piomode = drvp->PIO_mode;
    326       1.18       dbj 			min_cycle = pio_timing[piomode].cycle;
    327       1.18       dbj 			min_active = pio_timing[piomode].active;
    328       1.18       dbj 
    329       1.18       dbj 			cycle_tick = TIME_TO_TICK(min_cycle);
    330       1.18       dbj 			act_tick = TIME_TO_TICK(min_active);
    331       1.18       dbj 			if (act_tick < PIO_ACT_MIN)
    332       1.18       dbj 				act_tick = PIO_ACT_MIN;
    333       1.18       dbj 			inact_tick = cycle_tick - act_tick - PIO_REC_OFFSET;
    334       1.18       dbj 			if (inact_tick < PIO_REC_MIN)
    335       1.18       dbj 				inact_tick = PIO_REC_MIN;
    336       1.18       dbj 			/* mask: 0x000007ff */
    337       1.18       dbj 			conf |= (inact_tick << 5) | act_tick;
    338       1.18       dbj 		}
    339       1.24       wiz 		/* Set up DMA mode timings */
    340       1.58    bouyer 		if (drvp->drive_flags & ATA_DRIVE_DMA) {
    341       1.18       dbj 			int dmamode = drvp->DMA_mode;
    342       1.18       dbj 			min_cycle = dma_timing[dmamode].cycle;
    343       1.18       dbj 			min_active = dma_timing[dmamode].active;
    344       1.18       dbj 			cycle_tick = TIME_TO_TICK(min_cycle);
    345       1.18       dbj 			act_tick = TIME_TO_TICK(min_active);
    346       1.18       dbj 			inact_tick = cycle_tick - act_tick - DMA_REC_OFFSET;
    347       1.18       dbj 			if (inact_tick < DMA_REC_MIN)
    348       1.18       dbj 				inact_tick = DMA_REC_MIN;
    349       1.18       dbj 			half_tick = 0;	/* XXX */
    350       1.18       dbj 			/* mask: 0xfffff800 */
    351       1.18       dbj 			conf |=
    352       1.18       dbj 					(half_tick << 21) |
    353       1.18       dbj 					(inact_tick << 16) | (act_tick << 11);
    354       1.13    bouyer 		}
    355       1.20    bouyer #ifdef DEBUG
    356       1.18       dbj 		if (conf) {
    357       1.18       dbj 			printf("conf[%d] = 0x%x, cyc = %d (%d ns), act = %d (%d ns), inact = %d\n",
    358       1.18       dbj 					drive, conf, cycle_tick, min_cycle, act_tick, min_active, inact_tick);
    359       1.18       dbj 		}
    360       1.20    bouyer #endif
    361       1.18       dbj 		sc->sc_dmaconf[drive] = conf;
    362       1.13    bouyer 	}
    363       1.18       dbj 	sc->sc_wdcdev.select = 0;
    364       1.18       dbj 	if (sc->sc_dmaconf[0]) {
    365       1.18       dbj 		wdc_obio_select(chp,0);
    366       1.38   thorpej 		if (sc->sc_dmaconf[1] &&
    367       1.38   thorpej 		    (sc->sc_dmaconf[0] != sc->sc_dmaconf[1])) {
    368       1.18       dbj 			sc->sc_wdcdev.select = wdc_obio_select;
    369       1.13    bouyer 		}
    370       1.18       dbj 	} else if (sc->sc_dmaconf[1]) {
    371       1.18       dbj 		wdc_obio_select(chp,1);
    372       1.13    bouyer 	}
    373       1.16    bouyer }
    374       1.16    bouyer 
    375       1.16    bouyer void
    376       1.48      matt ata4_adjust_timing(struct ata_channel *chp)
    377       1.16    bouyer {
    378       1.40   thorpej 	struct wdc_obio_softc *sc = (struct wdc_obio_softc *)chp->ch_atac;
    379       1.16    bouyer 	int drive;
    380       1.31       mjl 	int min_cycle = 0, min_active = 0;
    381       1.31       mjl 	int cycle_tick = 0, act_tick = 0, inact_tick = 0;
    382       1.16    bouyer 
    383       1.18       dbj 	for (drive = 0; drive < 2; drive++) {
    384       1.18       dbj 		u_int conf = 0;
    385       1.18       dbj 		struct ata_drive_datas *drvp;
    386       1.16    bouyer 
    387       1.16    bouyer 		drvp = &chp->ch_drive[drive];
    388       1.18       dbj 		/* set up pio mode timings */
    389       1.18       dbj 
    390       1.58    bouyer 		if (drvp->drive_type != ATA_DRIVET_NONE) {
    391       1.18       dbj 			int piomode = drvp->PIO_mode;
    392       1.18       dbj 			min_cycle = pio_timing[piomode].cycle;
    393       1.18       dbj 			min_active = pio_timing[piomode].active;
    394       1.18       dbj 
    395       1.18       dbj 			cycle_tick = ATA4_TIME_TO_TICK(min_cycle);
    396       1.18       dbj 			act_tick = ATA4_TIME_TO_TICK(min_active);
    397       1.18       dbj 			inact_tick = cycle_tick - act_tick;
    398       1.18       dbj 			/* mask: 0x000003ff */
    399       1.18       dbj 			conf |= (inact_tick << 5) | act_tick;
    400       1.18       dbj 		}
    401       1.18       dbj 		/* set up dma mode timings */
    402       1.58    bouyer 		if (drvp->drive_flags & ATA_DRIVE_DMA) {
    403       1.18       dbj 			int dmamode = drvp->DMA_mode;
    404       1.18       dbj 			min_cycle = dma_timing[dmamode].cycle;
    405       1.18       dbj 			min_active = dma_timing[dmamode].active;
    406       1.18       dbj 			cycle_tick = ATA4_TIME_TO_TICK(min_cycle);
    407       1.18       dbj 			act_tick = ATA4_TIME_TO_TICK(min_active);
    408       1.18       dbj 			inact_tick = cycle_tick - act_tick;
    409       1.18       dbj 			/* mask: 0x001ffc00 */
    410       1.18       dbj 			conf |= (act_tick << 10) | (inact_tick << 15);
    411       1.16    bouyer 		}
    412       1.18       dbj 		/* set up udma mode timings */
    413       1.58    bouyer 		if (drvp->drive_flags & ATA_DRIVE_UDMA) {
    414       1.18       dbj 			int udmamode = drvp->UDMA_mode;
    415       1.18       dbj 			min_cycle = udma_timing[udmamode].cycle;
    416       1.18       dbj 			min_active = udma_timing[udmamode].active;
    417       1.18       dbj 			act_tick = ATA4_TIME_TO_TICK(min_active);
    418       1.18       dbj 			cycle_tick = ATA4_TIME_TO_TICK(min_cycle);
    419       1.18       dbj 			/* mask: 0x1ff00000 */
    420       1.18       dbj 			conf |= (cycle_tick << 21) | (act_tick << 25) | 0x100000;
    421       1.18       dbj 		}
    422       1.20    bouyer #ifdef DEBUG
    423       1.18       dbj 		if (conf) {
    424       1.18       dbj 			printf("ata4 conf[%d] = 0x%x, cyc = %d (%d ns), act = %d (%d ns), inact = %d\n",
    425       1.18       dbj 					drive, conf, cycle_tick, min_cycle, act_tick, min_active, inact_tick);
    426       1.16    bouyer 		}
    427       1.20    bouyer #endif
    428       1.18       dbj 		sc->sc_dmaconf[drive] = conf;
    429       1.16    bouyer 	}
    430       1.18       dbj 	sc->sc_wdcdev.select = 0;
    431       1.18       dbj 	if (sc->sc_dmaconf[0]) {
    432       1.18       dbj 		wdc_obio_select(chp,0);
    433       1.38   thorpej 		if (sc->sc_dmaconf[1] &&
    434       1.38   thorpej 		    (sc->sc_dmaconf[0] != sc->sc_dmaconf[1])) {
    435       1.18       dbj 			sc->sc_wdcdev.select = wdc_obio_select;
    436       1.16    bouyer 		}
    437       1.18       dbj 	} else if (sc->sc_dmaconf[1]) {
    438       1.18       dbj 		wdc_obio_select(chp,1);
    439       1.16    bouyer 	}
    440        1.5    tsubai }
    441        1.5    tsubai 
    442        1.5    tsubai int
    443       1.48      matt wdc_obio_detach(device_t self, int flags)
    444        1.5    tsubai {
    445       1.48      matt 	struct wdc_obio_softc *sc = device_private(self);
    446        1.5    tsubai 	int error;
    447        1.5    tsubai 
    448        1.5    tsubai 	if ((error = wdcdetach(self, flags)) != 0)
    449        1.5    tsubai 		return error;
    450        1.5    tsubai 
    451        1.5    tsubai 	intr_disestablish(sc->sc_ih);
    452        1.5    tsubai 
    453        1.5    tsubai 	/* Unmap our i/o space. */
    454       1.39   thorpej 	bus_space_unmap(sc->sc_wdcdev.regs->cmd_iot,
    455       1.47   garbled 			sc->sc_wdcdev.regs->cmd_baseioh, WDC_REG_NPORTS << 4);
    456        1.5    tsubai 
    457        1.5    tsubai 	/* Unmap DMA registers. */
    458  1.58.16.1     skrll 	if (sc->sc_dmacmd != NULL) {
    459        1.5    tsubai 
    460  1.58.16.1     skrll 		bus_space_unmap(sc->sc_wdcdev.regs->cmd_iot,
    461  1.58.16.1     skrll 		    sc->sc_dmaregh, 0x100);
    462  1.58.16.1     skrll 		dbdma_free(sc->sc_dma, sizeof(dbdma_command_t) * 20);
    463  1.58.16.1     skrll 	}
    464        1.5    tsubai 	return 0;
    465        1.1    tsubai }
    466        1.1    tsubai 
    467        1.9    tsubai int
    468       1.48      matt wdc_obio_dma_init(void *v, int channel, int drive, void *databuf,
    469       1.48      matt 	size_t datalen, int flags)
    470        1.1    tsubai {
    471        1.1    tsubai 	struct wdc_obio_softc *sc = v;
    472        1.1    tsubai 	vaddr_t va = (vaddr_t)databuf;
    473        1.1    tsubai 	dbdma_command_t *cmdp;
    474        1.4    tsubai 	u_int cmd, offset;
    475       1.25  hamajima 	int read = flags & WDC_DMA_READ;
    476        1.1    tsubai 
    477        1.1    tsubai 	cmdp = sc->sc_dmacmd;
    478        1.1    tsubai 	cmd = read ? DBDMA_CMD_IN_MORE : DBDMA_CMD_OUT_MORE;
    479        1.4    tsubai 
    480        1.4    tsubai 	offset = va & PGOFSET;
    481        1.4    tsubai 
    482        1.4    tsubai 	/* if va is not page-aligned, setup the first page */
    483        1.4    tsubai 	if (offset != 0) {
    484       1.23   thorpej 		int rest = PAGE_SIZE - offset;	/* the rest of the page */
    485        1.4    tsubai 
    486        1.4    tsubai 		if (datalen > rest) {		/* if continues to next page */
    487        1.4    tsubai 			DBDMA_BUILD(cmdp, cmd, 0, rest, vtophys(va),
    488        1.4    tsubai 				DBDMA_INT_NEVER, DBDMA_WAIT_NEVER,
    489        1.4    tsubai 				DBDMA_BRANCH_NEVER);
    490        1.4    tsubai 			datalen -= rest;
    491        1.4    tsubai 			va += rest;
    492        1.4    tsubai 			cmdp++;
    493        1.4    tsubai 		}
    494        1.4    tsubai 	}
    495        1.4    tsubai 
    496        1.4    tsubai 	/* now va is page-aligned */
    497       1.23   thorpej 	while (datalen > PAGE_SIZE) {
    498       1.23   thorpej 		DBDMA_BUILD(cmdp, cmd, 0, PAGE_SIZE, vtophys(va),
    499        1.1    tsubai 			DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
    500       1.23   thorpej 		datalen -= PAGE_SIZE;
    501       1.23   thorpej 		va += PAGE_SIZE;
    502        1.1    tsubai 		cmdp++;
    503        1.1    tsubai 	}
    504        1.1    tsubai 
    505       1.23   thorpej 	/* the last page (datalen <= PAGE_SIZE here) */
    506        1.1    tsubai 	cmd = read ? DBDMA_CMD_IN_LAST : DBDMA_CMD_OUT_LAST;
    507        1.1    tsubai 	DBDMA_BUILD(cmdp, cmd, 0, datalen, vtophys(va),
    508        1.4    tsubai 		DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
    509        1.1    tsubai 	cmdp++;
    510        1.1    tsubai 
    511        1.1    tsubai 	DBDMA_BUILD(cmdp, DBDMA_CMD_STOP, 0, 0, 0,
    512        1.1    tsubai 		DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
    513        1.1    tsubai 
    514        1.1    tsubai 	return 0;
    515        1.1    tsubai }
    516        1.1    tsubai 
    517        1.9    tsubai void
    518       1.48      matt wdc_obio_dma_start(void *v, int channel, int drive)
    519        1.1    tsubai {
    520        1.1    tsubai 	struct wdc_obio_softc *sc = v;
    521        1.1    tsubai 
    522        1.1    tsubai 	dbdma_start(sc->sc_dmareg, sc->sc_dmacmd);
    523        1.1    tsubai }
    524        1.1    tsubai 
    525        1.9    tsubai int
    526       1.48      matt wdc_obio_dma_finish(void *v, int channel, int drive, int read)
    527        1.1    tsubai {
    528        1.4    tsubai 	struct wdc_obio_softc *sc = v;
    529        1.4    tsubai 
    530        1.4    tsubai 	dbdma_stop(sc->sc_dmareg);
    531        1.1    tsubai 	return 0;
    532        1.1    tsubai }
    533