zs.c revision 1.29 1 1.29 matt /* $NetBSD: zs.c,v 1.29 2004/03/24 19:42:04 matt Exp $ */
2 1.1 tsubai
3 1.1 tsubai /*
4 1.7 wrstuden * Copyright (c) 1996, 1998 Bill Studenmund
5 1.1 tsubai * Copyright (c) 1995 Gordon W. Ross
6 1.1 tsubai * All rights reserved.
7 1.1 tsubai *
8 1.1 tsubai * Redistribution and use in source and binary forms, with or without
9 1.1 tsubai * modification, are permitted provided that the following conditions
10 1.1 tsubai * are met:
11 1.1 tsubai * 1. Redistributions of source code must retain the above copyright
12 1.1 tsubai * notice, this list of conditions and the following disclaimer.
13 1.1 tsubai * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 tsubai * notice, this list of conditions and the following disclaimer in the
15 1.1 tsubai * documentation and/or other materials provided with the distribution.
16 1.1 tsubai * 3. The name of the author may not be used to endorse or promote products
17 1.1 tsubai * derived from this software without specific prior written permission.
18 1.1 tsubai * 4. All advertising materials mentioning features or use of this software
19 1.1 tsubai * must display the following acknowledgement:
20 1.1 tsubai * This product includes software developed by Gordon Ross
21 1.1 tsubai *
22 1.1 tsubai * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 tsubai * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 tsubai * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 tsubai * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 tsubai * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 tsubai * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 tsubai * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 tsubai * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 tsubai * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 tsubai * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 tsubai */
33 1.1 tsubai
34 1.1 tsubai /*
35 1.1 tsubai * Zilog Z8530 Dual UART driver (machine-dependent part)
36 1.1 tsubai *
37 1.1 tsubai * Runs two serial lines per chip using slave drivers.
38 1.1 tsubai * Plain tty/async lines use the zs_async slave.
39 1.1 tsubai * Sun keyboard/mouse uses the zs_kbd/zs_ms slaves.
40 1.1 tsubai * Other ports use their own mice & keyboard slaves.
41 1.1 tsubai *
42 1.1 tsubai * Credits & history:
43 1.1 tsubai *
44 1.1 tsubai * With NetBSD 1.1, port-mac68k started using a port of the port-sparc
45 1.1 tsubai * (port-sun3?) zs.c driver (which was in turn based on code in the
46 1.1 tsubai * Berkeley 4.4 Lite release). Bill Studenmund did the port, with
47 1.28 keihan * help from Allen Briggs and Gordon Ross <gwr (at) NetBSD.org>. Noud de
48 1.1 tsubai * Brouwer field-tested the driver at a local ISP.
49 1.1 tsubai *
50 1.1 tsubai * Bill Studenmund and Gordon Ross then ported the machine-independant
51 1.1 tsubai * z8530 driver to work with port-mac68k. NetBSD 1.2 contained an
52 1.1 tsubai * intermediate version (mac68k using a local, patched version of
53 1.1 tsubai * the m.i. drivers), with NetBSD 1.3 containing a full version.
54 1.1 tsubai */
55 1.27 lukem
56 1.27 lukem #include <sys/cdefs.h>
57 1.29 matt __KERNEL_RCSID(0, "$NetBSD: zs.c,v 1.29 2004/03/24 19:42:04 matt Exp $");
58 1.3 jonathan
59 1.3 jonathan #include "opt_ddb.h"
60 1.19 dbj #include "opt_kgdb.h"
61 1.1 tsubai
62 1.1 tsubai #include <sys/param.h>
63 1.1 tsubai #include <sys/systm.h>
64 1.1 tsubai #include <sys/proc.h>
65 1.1 tsubai #include <sys/device.h>
66 1.1 tsubai #include <sys/conf.h>
67 1.1 tsubai #include <sys/file.h>
68 1.1 tsubai #include <sys/ioctl.h>
69 1.1 tsubai #include <sys/tty.h>
70 1.1 tsubai #include <sys/time.h>
71 1.1 tsubai #include <sys/kernel.h>
72 1.1 tsubai #include <sys/syslog.h>
73 1.19 dbj #ifdef KGDB
74 1.19 dbj #include <sys/kgdb.h>
75 1.19 dbj #endif
76 1.1 tsubai
77 1.1 tsubai #include <dev/cons.h>
78 1.1 tsubai #include <dev/ofw/openfirm.h>
79 1.1 tsubai #include <dev/ic/z8530reg.h>
80 1.1 tsubai
81 1.1 tsubai #include <machine/z8530var.h>
82 1.1 tsubai #include <machine/autoconf.h>
83 1.1 tsubai #include <machine/cpu.h>
84 1.1 tsubai #include <machine/pio.h>
85 1.1 tsubai
86 1.1 tsubai /* Are these in a header file anywhere? */
87 1.1 tsubai /* Booter flags interface */
88 1.1 tsubai #define ZSMAC_RAW 0x01
89 1.1 tsubai #define ZSMAC_LOCALTALK 0x02
90 1.11 mycroft
91 1.1 tsubai #include "zsc.h" /* get the # of zs chips defined */
92 1.1 tsubai
93 1.1 tsubai /*
94 1.1 tsubai * Some warts needed by z8530tty.c -
95 1.1 tsubai */
96 1.1 tsubai int zs_def_cflag = (CREAD | CS8 | HUPCL);
97 1.1 tsubai
98 1.1 tsubai /*
99 1.1 tsubai * abort detection on console will now timeout after iterating on a loop
100 1.1 tsubai * the following # of times. Cheep hack. Also, abort detection is turned
101 1.1 tsubai * off after a timeout (i.e. maybe there's not a terminal hooked up).
102 1.1 tsubai */
103 1.1 tsubai #define ZSABORT_DELAY 3000000
104 1.1 tsubai
105 1.1 tsubai struct zsdevice {
106 1.1 tsubai /* Yes, they are backwards. */
107 1.1 tsubai struct zschan zs_chan_b;
108 1.1 tsubai struct zschan zs_chan_a;
109 1.1 tsubai };
110 1.1 tsubai
111 1.1 tsubai /* Flags from cninit() */
112 1.1 tsubai static int zs_hwflags[NZSC][2];
113 1.1 tsubai /* Default speed for each channel */
114 1.1 tsubai static int zs_defspeed[NZSC][2] = {
115 1.1 tsubai { 38400, /* tty00 */
116 1.1 tsubai 38400 }, /* tty01 */
117 1.1 tsubai };
118 1.15 tsubai
119 1.1 tsubai /* console stuff */
120 1.1 tsubai void *zs_conschan = 0;
121 1.1 tsubai #ifdef ZS_CONSOLE_ABORT
122 1.1 tsubai int zs_cons_canabort = 1;
123 1.1 tsubai #else
124 1.1 tsubai int zs_cons_canabort = 0;
125 1.1 tsubai #endif /* ZS_CONSOLE_ABORT*/
126 1.1 tsubai
127 1.1 tsubai /* device to which the console is attached--if serial. */
128 1.1 tsubai /* Mac stuff */
129 1.1 tsubai
130 1.13 tsubai static int zs_get_speed __P((struct zs_chanstate *));
131 1.1 tsubai
132 1.1 tsubai /*
133 1.1 tsubai * Even though zsparam will set up the clock multiples, etc., we
134 1.1 tsubai * still set them here as: 1) mice & keyboards don't use zsparam,
135 1.1 tsubai * and 2) the console stuff uses these defaults before device
136 1.1 tsubai * attach.
137 1.1 tsubai */
138 1.1 tsubai
139 1.1 tsubai static u_char zs_init_reg[16] = {
140 1.1 tsubai 0, /* 0: CMD (reset, etc.) */
141 1.1 tsubai 0, /* 1: No interrupts yet. */
142 1.1 tsubai 0, /* IVECT */
143 1.1 tsubai ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
144 1.1 tsubai ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
145 1.1 tsubai ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
146 1.1 tsubai 0, /* 6: TXSYNC/SYNCLO */
147 1.1 tsubai 0, /* 7: RXSYNC/SYNCHI */
148 1.1 tsubai 0, /* 8: alias for data port */
149 1.1 tsubai ZSWR9_MASTER_IE,
150 1.1 tsubai 0, /*10: Misc. TX/RX control bits */
151 1.1 tsubai ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
152 1.11 mycroft ((PCLK/32)/38400)-2, /*12: BAUDLO (default=38400) */
153 1.11 mycroft 0, /*13: BAUDHI (default=38400) */
154 1.12 wrstuden ZSWR14_BAUD_ENA,
155 1.10 mycroft ZSWR15_BREAK_IE,
156 1.1 tsubai };
157 1.1 tsubai
158 1.1 tsubai /****************************************************************
159 1.1 tsubai * Autoconfig
160 1.1 tsubai ****************************************************************/
161 1.1 tsubai
162 1.1 tsubai /* Definition of the driver for autoconfig. */
163 1.1 tsubai static int zsc_match __P((struct device *, struct cfdata *, void *));
164 1.1 tsubai static void zsc_attach __P((struct device *, struct device *, void *));
165 1.1 tsubai static int zsc_print __P((void *, const char *name));
166 1.1 tsubai
167 1.23 thorpej CFATTACH_DECL(zsc, sizeof(struct zsc_softc),
168 1.23 thorpej zsc_match, zsc_attach, NULL, NULL);
169 1.1 tsubai
170 1.1 tsubai extern struct cfdriver zsc_cd;
171 1.1 tsubai
172 1.1 tsubai int zshard __P((void *));
173 1.1 tsubai int zssoft __P((void *));
174 1.1 tsubai #ifdef ZS_TXDMA
175 1.1 tsubai static int zs_txdma_int __P((void *));
176 1.1 tsubai #endif
177 1.1 tsubai
178 1.1 tsubai void zscnprobe __P((struct consdev *));
179 1.1 tsubai void zscninit __P((struct consdev *));
180 1.1 tsubai int zscngetc __P((dev_t));
181 1.1 tsubai void zscnputc __P((dev_t, int));
182 1.1 tsubai void zscnpollc __P((dev_t, int));
183 1.1 tsubai
184 1.1 tsubai /*
185 1.1 tsubai * Is the zs chip present?
186 1.1 tsubai */
187 1.1 tsubai static int
188 1.1 tsubai zsc_match(parent, cf, aux)
189 1.1 tsubai struct device *parent;
190 1.1 tsubai struct cfdata *cf;
191 1.1 tsubai void *aux;
192 1.1 tsubai {
193 1.1 tsubai struct confargs *ca = aux;
194 1.1 tsubai int unit = cf->cf_unit;
195 1.1 tsubai
196 1.1 tsubai if (strcmp(ca->ca_name, "escc") != 0)
197 1.1 tsubai return 0;
198 1.1 tsubai
199 1.1 tsubai if (unit > 1)
200 1.1 tsubai return 0;
201 1.1 tsubai
202 1.1 tsubai return 1;
203 1.1 tsubai }
204 1.1 tsubai
205 1.1 tsubai /*
206 1.1 tsubai * Attach a found zs.
207 1.1 tsubai *
208 1.1 tsubai * Match slave number to zs unit number, so that misconfiguration will
209 1.1 tsubai * not set up the keyboard as ttya, etc.
210 1.1 tsubai */
211 1.1 tsubai static void
212 1.1 tsubai zsc_attach(parent, self, aux)
213 1.1 tsubai struct device *parent;
214 1.1 tsubai struct device *self;
215 1.1 tsubai void *aux;
216 1.1 tsubai {
217 1.1 tsubai struct zsc_softc *zsc = (void *)self;
218 1.1 tsubai struct confargs *ca = aux;
219 1.1 tsubai struct zsc_attach_args zsc_args;
220 1.1 tsubai volatile struct zschan *zc;
221 1.1 tsubai struct xzs_chanstate *xcs;
222 1.1 tsubai struct zs_chanstate *cs;
223 1.15 tsubai struct zsdevice *zsd;
224 1.1 tsubai int zsc_unit, channel;
225 1.1 tsubai int s, chip, theflags;
226 1.1 tsubai int node, intr[2][3];
227 1.1 tsubai u_int regs[6];
228 1.1 tsubai
229 1.15 tsubai chip = 0;
230 1.1 tsubai zsc_unit = zsc->zsc_dev.dv_unit;
231 1.1 tsubai
232 1.8 tsubai ca->ca_reg[0] += ca->ca_baseaddr;
233 1.15 tsubai zsd = mapiodev(ca->ca_reg[0], ca->ca_reg[1]);
234 1.8 tsubai
235 1.8 tsubai node = OF_child(ca->ca_node); /* ch-a */
236 1.1 tsubai
237 1.1 tsubai for (channel = 0; channel < 2; channel++) {
238 1.8 tsubai if (OF_getprop(node, "AAPL,interrupts",
239 1.9 tsubai intr[channel], sizeof(intr[0])) == -1 &&
240 1.8 tsubai OF_getprop(node, "interrupts",
241 1.9 tsubai intr[channel], sizeof(intr[0])) == -1) {
242 1.8 tsubai printf(": cannot find interrupt property\n");
243 1.8 tsubai return;
244 1.8 tsubai }
245 1.8 tsubai
246 1.8 tsubai if (OF_getprop(node, "reg", regs, sizeof(regs)) < 24) {
247 1.8 tsubai printf(": cannot find reg property\n");
248 1.8 tsubai return;
249 1.8 tsubai }
250 1.1 tsubai regs[2] += ca->ca_baseaddr;
251 1.1 tsubai regs[4] += ca->ca_baseaddr;
252 1.1 tsubai #ifdef ZS_TXDMA
253 1.1 tsubai zsc->zsc_txdmareg[channel] = mapiodev(regs[2], regs[3]);
254 1.1 tsubai zsc->zsc_txdmacmd[channel] =
255 1.1 tsubai dbdma_alloc(sizeof(dbdma_command_t) * 3);
256 1.18 wiz memset(zsc->zsc_txdmacmd[channel], 0,
257 1.18 wiz sizeof(dbdma_command_t) * 3);
258 1.1 tsubai dbdma_reset(zsc->zsc_txdmareg[channel]);
259 1.1 tsubai #endif
260 1.1 tsubai node = OF_peer(node); /* ch-b */
261 1.1 tsubai }
262 1.1 tsubai
263 1.1 tsubai printf(": irq %d,%d\n", intr[0][0], intr[1][0]);
264 1.1 tsubai
265 1.1 tsubai /*
266 1.1 tsubai * Initialize software state for each channel.
267 1.1 tsubai */
268 1.1 tsubai for (channel = 0; channel < 2; channel++) {
269 1.1 tsubai zsc_args.channel = channel;
270 1.1 tsubai zsc_args.hwflags = zs_hwflags[zsc_unit][channel];
271 1.1 tsubai xcs = &zsc->xzsc_xcs_store[channel];
272 1.1 tsubai cs = &xcs->xzs_cs;
273 1.1 tsubai zsc->zsc_cs[channel] = cs;
274 1.1 tsubai
275 1.25 pk simple_lock_init(&cs->cs_lock);
276 1.1 tsubai cs->cs_channel = channel;
277 1.1 tsubai cs->cs_private = NULL;
278 1.1 tsubai cs->cs_ops = &zsops_null;
279 1.1 tsubai
280 1.15 tsubai zc = (channel == 0) ? &zsd->zs_chan_a : &zsd->zs_chan_b;
281 1.15 tsubai
282 1.1 tsubai cs->cs_reg_csr = &zc->zc_csr;
283 1.1 tsubai cs->cs_reg_data = &zc->zc_data;
284 1.1 tsubai
285 1.18 wiz memcpy(cs->cs_creg, zs_init_reg, 16);
286 1.18 wiz memcpy(cs->cs_preg, zs_init_reg, 16);
287 1.1 tsubai
288 1.1 tsubai /* Current BAUD rate generator clock. */
289 1.11 mycroft cs->cs_brg_clk = PCLK / 16; /* RTxC is 230400*16, so use 230400 */
290 1.13 tsubai if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE)
291 1.13 tsubai cs->cs_defspeed = zs_get_speed(cs);
292 1.13 tsubai else
293 1.13 tsubai cs->cs_defspeed = zs_defspeed[zsc_unit][channel];
294 1.1 tsubai cs->cs_defcflag = zs_def_cflag;
295 1.1 tsubai
296 1.1 tsubai /* Make these correspond to cs_defcflag (-crtscts) */
297 1.1 tsubai cs->cs_rr0_dcd = ZSRR0_DCD;
298 1.1 tsubai cs->cs_rr0_cts = 0;
299 1.1 tsubai cs->cs_wr5_dtr = ZSWR5_DTR;
300 1.1 tsubai cs->cs_wr5_rts = 0;
301 1.1 tsubai
302 1.1 tsubai #ifdef __notyet__
303 1.1 tsubai cs->cs_slave_type = ZS_SLAVE_NONE;
304 1.1 tsubai #endif
305 1.1 tsubai
306 1.1 tsubai /* Define BAUD rate stuff. */
307 1.11 mycroft xcs->cs_clocks[0].clk = PCLK;
308 1.7 wrstuden xcs->cs_clocks[0].flags = ZSC_RTXBRG | ZSC_RTXDIV;
309 1.1 tsubai xcs->cs_clocks[1].flags =
310 1.1 tsubai ZSC_RTXBRG | ZSC_RTXDIV | ZSC_VARIABLE | ZSC_EXTERN;
311 1.1 tsubai xcs->cs_clocks[2].flags = ZSC_TRXDIV | ZSC_VARIABLE;
312 1.1 tsubai xcs->cs_clock_count = 3;
313 1.1 tsubai if (channel == 0) {
314 1.1 tsubai theflags = 0; /*mac68k_machine.modem_flags;*/
315 1.6 tsubai /*xcs->cs_clocks[1].clk = mac68k_machine.modem_dcd_clk;*/
316 1.6 tsubai /*xcs->cs_clocks[2].clk = mac68k_machine.modem_cts_clk;*/
317 1.6 tsubai xcs->cs_clocks[1].clk = 0;
318 1.1 tsubai xcs->cs_clocks[2].clk = 0;
319 1.1 tsubai } else {
320 1.1 tsubai theflags = 0; /*mac68k_machine.print_flags;*/
321 1.1 tsubai xcs->cs_clocks[1].flags = ZSC_VARIABLE;
322 1.1 tsubai /*
323 1.1 tsubai * Yes, we aren't defining ANY clock source enables for the
324 1.1 tsubai * printer's DCD clock in. The hardware won't let us
325 1.1 tsubai * use it. But a clock will freak out the chip, so we
326 1.1 tsubai * let you set it, telling us to bar interrupts on the line.
327 1.1 tsubai */
328 1.6 tsubai /*xcs->cs_clocks[1].clk = mac68k_machine.print_dcd_clk;*/
329 1.6 tsubai /*xcs->cs_clocks[2].clk = mac68k_machine.print_cts_clk;*/
330 1.6 tsubai xcs->cs_clocks[1].clk = 0;
331 1.1 tsubai xcs->cs_clocks[2].clk = 0;
332 1.1 tsubai }
333 1.1 tsubai if (xcs->cs_clocks[1].clk)
334 1.1 tsubai zsc_args.hwflags |= ZS_HWFLAG_NO_DCD;
335 1.1 tsubai if (xcs->cs_clocks[2].clk)
336 1.1 tsubai zsc_args.hwflags |= ZS_HWFLAG_NO_CTS;
337 1.1 tsubai
338 1.1 tsubai /* Set defaults in our "extended" chanstate. */
339 1.1 tsubai xcs->cs_csource = 0;
340 1.1 tsubai xcs->cs_psource = 0;
341 1.1 tsubai xcs->cs_cclk_flag = 0; /* Nothing fancy by default */
342 1.1 tsubai xcs->cs_pclk_flag = 0;
343 1.1 tsubai
344 1.1 tsubai if (theflags & ZSMAC_RAW) {
345 1.1 tsubai zsc_args.hwflags |= ZS_HWFLAG_RAW;
346 1.1 tsubai printf(" (raw defaults)");
347 1.1 tsubai }
348 1.1 tsubai
349 1.1 tsubai /*
350 1.1 tsubai * XXX - This might be better done with a "stub" driver
351 1.1 tsubai * (to replace zstty) that ignores LocalTalk for now.
352 1.1 tsubai */
353 1.1 tsubai if (theflags & ZSMAC_LOCALTALK) {
354 1.1 tsubai printf(" shielding from LocalTalk");
355 1.1 tsubai cs->cs_defspeed = 1;
356 1.1 tsubai cs->cs_creg[ZSRR_BAUDLO] = cs->cs_preg[ZSRR_BAUDLO] = 0xff;
357 1.1 tsubai cs->cs_creg[ZSRR_BAUDHI] = cs->cs_preg[ZSRR_BAUDHI] = 0xff;
358 1.1 tsubai zs_write_reg(cs, ZSRR_BAUDLO, 0xff);
359 1.1 tsubai zs_write_reg(cs, ZSRR_BAUDHI, 0xff);
360 1.1 tsubai /*
361 1.1 tsubai * If we might have LocalTalk, then make sure we have the
362 1.1 tsubai * Baud rate low-enough to not do any damage.
363 1.1 tsubai */
364 1.1 tsubai }
365 1.1 tsubai
366 1.1 tsubai /*
367 1.1 tsubai * We used to disable chip interrupts here, but we now
368 1.1 tsubai * do that in zscnprobe, just in case MacOS left the chip on.
369 1.1 tsubai */
370 1.1 tsubai
371 1.1 tsubai xcs->cs_chip = chip;
372 1.1 tsubai
373 1.1 tsubai /* Stash away a copy of the final H/W flags. */
374 1.1 tsubai xcs->cs_hwflags = zsc_args.hwflags;
375 1.1 tsubai
376 1.1 tsubai /*
377 1.1 tsubai * Look for a child driver for this channel.
378 1.1 tsubai * The child attach will setup the hardware.
379 1.1 tsubai */
380 1.1 tsubai if (!config_found(self, (void *)&zsc_args, zsc_print)) {
381 1.1 tsubai /* No sub-driver. Just reset it. */
382 1.1 tsubai u_char reset = (channel == 0) ?
383 1.1 tsubai ZSWR9_A_RESET : ZSWR9_B_RESET;
384 1.1 tsubai s = splzs();
385 1.1 tsubai zs_write_reg(cs, 9, reset);
386 1.1 tsubai splx(s);
387 1.1 tsubai }
388 1.1 tsubai }
389 1.1 tsubai
390 1.1 tsubai /* XXX - Now safe to install interrupt handlers. */
391 1.1 tsubai intr_establish(intr[0][0], IST_LEVEL, IPL_TTY, zshard, NULL);
392 1.1 tsubai intr_establish(intr[1][0], IST_LEVEL, IPL_TTY, zshard, NULL);
393 1.1 tsubai #ifdef ZS_TXDMA
394 1.1 tsubai intr_establish(intr[0][1], IST_LEVEL, IPL_TTY, zs_txdma_int, (void *)0);
395 1.1 tsubai intr_establish(intr[1][1], IST_LEVEL, IPL_TTY, zs_txdma_int, (void *)1);
396 1.1 tsubai #endif
397 1.1 tsubai
398 1.29 matt #ifdef __HAVE_GENERIC_SOFT_INTERRUPTS
399 1.29 matt zsc->zsc_si = softintr_establish(IPL_SOFTSERIAL,
400 1.29 matt (void (*)(void *)) zsc_intr_soft, zsc);
401 1.29 matt #endif
402 1.29 matt
403 1.1 tsubai /*
404 1.1 tsubai * Set the master interrupt enable and interrupt vector.
405 1.1 tsubai * (common to both channels, do it on A)
406 1.1 tsubai */
407 1.1 tsubai cs = zsc->zsc_cs[0];
408 1.1 tsubai s = splzs();
409 1.1 tsubai /* interrupt vector */
410 1.1 tsubai zs_write_reg(cs, 2, zs_init_reg[2]);
411 1.1 tsubai /* master interrupt control (enable) */
412 1.1 tsubai zs_write_reg(cs, 9, zs_init_reg[9]);
413 1.1 tsubai splx(s);
414 1.1 tsubai }
415 1.1 tsubai
416 1.1 tsubai static int
417 1.1 tsubai zsc_print(aux, name)
418 1.1 tsubai void *aux;
419 1.1 tsubai const char *name;
420 1.1 tsubai {
421 1.1 tsubai struct zsc_attach_args *args = aux;
422 1.1 tsubai
423 1.1 tsubai if (name != NULL)
424 1.24 thorpej aprint_normal("%s: ", name);
425 1.1 tsubai
426 1.1 tsubai if (args->channel != -1)
427 1.24 thorpej aprint_normal(" channel %d", args->channel);
428 1.1 tsubai
429 1.1 tsubai return UNCONF;
430 1.6 tsubai }
431 1.6 tsubai
432 1.6 tsubai int
433 1.6 tsubai zsmdioctl(cs, cmd, data)
434 1.6 tsubai struct zs_chanstate *cs;
435 1.6 tsubai u_long cmd;
436 1.6 tsubai caddr_t data;
437 1.6 tsubai {
438 1.6 tsubai switch (cmd) {
439 1.6 tsubai default:
440 1.20 atatat return (EPASSTHROUGH);
441 1.6 tsubai }
442 1.6 tsubai return (0);
443 1.6 tsubai }
444 1.6 tsubai
445 1.6 tsubai void
446 1.6 tsubai zsmd_setclock(cs)
447 1.6 tsubai struct zs_chanstate *cs;
448 1.6 tsubai {
449 1.16 matt #ifdef NOTYET
450 1.6 tsubai struct xzs_chanstate *xcs = (void *)cs;
451 1.6 tsubai
452 1.6 tsubai if (cs->cs_channel != 0)
453 1.6 tsubai return;
454 1.6 tsubai
455 1.6 tsubai /*
456 1.6 tsubai * If the new clock has the external bit set, then select the
457 1.6 tsubai * external source.
458 1.6 tsubai */
459 1.16 matt via_set_modem((xcs->cs_pclk_flag & ZSC_EXTERN) ? 1 : 0);
460 1.16 matt #endif
461 1.1 tsubai }
462 1.1 tsubai
463 1.29 matt #ifndef __HAVE_GENERIC_SOFT_INTERRUPTS
464 1.1 tsubai static int zssoftpending;
465 1.29 matt #endif
466 1.1 tsubai
467 1.1 tsubai /*
468 1.1 tsubai * Our ZS chips all share a common, autovectored interrupt,
469 1.1 tsubai * so we have to look at all of them on each interrupt.
470 1.1 tsubai */
471 1.1 tsubai int
472 1.1 tsubai zshard(arg)
473 1.1 tsubai void *arg;
474 1.1 tsubai {
475 1.1 tsubai register struct zsc_softc *zsc;
476 1.1 tsubai register int unit, rval;
477 1.1 tsubai
478 1.1 tsubai rval = 0;
479 1.1 tsubai for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
480 1.1 tsubai zsc = zsc_cd.cd_devs[unit];
481 1.1 tsubai if (zsc == NULL)
482 1.1 tsubai continue;
483 1.1 tsubai rval |= zsc_intr_hard(zsc);
484 1.1 tsubai if ((zsc->zsc_cs[0]->cs_softreq) ||
485 1.1 tsubai (zsc->zsc_cs[1]->cs_softreq))
486 1.1 tsubai {
487 1.29 matt #ifdef __HAVE_GENERIC_SOFT_INTERRUPTS
488 1.29 matt softintr_schedule(zsc->zsc_si);
489 1.29 matt #else
490 1.1 tsubai /* zsc_req_softint(zsc); */
491 1.1 tsubai /* We are at splzs here, so no need to lock. */
492 1.1 tsubai if (zssoftpending == 0) {
493 1.1 tsubai zssoftpending = 1;
494 1.1 tsubai setsoftserial();
495 1.1 tsubai }
496 1.29 matt #endif
497 1.1 tsubai }
498 1.1 tsubai }
499 1.1 tsubai return (rval);
500 1.1 tsubai }
501 1.1 tsubai
502 1.29 matt #ifndef __HAVE_GENERIC_SOFT_INTERRUPTS
503 1.1 tsubai /*
504 1.1 tsubai * Similar scheme as for zshard (look at all of them)
505 1.1 tsubai */
506 1.1 tsubai int
507 1.1 tsubai zssoft(arg)
508 1.1 tsubai void *arg;
509 1.1 tsubai {
510 1.1 tsubai register struct zsc_softc *zsc;
511 1.1 tsubai register int unit;
512 1.1 tsubai
513 1.1 tsubai /* This is not the only ISR on this IPL. */
514 1.1 tsubai if (zssoftpending == 0)
515 1.1 tsubai return (0);
516 1.1 tsubai
517 1.1 tsubai /*
518 1.1 tsubai * The soft intr. bit will be set by zshard only if
519 1.1 tsubai * the variable zssoftpending is zero.
520 1.1 tsubai */
521 1.1 tsubai zssoftpending = 0;
522 1.1 tsubai
523 1.1 tsubai for (unit = 0; unit < zsc_cd.cd_ndevs; ++unit) {
524 1.1 tsubai zsc = zsc_cd.cd_devs[unit];
525 1.1 tsubai if (zsc == NULL)
526 1.1 tsubai continue;
527 1.1 tsubai (void) zsc_intr_soft(zsc);
528 1.1 tsubai }
529 1.1 tsubai return (1);
530 1.1 tsubai }
531 1.29 matt #endif
532 1.1 tsubai
533 1.1 tsubai #ifdef ZS_TXDMA
534 1.1 tsubai int
535 1.1 tsubai zs_txdma_int(arg)
536 1.1 tsubai void *arg;
537 1.1 tsubai {
538 1.1 tsubai int ch = (int)arg;
539 1.1 tsubai struct zsc_softc *zsc;
540 1.1 tsubai struct zs_chanstate *cs;
541 1.1 tsubai int unit = 0; /* XXX */
542 1.1 tsubai
543 1.1 tsubai zsc = zsc_cd.cd_devs[unit];
544 1.1 tsubai if (zsc == NULL)
545 1.1 tsubai panic("zs_txdma_int");
546 1.1 tsubai
547 1.1 tsubai cs = zsc->zsc_cs[ch];
548 1.1 tsubai zstty_txdma_int(cs);
549 1.1 tsubai
550 1.1 tsubai if (cs->cs_softreq) {
551 1.29 matt #ifdef __HAVE_GENERIC_SOFT_INTERRUPTS
552 1.29 matt softintr_schedule(zsc->zsc_si);
553 1.29 matt #else
554 1.1 tsubai if (zssoftpending == 0) {
555 1.1 tsubai zssoftpending = 1;
556 1.1 tsubai setsoftserial();
557 1.1 tsubai }
558 1.29 matt #endif
559 1.1 tsubai }
560 1.1 tsubai return 1;
561 1.1 tsubai }
562 1.1 tsubai
563 1.1 tsubai void
564 1.1 tsubai zs_dma_setup(cs, pa, len)
565 1.1 tsubai struct zs_chanstate *cs;
566 1.1 tsubai caddr_t pa;
567 1.1 tsubai int len;
568 1.1 tsubai {
569 1.1 tsubai struct zsc_softc *zsc;
570 1.1 tsubai dbdma_command_t *cmdp;
571 1.1 tsubai int ch = cs->cs_channel;
572 1.1 tsubai
573 1.1 tsubai zsc = zsc_cd.cd_devs[ch];
574 1.1 tsubai cmdp = zsc->zsc_txdmacmd[ch];
575 1.1 tsubai
576 1.1 tsubai DBDMA_BUILD(cmdp, DBDMA_CMD_OUT_LAST, 0, len, kvtop(pa),
577 1.1 tsubai DBDMA_INT_ALWAYS, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
578 1.1 tsubai cmdp++;
579 1.1 tsubai DBDMA_BUILD(cmdp, DBDMA_CMD_STOP, 0, 0, 0,
580 1.1 tsubai DBDMA_INT_NEVER, DBDMA_WAIT_NEVER, DBDMA_BRANCH_NEVER);
581 1.1 tsubai
582 1.1 tsubai __asm __volatile("eieio");
583 1.1 tsubai
584 1.1 tsubai dbdma_start(zsc->zsc_txdmareg[ch], zsc->zsc_txdmacmd[ch]);
585 1.1 tsubai }
586 1.1 tsubai #endif
587 1.1 tsubai
588 1.1 tsubai /*
589 1.13 tsubai * Compute the current baud rate given a ZS channel.
590 1.13 tsubai * XXX Assume internal BRG.
591 1.1 tsubai */
592 1.1 tsubai int
593 1.13 tsubai zs_get_speed(cs)
594 1.13 tsubai struct zs_chanstate *cs;
595 1.1 tsubai {
596 1.13 tsubai int tconst;
597 1.1 tsubai
598 1.13 tsubai tconst = zs_read_reg(cs, 12);
599 1.13 tsubai tconst |= zs_read_reg(cs, 13) << 8;
600 1.13 tsubai return TCONST_TO_BPS(cs->cs_brg_clk, tconst);
601 1.1 tsubai }
602 1.13 tsubai
603 1.13 tsubai #ifndef ZS_TOLERANCE
604 1.13 tsubai #define ZS_TOLERANCE 51
605 1.13 tsubai /* 5% in tenths of a %, plus 1 so that exactly 5% will be ok. */
606 1.13 tsubai #endif
607 1.1 tsubai
608 1.1 tsubai /*
609 1.1 tsubai * Search through the signal sources in the channel, and
610 1.1 tsubai * pick the best one for the baud rate requested. Return
611 1.1 tsubai * a -1 if not achievable in tolerance. Otherwise return 0
612 1.1 tsubai * and fill in the values.
613 1.1 tsubai *
614 1.1 tsubai * This routine draws inspiration from the Atari port's zs.c
615 1.1 tsubai * driver in NetBSD 1.1 which did the same type of source switching.
616 1.1 tsubai * Tolerance code inspired by comspeed routine in isa/com.c.
617 1.1 tsubai *
618 1.1 tsubai * By Bill Studenmund, 1996-05-12
619 1.1 tsubai */
620 1.1 tsubai int
621 1.1 tsubai zs_set_speed(cs, bps)
622 1.1 tsubai struct zs_chanstate *cs;
623 1.1 tsubai int bps; /* bits per second */
624 1.1 tsubai {
625 1.1 tsubai struct xzs_chanstate *xcs = (void *) cs;
626 1.1 tsubai int i, tc, tc0 = 0, tc1, s, sf = 0;
627 1.1 tsubai int src, rate0, rate1, err, tol;
628 1.1 tsubai
629 1.1 tsubai if (bps == 0)
630 1.1 tsubai return (0);
631 1.1 tsubai
632 1.1 tsubai src = -1; /* no valid source yet */
633 1.1 tsubai tol = ZS_TOLERANCE;
634 1.1 tsubai
635 1.1 tsubai /*
636 1.1 tsubai * Step through all the sources and see which one matches
637 1.1 tsubai * the best. A source has to match BETTER than tol to be chosen.
638 1.1 tsubai * Thus if two sources give the same error, the first one will be
639 1.1 tsubai * chosen. Also, allow for the possability that one source might run
640 1.1 tsubai * both the BRG and the direct divider (i.e. RTxC).
641 1.1 tsubai */
642 1.1 tsubai for (i = 0; i < xcs->cs_clock_count; i++) {
643 1.1 tsubai if (xcs->cs_clocks[i].clk <= 0)
644 1.17 wiz continue; /* skip non-existent or bad clocks */
645 1.1 tsubai if (xcs->cs_clocks[i].flags & ZSC_BRG) {
646 1.1 tsubai /* check out BRG at /16 */
647 1.1 tsubai tc1 = BPS_TO_TCONST(xcs->cs_clocks[i].clk >> 4, bps);
648 1.1 tsubai if (tc1 >= 0) {
649 1.1 tsubai rate1 = TCONST_TO_BPS(xcs->cs_clocks[i].clk >> 4, tc1);
650 1.1 tsubai err = abs(((rate1 - bps)*1000)/bps);
651 1.1 tsubai if (err < tol) {
652 1.1 tsubai tol = err;
653 1.1 tsubai src = i;
654 1.1 tsubai sf = xcs->cs_clocks[i].flags & ~ZSC_DIV;
655 1.1 tsubai tc0 = tc1;
656 1.1 tsubai rate0 = rate1;
657 1.1 tsubai }
658 1.1 tsubai }
659 1.1 tsubai }
660 1.1 tsubai if (xcs->cs_clocks[i].flags & ZSC_DIV) {
661 1.1 tsubai /*
662 1.1 tsubai * Check out either /1, /16, /32, or /64
663 1.1 tsubai * Note: for /1, you'd better be using a synchronized
664 1.1 tsubai * clock!
665 1.1 tsubai */
666 1.1 tsubai int b0 = xcs->cs_clocks[i].clk, e0 = abs(b0-bps);
667 1.1 tsubai int b1 = b0 >> 4, e1 = abs(b1-bps);
668 1.1 tsubai int b2 = b1 >> 1, e2 = abs(b2-bps);
669 1.1 tsubai int b3 = b2 >> 1, e3 = abs(b3-bps);
670 1.1 tsubai
671 1.1 tsubai if (e0 < e1 && e0 < e2 && e0 < e3) {
672 1.1 tsubai err = e0;
673 1.1 tsubai rate1 = b0;
674 1.1 tsubai tc1 = ZSWR4_CLK_X1;
675 1.1 tsubai } else if (e0 > e1 && e1 < e2 && e1 < e3) {
676 1.1 tsubai err = e1;
677 1.1 tsubai rate1 = b1;
678 1.1 tsubai tc1 = ZSWR4_CLK_X16;
679 1.1 tsubai } else if (e0 > e2 && e1 > e2 && e2 < e3) {
680 1.1 tsubai err = e2;
681 1.1 tsubai rate1 = b2;
682 1.1 tsubai tc1 = ZSWR4_CLK_X32;
683 1.1 tsubai } else {
684 1.1 tsubai err = e3;
685 1.1 tsubai rate1 = b3;
686 1.1 tsubai tc1 = ZSWR4_CLK_X64;
687 1.1 tsubai }
688 1.1 tsubai
689 1.1 tsubai err = (err * 1000)/bps;
690 1.1 tsubai if (err < tol) {
691 1.1 tsubai tol = err;
692 1.1 tsubai src = i;
693 1.1 tsubai sf = xcs->cs_clocks[i].flags & ~ZSC_BRG;
694 1.1 tsubai tc0 = tc1;
695 1.1 tsubai rate0 = rate1;
696 1.1 tsubai }
697 1.1 tsubai }
698 1.1 tsubai }
699 1.1 tsubai #ifdef ZSMACDEBUG
700 1.1 tsubai zsprintf("Checking for rate %d. Found source #%d.\n",bps, src);
701 1.1 tsubai #endif
702 1.1 tsubai if (src == -1)
703 1.1 tsubai return (EINVAL); /* no can do */
704 1.1 tsubai
705 1.1 tsubai /*
706 1.1 tsubai * The M.I. layer likes to keep cs_brg_clk current, even though
707 1.1 tsubai * we are the only ones who should be touching the BRG's rate.
708 1.1 tsubai *
709 1.1 tsubai * Note: we are assuming that any ZSC_EXTERN signal source comes in
710 1.1 tsubai * on the RTxC pin. Correct for the mac68k obio zsc.
711 1.1 tsubai */
712 1.1 tsubai if (sf & ZSC_EXTERN)
713 1.1 tsubai cs->cs_brg_clk = xcs->cs_clocks[i].clk >> 4;
714 1.1 tsubai else
715 1.11 mycroft cs->cs_brg_clk = PCLK / 16;
716 1.1 tsubai
717 1.1 tsubai /*
718 1.1 tsubai * Now we have a source, so set it up.
719 1.1 tsubai */
720 1.1 tsubai s = splzs();
721 1.1 tsubai xcs->cs_psource = src;
722 1.1 tsubai xcs->cs_pclk_flag = sf;
723 1.1 tsubai bps = rate0;
724 1.1 tsubai if (sf & ZSC_BRG) {
725 1.1 tsubai cs->cs_preg[4] = ZSWR4_CLK_X16;
726 1.1 tsubai cs->cs_preg[11]= ZSWR11_RXCLK_BAUD | ZSWR11_TXCLK_BAUD;
727 1.1 tsubai if (sf & ZSC_PCLK) {
728 1.1 tsubai cs->cs_preg[14] = ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK;
729 1.1 tsubai } else {
730 1.1 tsubai cs->cs_preg[14] = ZSWR14_BAUD_ENA;
731 1.1 tsubai }
732 1.1 tsubai tc = tc0;
733 1.1 tsubai } else {
734 1.1 tsubai cs->cs_preg[4] = tc0;
735 1.1 tsubai if (sf & ZSC_RTXDIV) {
736 1.1 tsubai cs->cs_preg[11] = ZSWR11_RXCLK_RTXC | ZSWR11_TXCLK_RTXC;
737 1.1 tsubai } else {
738 1.1 tsubai cs->cs_preg[11] = ZSWR11_RXCLK_TRXC | ZSWR11_TXCLK_TRXC;
739 1.1 tsubai }
740 1.1 tsubai cs->cs_preg[14]= 0;
741 1.1 tsubai tc = 0xffff;
742 1.1 tsubai }
743 1.1 tsubai /* Set the BAUD rate divisor. */
744 1.1 tsubai cs->cs_preg[12] = tc;
745 1.1 tsubai cs->cs_preg[13] = tc >> 8;
746 1.1 tsubai splx(s);
747 1.1 tsubai
748 1.1 tsubai #ifdef ZSMACDEBUG
749 1.1 tsubai zsprintf("Rate is %7d, tc is %7d, source no. %2d, flags %4x\n", \
750 1.1 tsubai bps, tc, src, sf);
751 1.1 tsubai zsprintf("Registers are: 4 %x, 11 %x, 14 %x\n\n",
752 1.1 tsubai cs->cs_preg[4], cs->cs_preg[11], cs->cs_preg[14]);
753 1.1 tsubai #endif
754 1.1 tsubai
755 1.1 tsubai cs->cs_preg[5] |= ZSWR5_RTS; /* Make sure the drivers are on! */
756 1.1 tsubai
757 1.1 tsubai /* Caller will stuff the pending registers. */
758 1.1 tsubai return (0);
759 1.1 tsubai }
760 1.1 tsubai
761 1.1 tsubai int
762 1.1 tsubai zs_set_modes(cs, cflag)
763 1.1 tsubai struct zs_chanstate *cs;
764 1.1 tsubai int cflag; /* bits per second */
765 1.1 tsubai {
766 1.1 tsubai struct xzs_chanstate *xcs = (void*)cs;
767 1.1 tsubai int s;
768 1.1 tsubai
769 1.1 tsubai /*
770 1.1 tsubai * Make sure we don't enable hfc on a signal line we're ignoring.
771 1.1 tsubai * As we enable CTS interrupts only if we have CRTSCTS or CDTRCTS,
772 1.1 tsubai * this code also effectivly turns off ZSWR15_CTS_IE.
773 1.1 tsubai *
774 1.1 tsubai * Also, disable DCD interrupts if we've been told to ignore
775 1.1 tsubai * the DCD pin. Happens on mac68k because the input line for
776 1.1 tsubai * DCD can also be used as a clock input. (Just set CLOCAL.)
777 1.1 tsubai *
778 1.1 tsubai * If someone tries to turn an invalid flow mode on, Just Say No
779 1.1 tsubai * (Suggested by gwr)
780 1.1 tsubai */
781 1.1 tsubai if ((cflag & CDTRCTS) && (cflag & (CRTSCTS | MDMBUF)))
782 1.1 tsubai return (EINVAL);
783 1.1 tsubai if (xcs->cs_hwflags & ZS_HWFLAG_NO_DCD) {
784 1.1 tsubai if (cflag & MDMBUF)
785 1.1 tsubai return (EINVAL);
786 1.1 tsubai cflag |= CLOCAL;
787 1.1 tsubai }
788 1.1 tsubai if ((xcs->cs_hwflags & ZS_HWFLAG_NO_CTS) && (cflag & (CRTSCTS | CDTRCTS)))
789 1.1 tsubai return (EINVAL);
790 1.1 tsubai
791 1.1 tsubai /*
792 1.1 tsubai * Output hardware flow control on the chip is horrendous:
793 1.1 tsubai * if carrier detect drops, the receiver is disabled, and if
794 1.1 tsubai * CTS drops, the transmitter is stoped IN MID CHARACTER!
795 1.1 tsubai * Therefore, NEVER set the HFC bit, and instead use the
796 1.1 tsubai * status interrupt to detect CTS changes.
797 1.1 tsubai */
798 1.1 tsubai s = splzs();
799 1.1 tsubai if ((cflag & (CLOCAL | MDMBUF)) != 0)
800 1.1 tsubai cs->cs_rr0_dcd = 0;
801 1.1 tsubai else
802 1.1 tsubai cs->cs_rr0_dcd = ZSRR0_DCD;
803 1.1 tsubai /*
804 1.1 tsubai * The mac hardware only has one output, DTR (HSKo in Mac
805 1.1 tsubai * parlance). In HFC mode, we use it for the functions
806 1.1 tsubai * typically served by RTS and DTR on other ports, so we
807 1.1 tsubai * have to fake the upper layer out some.
808 1.1 tsubai *
809 1.1 tsubai * CRTSCTS we use CTS as an input which tells us when to shut up.
810 1.1 tsubai * We make no effort to shut up the other side of the connection.
811 1.1 tsubai * DTR is used to hang up the modem.
812 1.1 tsubai *
813 1.1 tsubai * In CDTRCTS, we use CTS to tell us to stop, but we use DTR to
814 1.1 tsubai * shut up the other side.
815 1.1 tsubai */
816 1.1 tsubai if ((cflag & CRTSCTS) != 0) {
817 1.1 tsubai cs->cs_wr5_dtr = ZSWR5_DTR;
818 1.1 tsubai cs->cs_wr5_rts = 0;
819 1.1 tsubai cs->cs_rr0_cts = ZSRR0_CTS;
820 1.1 tsubai } else if ((cflag & CDTRCTS) != 0) {
821 1.1 tsubai cs->cs_wr5_dtr = 0;
822 1.1 tsubai cs->cs_wr5_rts = ZSWR5_DTR;
823 1.1 tsubai cs->cs_rr0_cts = ZSRR0_CTS;
824 1.1 tsubai } else if ((cflag & MDMBUF) != 0) {
825 1.1 tsubai cs->cs_wr5_dtr = 0;
826 1.1 tsubai cs->cs_wr5_rts = ZSWR5_DTR;
827 1.1 tsubai cs->cs_rr0_cts = ZSRR0_DCD;
828 1.1 tsubai } else {
829 1.1 tsubai cs->cs_wr5_dtr = ZSWR5_DTR;
830 1.1 tsubai cs->cs_wr5_rts = 0;
831 1.1 tsubai cs->cs_rr0_cts = 0;
832 1.1 tsubai }
833 1.1 tsubai splx(s);
834 1.1 tsubai
835 1.1 tsubai /* Caller will stuff the pending registers. */
836 1.1 tsubai return (0);
837 1.1 tsubai }
838 1.1 tsubai
839 1.1 tsubai
840 1.1 tsubai /*
841 1.1 tsubai * Read or write the chip with suitable delays.
842 1.1 tsubai * MacII hardware has the delay built in.
843 1.1 tsubai * No need for extra delay. :-) However, some clock-chirped
844 1.1 tsubai * macs, or zsc's on serial add-on boards might need it.
845 1.1 tsubai */
846 1.1 tsubai #define ZS_DELAY()
847 1.1 tsubai
848 1.1 tsubai u_char
849 1.1 tsubai zs_read_reg(cs, reg)
850 1.1 tsubai struct zs_chanstate *cs;
851 1.1 tsubai u_char reg;
852 1.1 tsubai {
853 1.1 tsubai u_char val;
854 1.1 tsubai
855 1.1 tsubai out8(cs->cs_reg_csr, reg);
856 1.1 tsubai ZS_DELAY();
857 1.1 tsubai val = in8(cs->cs_reg_csr);
858 1.1 tsubai ZS_DELAY();
859 1.1 tsubai return val;
860 1.1 tsubai }
861 1.1 tsubai
862 1.1 tsubai void
863 1.1 tsubai zs_write_reg(cs, reg, val)
864 1.1 tsubai struct zs_chanstate *cs;
865 1.1 tsubai u_char reg, val;
866 1.1 tsubai {
867 1.1 tsubai out8(cs->cs_reg_csr, reg);
868 1.1 tsubai ZS_DELAY();
869 1.1 tsubai out8(cs->cs_reg_csr, val);
870 1.1 tsubai ZS_DELAY();
871 1.1 tsubai }
872 1.1 tsubai
873 1.1 tsubai u_char zs_read_csr(cs)
874 1.1 tsubai struct zs_chanstate *cs;
875 1.1 tsubai {
876 1.1 tsubai register u_char val;
877 1.1 tsubai
878 1.1 tsubai val = in8(cs->cs_reg_csr);
879 1.1 tsubai ZS_DELAY();
880 1.1 tsubai /* make up for the fact CTS is wired backwards */
881 1.1 tsubai val ^= ZSRR0_CTS;
882 1.1 tsubai return val;
883 1.1 tsubai }
884 1.1 tsubai
885 1.1 tsubai void zs_write_csr(cs, val)
886 1.1 tsubai struct zs_chanstate *cs;
887 1.1 tsubai u_char val;
888 1.1 tsubai {
889 1.1 tsubai /* Note, the csr does not write CTS... */
890 1.1 tsubai out8(cs->cs_reg_csr, val);
891 1.1 tsubai ZS_DELAY();
892 1.1 tsubai }
893 1.1 tsubai
894 1.1 tsubai u_char zs_read_data(cs)
895 1.1 tsubai struct zs_chanstate *cs;
896 1.1 tsubai {
897 1.1 tsubai register u_char val;
898 1.1 tsubai
899 1.1 tsubai val = in8(cs->cs_reg_data);
900 1.1 tsubai ZS_DELAY();
901 1.1 tsubai return val;
902 1.1 tsubai }
903 1.1 tsubai
904 1.1 tsubai void zs_write_data(cs, val)
905 1.1 tsubai struct zs_chanstate *cs;
906 1.1 tsubai u_char val;
907 1.1 tsubai {
908 1.1 tsubai out8(cs->cs_reg_data, val);
909 1.1 tsubai ZS_DELAY();
910 1.1 tsubai }
911 1.1 tsubai
912 1.1 tsubai /****************************************************************
913 1.1 tsubai * Console support functions (powermac specific!)
914 1.1 tsubai * Note: this code is allowed to know about the layout of
915 1.1 tsubai * the chip registers, and uses that to keep things simple.
916 1.1 tsubai * XXX - I think I like the mvme167 code better. -gwr
917 1.1 tsubai * XXX - Well :-P :-) -wrs
918 1.1 tsubai ****************************************************************/
919 1.1 tsubai
920 1.1 tsubai #define zscnpollc nullcnpollc
921 1.1 tsubai cons_decl(zs);
922 1.1 tsubai
923 1.4 tsubai static int stdin, stdout;
924 1.4 tsubai
925 1.1 tsubai /*
926 1.1 tsubai * Console functions.
927 1.1 tsubai */
928 1.1 tsubai
929 1.1 tsubai /*
930 1.1 tsubai * zscnprobe is the routine which gets called as the kernel is trying to
931 1.1 tsubai * figure out where the console should be. Each io driver which might
932 1.1 tsubai * be the console (as defined in mac68k/conf.c) gets probed. The probe
933 1.1 tsubai * fills in the consdev structure. Important parts are the device #,
934 1.1 tsubai * and the console priority. Values are CN_DEAD (don't touch me),
935 1.1 tsubai * CN_NORMAL (I'm here, but elsewhere might be better), CN_INTERNAL
936 1.1 tsubai * (the video, better than CN_NORMAL), and CN_REMOTE (pick me!)
937 1.1 tsubai *
938 1.1 tsubai * As the mac's a bit different, we do extra work here. We mainly check
939 1.1 tsubai * to see if we have serial echo going on. Also chould check for default
940 1.1 tsubai * speeds.
941 1.1 tsubai */
942 1.1 tsubai
943 1.1 tsubai /*
944 1.1 tsubai * Polled input char.
945 1.1 tsubai */
946 1.1 tsubai int
947 1.19 dbj zs_getc(v)
948 1.19 dbj void *v;
949 1.1 tsubai {
950 1.19 dbj register volatile struct zschan *zc = v;
951 1.1 tsubai register int s, c, rr0;
952 1.1 tsubai
953 1.1 tsubai s = splhigh();
954 1.1 tsubai /* Wait for a character to arrive. */
955 1.1 tsubai do {
956 1.1 tsubai rr0 = in8(&zc->zc_csr);
957 1.1 tsubai ZS_DELAY();
958 1.1 tsubai } while ((rr0 & ZSRR0_RX_READY) == 0);
959 1.1 tsubai
960 1.1 tsubai c = in8(&zc->zc_data);
961 1.1 tsubai ZS_DELAY();
962 1.1 tsubai splx(s);
963 1.1 tsubai
964 1.1 tsubai /*
965 1.1 tsubai * This is used by the kd driver to read scan codes,
966 1.1 tsubai * so don't translate '\r' ==> '\n' here...
967 1.1 tsubai */
968 1.1 tsubai return (c);
969 1.1 tsubai }
970 1.1 tsubai
971 1.1 tsubai /*
972 1.1 tsubai * Polled output char.
973 1.1 tsubai */
974 1.1 tsubai void
975 1.19 dbj zs_putc(v, c)
976 1.19 dbj void *v;
977 1.1 tsubai int c;
978 1.1 tsubai {
979 1.19 dbj register volatile struct zschan *zc = v;
980 1.1 tsubai register int s, rr0;
981 1.1 tsubai register long wait = 0;
982 1.1 tsubai
983 1.1 tsubai s = splhigh();
984 1.1 tsubai /* Wait for transmitter to become ready. */
985 1.1 tsubai do {
986 1.1 tsubai rr0 = in8(&zc->zc_csr);
987 1.1 tsubai ZS_DELAY();
988 1.1 tsubai } while (((rr0 & ZSRR0_TX_READY) == 0) && (wait++ < 1000000));
989 1.1 tsubai
990 1.1 tsubai if ((rr0 & ZSRR0_TX_READY) != 0) {
991 1.1 tsubai out8(&zc->zc_data, c);
992 1.1 tsubai ZS_DELAY();
993 1.1 tsubai }
994 1.1 tsubai splx(s);
995 1.1 tsubai }
996 1.1 tsubai
997 1.1 tsubai
998 1.1 tsubai /*
999 1.1 tsubai * Polled console input putchar.
1000 1.1 tsubai */
1001 1.1 tsubai int
1002 1.1 tsubai zscngetc(dev)
1003 1.1 tsubai dev_t dev;
1004 1.1 tsubai {
1005 1.1 tsubai register volatile struct zschan *zc = zs_conschan;
1006 1.1 tsubai register int c;
1007 1.1 tsubai
1008 1.4 tsubai if (zc) {
1009 1.19 dbj c = zs_getc((void *)zc);
1010 1.4 tsubai } else {
1011 1.4 tsubai char ch = 0;
1012 1.4 tsubai OF_read(stdin, &ch, 1);
1013 1.4 tsubai c = ch;
1014 1.4 tsubai }
1015 1.4 tsubai return c;
1016 1.1 tsubai }
1017 1.1 tsubai
1018 1.1 tsubai /*
1019 1.1 tsubai * Polled console output putchar.
1020 1.1 tsubai */
1021 1.1 tsubai void
1022 1.1 tsubai zscnputc(dev, c)
1023 1.1 tsubai dev_t dev;
1024 1.1 tsubai int c;
1025 1.1 tsubai {
1026 1.1 tsubai register volatile struct zschan *zc = zs_conschan;
1027 1.1 tsubai
1028 1.4 tsubai if (zc) {
1029 1.19 dbj zs_putc((void *)zc, c);
1030 1.4 tsubai } else {
1031 1.4 tsubai char ch = c;
1032 1.4 tsubai OF_write(stdout, &ch, 1);
1033 1.4 tsubai }
1034 1.1 tsubai }
1035 1.1 tsubai
1036 1.1 tsubai /*
1037 1.1 tsubai * Handle user request to enter kernel debugger.
1038 1.1 tsubai */
1039 1.1 tsubai void
1040 1.1 tsubai zs_abort(cs)
1041 1.1 tsubai struct zs_chanstate *cs;
1042 1.1 tsubai {
1043 1.1 tsubai volatile struct zschan *zc = zs_conschan;
1044 1.1 tsubai int rr0;
1045 1.1 tsubai register long wait = 0;
1046 1.1 tsubai
1047 1.1 tsubai if (zs_cons_canabort == 0)
1048 1.1 tsubai return;
1049 1.1 tsubai
1050 1.1 tsubai /* Wait for end of break to avoid PROM abort. */
1051 1.1 tsubai do {
1052 1.1 tsubai rr0 = in8(&zc->zc_csr);
1053 1.1 tsubai ZS_DELAY();
1054 1.1 tsubai } while ((rr0 & ZSRR0_BREAK) && (wait++ < ZSABORT_DELAY));
1055 1.1 tsubai
1056 1.1 tsubai if (wait > ZSABORT_DELAY) {
1057 1.1 tsubai zs_cons_canabort = 0;
1058 1.1 tsubai /* If we time out, turn off the abort ability! */
1059 1.1 tsubai }
1060 1.1 tsubai
1061 1.19 dbj #if defined(KGDB)
1062 1.19 dbj kgdb_connect(1);
1063 1.19 dbj #elif defined(DDB)
1064 1.1 tsubai Debugger();
1065 1.1 tsubai #endif
1066 1.1 tsubai }
1067 1.1 tsubai
1068 1.2 tsubai extern int ofccngetc __P((dev_t));
1069 1.2 tsubai extern void ofccnputc __P((dev_t, int));
1070 1.1 tsubai
1071 1.1 tsubai struct consdev consdev_zs = {
1072 1.1 tsubai zscnprobe,
1073 1.1 tsubai zscninit,
1074 1.4 tsubai zscngetc,
1075 1.4 tsubai zscnputc,
1076 1.1 tsubai zscnpollc,
1077 1.14 thorpej NULL,
1078 1.1 tsubai };
1079 1.1 tsubai
1080 1.1 tsubai void
1081 1.4 tsubai zscnprobe(cp)
1082 1.4 tsubai struct consdev *cp;
1083 1.1 tsubai {
1084 1.4 tsubai int chosen, pkg;
1085 1.4 tsubai int unit = 0;
1086 1.4 tsubai char name[16];
1087 1.21 gehenna extern const struct cdevsw zstty_cdevsw;
1088 1.4 tsubai
1089 1.4 tsubai if ((chosen = OF_finddevice("/chosen")) == -1)
1090 1.4 tsubai return;
1091 1.4 tsubai
1092 1.4 tsubai if (OF_getprop(chosen, "stdin", &stdin, sizeof(stdin)) == -1)
1093 1.4 tsubai return;
1094 1.4 tsubai if (OF_getprop(chosen, "stdout", &stdout, sizeof(stdout)) == -1)
1095 1.4 tsubai return;
1096 1.4 tsubai
1097 1.4 tsubai if ((pkg = OF_instance_to_package(stdin)) == -1)
1098 1.4 tsubai return;
1099 1.1 tsubai
1100 1.18 wiz memset(name, 0, sizeof(name));
1101 1.4 tsubai if (OF_getprop(pkg, "device_type", name, sizeof(name)) == -1)
1102 1.1 tsubai return;
1103 1.1 tsubai
1104 1.4 tsubai if (strcmp(name, "serial") != 0)
1105 1.4 tsubai return;
1106 1.4 tsubai
1107 1.18 wiz memset(name, 0, sizeof(name));
1108 1.4 tsubai if (OF_getprop(pkg, "name", name, sizeof(name)) == -1)
1109 1.1 tsubai return;
1110 1.1 tsubai
1111 1.4 tsubai if (strcmp(name, "ch-b") == 0)
1112 1.4 tsubai unit = 1;
1113 1.4 tsubai
1114 1.21 gehenna cp->cn_dev = makedev(cdevsw_lookup_major(&zstty_cdevsw), unit);
1115 1.4 tsubai cp->cn_pri = CN_REMOTE;
1116 1.1 tsubai }
1117 1.1 tsubai
1118 1.1 tsubai void
1119 1.4 tsubai zscninit(cp)
1120 1.4 tsubai struct consdev *cp;
1121 1.1 tsubai {
1122 1.15 tsubai int escc, escc_ch, obio, zs_offset;
1123 1.15 tsubai int ch = 0;
1124 1.15 tsubai u_int32_t reg[5];
1125 1.4 tsubai char name[16];
1126 1.1 tsubai
1127 1.15 tsubai if ((escc_ch = OF_instance_to_package(stdin)) == -1)
1128 1.1 tsubai return;
1129 1.1 tsubai
1130 1.18 wiz memset(name, 0, sizeof(name));
1131 1.15 tsubai if (OF_getprop(escc_ch, "name", name, sizeof(name)) == -1)
1132 1.1 tsubai return;
1133 1.1 tsubai
1134 1.1 tsubai if (strcmp(name, "ch-b") == 0)
1135 1.15 tsubai ch = 1;
1136 1.15 tsubai
1137 1.15 tsubai if (OF_getprop(escc_ch, "reg", reg, sizeof(reg)) < 4)
1138 1.15 tsubai return;
1139 1.15 tsubai zs_offset = reg[0];
1140 1.15 tsubai
1141 1.15 tsubai escc = OF_parent(escc_ch);
1142 1.15 tsubai obio = OF_parent(escc);
1143 1.15 tsubai
1144 1.15 tsubai if (OF_getprop(obio, "assigned-addresses", reg, sizeof(reg)) < 12)
1145 1.15 tsubai return;
1146 1.15 tsubai zs_conschan = (void *)(reg[2] + zs_offset);
1147 1.1 tsubai
1148 1.15 tsubai zs_hwflags[0][ch] = ZS_HWFLAG_CONSOLE;
1149 1.1 tsubai }
1150