sbtimer.c revision 1.8
11.8Scgd/* $NetBSD: sbtimer.c,v 1.8 2003/02/07 17:38:49 cgd Exp $ */
21.1Ssimonb
31.1Ssimonb/*
41.1Ssimonb * Copyright 2000, 2001
51.1Ssimonb * Broadcom Corporation. All rights reserved.
61.1Ssimonb *
71.1Ssimonb * This software is furnished under license and may be used and copied only
81.1Ssimonb * in accordance with the following terms and conditions.  Subject to these
91.1Ssimonb * conditions, you may download, copy, install, use, modify and distribute
101.1Ssimonb * modified or unmodified copies of this software in source and/or binary
111.1Ssimonb * form. No title or ownership is transferred hereby.
121.1Ssimonb *
131.1Ssimonb * 1) Any source code used, modified or distributed must reproduce and
141.1Ssimonb *    retain this copyright notice and list of conditions as they appear in
151.1Ssimonb *    the source file.
161.1Ssimonb *
171.1Ssimonb * 2) No right is granted to use any trade name, trademark, or logo of
181.8Scgd *    Broadcom Corporation.  The "Broadcom Corporation" name may not be
191.8Scgd *    used to endorse or promote products derived from this software
201.8Scgd *    without the prior written permission of Broadcom Corporation.
211.1Ssimonb *
221.1Ssimonb * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR IMPLIED
231.1Ssimonb *    WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED WARRANTIES OF
241.1Ssimonb *    MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR
251.1Ssimonb *    NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL BROADCOM BE LIABLE
261.1Ssimonb *    FOR ANY DAMAGES WHATSOEVER, AND IN PARTICULAR, BROADCOM SHALL NOT BE
271.1Ssimonb *    LIABLE FOR DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
281.1Ssimonb *    CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
291.1Ssimonb *    SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
301.1Ssimonb *    BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
311.1Ssimonb *    WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
321.1Ssimonb *    OR OTHERWISE), EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
331.1Ssimonb */
341.1Ssimonb
351.1Ssimonb#include <sys/param.h>
361.1Ssimonb#include <sys/device.h>
371.1Ssimonb#include <sys/systm.h>
381.1Ssimonb#include <sys/kernel.h>
391.1Ssimonb
401.1Ssimonb#include <mips/locore.h>
411.1Ssimonb
421.1Ssimonb#include <mips/sibyte/include/sb1250_regs.h>
431.1Ssimonb#include <mips/sibyte/include/sb1250_scd.h>
441.1Ssimonb#include <mips/sibyte/dev/sbscdvar.h>
451.1Ssimonb
461.1Ssimonbstruct sbtimer_softc {
471.1Ssimonb	struct device sc_dev;
481.1Ssimonb	void	*sc_intrhand;
491.1Ssimonb	int	sc_flags;
501.1Ssimonb	void	*sc_addr_icnt, *sc_addr_cnt, *sc_addr_cfg;
511.1Ssimonb};
521.1Ssimonb#define	SBTIMER_CLOCK		1
531.1Ssimonb#define	SBTIMER_STATCLOCK	2
541.1Ssimonb
551.1Ssimonb#define	READ_REG(rp)		(mips3_ld((uint64_t *)(rp)))
561.1Ssimonb#define	WRITE_REG(rp, val)	(mips3_sd((uint64_t *)(rp), (val)))
571.1Ssimonb
581.1Ssimonbstatic int	sbtimer_match(struct device *, struct cfdata *, void *);
591.1Ssimonbstatic void	sbtimer_attach(struct device *, struct device *, void *);
601.1Ssimonb
611.6SthorpejCFATTACH_DECL(sbtimer, sizeof(struct sbtimer_softc),
621.7Sthorpej    sbtimer_match, sbtimer_attach, NULL, NULL);
631.1Ssimonb
641.1Ssimonbstatic void	sbtimer_clockintr(void *arg, uint32_t status, uint32_t pc);
651.1Ssimonbstatic void	sbtimer_statclockintr(void *arg, uint32_t status,
661.1Ssimonb		    uint32_t pc);
671.1Ssimonbstatic void	sbtimer_miscintr(void *arg, uint32_t status, uint32_t pc);
681.1Ssimonb
691.1Ssimonbstatic void	sbtimer_clock_init(void *arg);
701.1Ssimonb
711.1Ssimonbstatic int
721.1Ssimonbsbtimer_match(struct device *parent, struct cfdata *match, void *aux)
731.1Ssimonb{
741.1Ssimonb	struct sbscd_attach_args *sap = aux;
751.1Ssimonb
761.1Ssimonb	if (sap->sa_locs.sa_type != SBSCD_DEVTYPE_TIMER)
771.1Ssimonb		return (0);
781.1Ssimonb
791.1Ssimonb	return 1;
801.1Ssimonb}
811.1Ssimonb
821.1Ssimonbstatic void
831.1Ssimonbsbtimer_attach(struct device *parent, struct device *self, void *aux)
841.1Ssimonb{
851.1Ssimonb	struct sbscd_attach_args *sa = aux;
861.1Ssimonb	struct sbtimer_softc *sc = (struct sbtimer_softc *)self;
871.1Ssimonb	void (*fun)(void *, uint32_t, uint32_t);
881.1Ssimonb	int ipl;
891.1Ssimonb	const char *comment = "";
901.1Ssimonb
911.1Ssimonb	sc->sc_flags = sc->sc_dev.dv_cfdata->cf_flags;
921.1Ssimonb	sc->sc_addr_icnt = (uint64_t *)MIPS_PHYS_TO_KSEG1(sa->sa_base +
931.1Ssimonb	    sa->sa_locs.sa_offset + R_SCD_TIMER_INIT);
941.1Ssimonb	sc->sc_addr_cnt = (uint64_t *)MIPS_PHYS_TO_KSEG1(sa->sa_base +
951.1Ssimonb	    sa->sa_locs.sa_offset + R_SCD_TIMER_CNT);
961.1Ssimonb	sc->sc_addr_cfg = (uint64_t *)MIPS_PHYS_TO_KSEG1(sa->sa_base +
971.1Ssimonb	    sa->sa_locs.sa_offset + R_SCD_TIMER_CFG);
981.1Ssimonb
991.1Ssimonb	printf(": ");
1001.1Ssimonb	if ((sc->sc_flags & SBTIMER_CLOCK) != 0) {
1011.1Ssimonb		ipl = IPL_CLOCK;
1021.1Ssimonb		fun = sbtimer_clockintr;
1031.1Ssimonb
1041.1Ssimonb		if (system_set_clockfns(sc, sbtimer_clock_init)) {
1051.1Ssimonb			/* not really the clock */
1061.1Ssimonb			sc->sc_flags &= ~SBTIMER_CLOCK;
1071.1Ssimonb			comment = " (not system timer)";
1081.1Ssimonb			goto not_really;
1091.1Ssimonb		}
1101.1Ssimonb		printf("system timer");
1111.1Ssimonb	} else if ((sc->sc_flags & SBTIMER_STATCLOCK) != 0) {
1121.1Ssimonb		ipl = IPL_STATCLOCK;
1131.1Ssimonb		fun = sbtimer_statclockintr;
1141.1Ssimonb
1151.1Ssimonb		/* XXX make sure it's the statclock */
1161.1Ssimonb		if (1) {
1171.1Ssimonb			/* not really the statclock */
1181.1Ssimonb			sc->sc_flags &= ~SBTIMER_STATCLOCK;
1191.1Ssimonb			comment = " (not system statistics timer)";
1201.1Ssimonb			goto not_really;
1211.1Ssimonb		}
1221.1Ssimonb		printf("system statistics timer");
1231.1Ssimonb	} else {
1241.1Ssimonbnot_really:
1251.1Ssimonb		ipl = IPL_BIO;			/* XXX -- pretty low */
1261.1Ssimonb		fun = sbtimer_miscintr;
1271.1Ssimonb		printf("general-purpose timer%s", comment);
1281.1Ssimonb	}
1291.1Ssimonb	printf("\n");
1301.1Ssimonb
1311.1Ssimonb	/* clear intr & disable timer. */
1321.1Ssimonb	WRITE_REG(sc->sc_addr_cfg, 0x00);		/* XXX */
1331.1Ssimonb
1341.1Ssimonb	sc->sc_intrhand = cpu_intr_establish(sa->sa_locs.sa_intr[0], ipl,
1351.1Ssimonb	    fun, sc);
1361.1Ssimonb}
1371.1Ssimonb
1381.1Ssimonbstatic void
1391.1Ssimonbsbtimer_clock_init(void *arg)
1401.1Ssimonb{
1411.1Ssimonb	struct sbtimer_softc *sc = arg;
1421.1Ssimonb
1431.1Ssimonb	printf("%s: ", sc->sc_dev.dv_xname);
1441.1Ssimonb	if ((1000000 % hz) == 0)
1451.1Ssimonb		printf("%dHz system timer\n", hz);
1461.1Ssimonb	else {
1471.1Ssimonb		printf("cannot get %dHz clock; using 1000Hz\n", hz);
1481.1Ssimonb		hz = 1000;
1491.1Ssimonb		tick = 1000000 / hz;
1501.1Ssimonb	}
1511.1Ssimonb
1521.1Ssimonb	WRITE_REG(sc->sc_addr_cfg, 0x00);		/* XXX */
1531.1Ssimonb	if (G_SYS_PLL_DIV(READ_REG(MIPS_PHYS_TO_KSEG1(A_SCD_SYSTEM_CFG))) == 0) {
1541.2Ssimonb		printf("%s: PLL_DIV == 0; speeding up clock ticks for simulator\n",
1551.2Ssimonb		    sc->sc_dev.dv_xname);
1561.1Ssimonb		WRITE_REG(sc->sc_addr_icnt, (tick/100) - 1); /* XXX */
1571.1Ssimonb	} else {
1581.1Ssimonb		WRITE_REG(sc->sc_addr_icnt, tick - 1);	/* XXX */
1591.1Ssimonb	}
1601.1Ssimonb	WRITE_REG(sc->sc_addr_cfg, 0x03);		/* XXX */
1611.1Ssimonb}
1621.1Ssimonb
1631.1Ssimonbstatic void
1641.1Ssimonbsbtimer_clockintr(void *arg, uint32_t status, uint32_t pc)
1651.1Ssimonb{
1661.1Ssimonb	struct sbtimer_softc *sc = arg;
1671.1Ssimonb	struct clockframe cf;
1681.1Ssimonb
1691.1Ssimonb	/* clear interrupt, but leave timer enabled and in repeating mode */
1701.1Ssimonb	WRITE_REG(sc->sc_addr_cfg, 0x03);		/* XXX */
1711.1Ssimonb
1721.1Ssimonb	cf.pc = pc;
1731.1Ssimonb	cf.sr = status;
1741.3Ssimonb
1751.3Ssimonb	/* reset the CPU count register (used by microtime) */
1761.3Ssimonb	mips3_cp0_count_write(0);
1771.1Ssimonb
1781.1Ssimonb	hardclock(&cf);
1791.1Ssimonb}
1801.1Ssimonb
1811.1Ssimonbstatic void
1821.1Ssimonbsbtimer_statclockintr(void *arg, uint32_t status, uint32_t pc)
1831.1Ssimonb{
1841.1Ssimonb	struct sbtimer_softc *sc = arg;
1851.1Ssimonb	struct clockframe cf;
1861.1Ssimonb
1871.1Ssimonb	/* clear intr & disable timer, reset initial count, re-enable timer */
1881.1Ssimonb	WRITE_REG(sc->sc_addr_cfg, 0x00);		/* XXX */
1891.1Ssimonb	/* XXX more to do */
1901.1Ssimonb
1911.1Ssimonb	cf.pc = pc;
1921.1Ssimonb	cf.sr = status;
1931.1Ssimonb
1941.1Ssimonb	statclock(&cf);
1951.1Ssimonb}
1961.1Ssimonb
1971.1Ssimonbstatic void
1981.1Ssimonbsbtimer_miscintr(void *arg, uint32_t status, uint32_t pc)
1991.1Ssimonb{
2001.1Ssimonb	struct sbtimer_softc *sc = arg;
2011.1Ssimonb
2021.1Ssimonb	/* disable timer */
2031.1Ssimonb	WRITE_REG(sc->sc_addr_cfg, 0x00);		/* XXX */
2041.1Ssimonb
2051.1Ssimonb	/* XXX more to do */
2061.1Ssimonb}
207