asc.c revision 1.1 1 1.1 wdk /* $NetBSD: asc.c,v 1.1 2000/08/12 22:58:55 wdk Exp $ */
2 1.1 wdk /*-
3 1.1 wdk * Copyright (c) 2000 The NetBSD Foundation, Inc.
4 1.1 wdk * All rights reserved.
5 1.1 wdk *
6 1.1 wdk * This code is derived from software contributed to The NetBSD Foundation
7 1.1 wdk * by Wayne Knowles
8 1.1 wdk *
9 1.1 wdk * Redistribution and use in source and binary forms, with or without
10 1.1 wdk * modification, are permitted provided that the following conditions
11 1.1 wdk * are met:
12 1.1 wdk * 1. Redistributions of source code must retain the above copyright
13 1.1 wdk * notice, this list of conditions and the following disclaimer.
14 1.1 wdk * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 wdk * notice, this list of conditions and the following disclaimer in the
16 1.1 wdk * documentation and/or other materials provided with the distribution.
17 1.1 wdk * 3. All advertising materials mentioning features or use of this software
18 1.1 wdk * must display the following acknowledgement:
19 1.1 wdk * This product includes software developed by the NetBSD
20 1.1 wdk * Foundation, Inc. and its contributors.
21 1.1 wdk * 4. Neither the name of The NetBSD Foundation nor the names of its
22 1.1 wdk * contributors may be used to endorse or promote products derived
23 1.1 wdk * from this software without specific prior written permission.
24 1.1 wdk *
25 1.1 wdk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
26 1.1 wdk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 wdk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 wdk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
29 1.1 wdk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 wdk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 wdk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 wdk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 wdk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 wdk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 wdk * POSSIBILITY OF SUCH DAMAGE.
36 1.1 wdk */
37 1.1 wdk
38 1.1 wdk #include <sys/types.h>
39 1.1 wdk #include <sys/param.h>
40 1.1 wdk #include <sys/systm.h>
41 1.1 wdk #include <sys/kernel.h>
42 1.1 wdk #include <sys/errno.h>
43 1.1 wdk #include <sys/device.h>
44 1.1 wdk #include <sys/buf.h>
45 1.1 wdk #include <sys/malloc.h>
46 1.1 wdk
47 1.1 wdk #include <dev/scsipi/scsi_all.h>
48 1.1 wdk #include <dev/scsipi/scsipi_all.h>
49 1.1 wdk #include <dev/scsipi/scsiconf.h>
50 1.1 wdk #include <dev/scsipi/scsi_message.h>
51 1.1 wdk
52 1.1 wdk #include <machine/cpu.h>
53 1.1 wdk #include <machine/autoconf.h>
54 1.1 wdk #include <machine/mainboard.h>
55 1.1 wdk #include <machine/bus.h>
56 1.1 wdk
57 1.1 wdk #include <mipsco/obio/rambo.h>
58 1.1 wdk
59 1.1 wdk #include <dev/ic/ncr53c9xreg.h>
60 1.1 wdk #include <dev/ic/ncr53c9xvar.h>
61 1.1 wdk
62 1.1 wdk struct asc_softc {
63 1.1 wdk struct ncr53c9x_softc sc_ncr53c9x; /* glue to MI code */
64 1.1 wdk struct evcnt sc_intrcnt; /* Interrupt counter */
65 1.1 wdk bus_space_tag_t sc_bst;
66 1.1 wdk bus_space_handle_t sc_bsh; /* NCR 53c94 registers */
67 1.1 wdk bus_space_handle_t dm_bsh; /* RAMBO registers */
68 1.1 wdk bus_dma_tag_t sc_dmat;
69 1.1 wdk bus_dmamap_t sc_dmamap;
70 1.1 wdk caddr_t *sc_dmaaddr;
71 1.1 wdk size_t *sc_dmalen;
72 1.1 wdk size_t sc_dmasize;
73 1.1 wdk size_t sc_blkcnt;
74 1.1 wdk int sc_flags;
75 1.1 wdk #define DMA_IDLE 0x0
76 1.1 wdk #define DMA_PULLUP 0x1
77 1.1 wdk #define DMA_ACTIVE 0x2
78 1.1 wdk #define DMA_MAPLOADED 0x4
79 1.1 wdk u_int32_t dm_mode;
80 1.1 wdk int dm_curseg;
81 1.1 wdk };
82 1.1 wdk
83 1.1 wdk static int ascmatch __P((struct device *, struct cfdata *, void *));
84 1.1 wdk static void ascattach __P((struct device *, struct device *, void *));
85 1.1 wdk
86 1.1 wdk static struct asc_softc *asc0;
87 1.1 wdk
88 1.1 wdk struct cfattach asc_ca = {
89 1.1 wdk sizeof(struct asc_softc), ascmatch, ascattach
90 1.1 wdk };
91 1.1 wdk
92 1.1 wdk /*
93 1.1 wdk * Functions and the switch for the MI code.
94 1.1 wdk */
95 1.1 wdk static u_char asc_read_reg __P((struct ncr53c9x_softc *, int));
96 1.1 wdk static void asc_write_reg __P((struct ncr53c9x_softc *, int, u_char));
97 1.1 wdk static int asc_dma_isintr __P((struct ncr53c9x_softc *));
98 1.1 wdk static void asc_dma_reset __P((struct ncr53c9x_softc *));
99 1.1 wdk static int asc_dma_intr __P((struct ncr53c9x_softc *));
100 1.1 wdk static int asc_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
101 1.1 wdk size_t *, int, size_t *));
102 1.1 wdk static void asc_dma_go __P((struct ncr53c9x_softc *));
103 1.1 wdk static void asc_dma_stop __P((struct ncr53c9x_softc *));
104 1.1 wdk static int asc_dma_isactive __P((struct ncr53c9x_softc *));
105 1.1 wdk
106 1.1 wdk static struct ncr53c9x_glue asc_glue = {
107 1.1 wdk asc_read_reg,
108 1.1 wdk asc_write_reg,
109 1.1 wdk asc_dma_isintr,
110 1.1 wdk asc_dma_reset,
111 1.1 wdk asc_dma_intr,
112 1.1 wdk asc_dma_setup,
113 1.1 wdk asc_dma_go,
114 1.1 wdk asc_dma_stop,
115 1.1 wdk asc_dma_isactive,
116 1.1 wdk NULL, /* gl_clear_latched_intr */
117 1.1 wdk };
118 1.1 wdk
119 1.1 wdk #define MAX_SCSI_XFER (64*1024)
120 1.1 wdk #define MAX_DMA_SZ MAX_SCSI_XFER
121 1.1 wdk #define DMA_SEGS (MAX_DMA_SZ/NBPG)
122 1.1 wdk
123 1.1 wdk static int
124 1.1 wdk ascmatch(parent, cf, aux)
125 1.1 wdk struct device *parent;
126 1.1 wdk struct cfdata *cf;
127 1.1 wdk void *aux;
128 1.1 wdk {
129 1.1 wdk return 1;
130 1.1 wdk }
131 1.1 wdk
132 1.1 wdk static void
133 1.1 wdk ascattach(parent, self, aux)
134 1.1 wdk struct device *parent, *self;
135 1.1 wdk void *aux;
136 1.1 wdk {
137 1.1 wdk struct confargs *ca = aux;
138 1.1 wdk struct asc_softc *esc = (void *)self;
139 1.1 wdk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
140 1.1 wdk
141 1.1 wdk /*
142 1.1 wdk * Set up glue for MI code early; we use some of it here.
143 1.1 wdk */
144 1.1 wdk sc->sc_glue = &asc_glue;
145 1.1 wdk
146 1.1 wdk esc->sc_bst = ca->ca_bustag;
147 1.1 wdk esc->sc_dmat = ca->ca_dmatag;
148 1.1 wdk
149 1.1 wdk if (bus_space_map(ca->ca_bustag, ca->ca_addr,
150 1.1 wdk 16*4, /* sizeof (ncr53c9xreg) */
151 1.1 wdk BUS_SPACE_MAP_LINEAR,
152 1.1 wdk &esc->sc_bsh) != 0) {
153 1.1 wdk printf(": cannot map registers\n");
154 1.1 wdk return;
155 1.1 wdk }
156 1.1 wdk
157 1.1 wdk if (bus_space_map(ca->ca_bustag, RAMBO_BASE, sizeof(struct rambo_ch),
158 1.1 wdk BUS_SPACE_MAP_LINEAR,
159 1.1 wdk &esc->dm_bsh) != 0) {
160 1.1 wdk printf(": cannot map dma registers\n");
161 1.1 wdk return;
162 1.1 wdk }
163 1.1 wdk
164 1.1 wdk if (bus_dmamap_create(esc->sc_dmat, MAX_DMA_SZ,
165 1.1 wdk DMA_SEGS, MAX_DMA_SZ, RB_BOUNDRY,
166 1.1 wdk BUS_DMA_WAITOK,
167 1.1 wdk &esc->sc_dmamap) != 0) {
168 1.1 wdk printf(": failed to create dmamap\n");
169 1.1 wdk return;
170 1.1 wdk }
171 1.1 wdk
172 1.1 wdk evcnt_attach_dynamic(&esc->sc_intrcnt, EVCNT_TYPE_INTR, NULL,
173 1.1 wdk self->dv_xname, "intr");
174 1.1 wdk
175 1.1 wdk esc->sc_flags = DMA_IDLE;
176 1.1 wdk asc_dma_reset(sc);
177 1.1 wdk
178 1.1 wdk /* Other settings */
179 1.1 wdk sc->sc_id = 7;
180 1.1 wdk sc->sc_freq = 24; /* 24 MHz clock */
181 1.1 wdk
182 1.1 wdk /*
183 1.1 wdk * Setup for genuine NCR 53C94 SCSI Controller
184 1.1 wdk */
185 1.1 wdk
186 1.1 wdk sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
187 1.1 wdk sc->sc_cfg2 = NCRCFG2_SCSI2; /* | NCRCFG2_FE */
188 1.1 wdk sc->sc_cfg3 = 0; /* NCRCFG3_CDB; */
189 1.1 wdk sc->sc_rev = NCR_VARIANT_NCR53C94;
190 1.1 wdk
191 1.1 wdk sc->sc_minsync = (1000 / sc->sc_freq) * 5 / 4;
192 1.1 wdk sc->sc_maxxfer = MAX_SCSI_XFER;
193 1.1 wdk
194 1.1 wdk #ifdef OLDNCR
195 1.1 wdk if (!NCR_READ_REG(sc, NCR_CFG3)) {
196 1.1 wdk printf(" [old revision]");
197 1.1 wdk sc->sc_cfg2 = 0;
198 1.1 wdk sc->sc_cfg3 = 0;
199 1.1 wdk sc->sc_minsync = 0;
200 1.1 wdk }
201 1.1 wdk #endif
202 1.1 wdk
203 1.1 wdk ncr53c9x_attach(sc, NULL, NULL);
204 1.1 wdk
205 1.1 wdk ncr53c9x_dmaselect = 0;
206 1.1 wdk asc0 = esc;
207 1.1 wdk }
208 1.1 wdk
209 1.1 wdk /*
210 1.1 wdk * Glue functions.
211 1.1 wdk */
212 1.1 wdk
213 1.1 wdk u_char
214 1.1 wdk asc_read_reg(sc, reg)
215 1.1 wdk struct ncr53c9x_softc *sc;
216 1.1 wdk int reg;
217 1.1 wdk {
218 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
219 1.1 wdk
220 1.1 wdk return bus_space_read_1(esc->sc_bst, esc->sc_bsh, reg * 4 + 3);
221 1.1 wdk }
222 1.1 wdk
223 1.1 wdk void
224 1.1 wdk asc_write_reg(sc, reg, val)
225 1.1 wdk struct ncr53c9x_softc *sc;
226 1.1 wdk int reg;
227 1.1 wdk u_char val;
228 1.1 wdk {
229 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
230 1.1 wdk
231 1.1 wdk bus_space_write_1(esc->sc_bst, esc->sc_bsh, reg * 4 + 3, val);
232 1.1 wdk }
233 1.1 wdk
234 1.1 wdk void
235 1.1 wdk dma_status(sc)
236 1.1 wdk struct ncr53c9x_softc *sc;
237 1.1 wdk {
238 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
239 1.1 wdk int count;
240 1.1 wdk int stat;
241 1.1 wdk void *addr;
242 1.1 wdk u_int32_t tc;
243 1.1 wdk
244 1.1 wdk tc = (asc_read_reg(sc, NCR_TCM)<<8) + asc_read_reg(sc, NCR_TCL);
245 1.1 wdk count = bus_space_read_2(esc->sc_bst, esc->dm_bsh, RAMBO_BLKCNT);
246 1.1 wdk stat = bus_space_read_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE);
247 1.1 wdk addr = (void *)
248 1.1 wdk bus_space_read_4(esc->sc_bst, esc->dm_bsh, RAMBO_CADDR);
249 1.1 wdk
250 1.1 wdk NCR_DMA(("rambo status: cnt=%x addr=%p stat=%08x tc=%04x "
251 1.1 wdk "ncr_stat=0x%02x ncr_fifo=0x%02x\n",
252 1.1 wdk count, addr, stat, tc,
253 1.1 wdk asc_read_reg(sc, NCR_STAT),
254 1.1 wdk asc_read_reg(sc, NCR_FFLAG)));
255 1.1 wdk }
256 1.1 wdk
257 1.1 wdk int
258 1.1 wdk asc_dma_isintr(sc)
259 1.1 wdk struct ncr53c9x_softc *sc;
260 1.1 wdk {
261 1.1 wdk return NCR_READ_REG(sc, NCR_STAT) & NCRSTAT_INT;
262 1.1 wdk }
263 1.1 wdk
264 1.1 wdk void
265 1.1 wdk asc_dma_reset(sc)
266 1.1 wdk struct ncr53c9x_softc *sc;
267 1.1 wdk {
268 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
269 1.1 wdk
270 1.1 wdk bus_space_write_2(esc->sc_bst, esc->dm_bsh, RAMBO_BLKCNT, 0);
271 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE,
272 1.1 wdk RB_CLRFIFO|RB_CLRERROR);
273 1.1 wdk DELAY(10);
274 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE, 0);
275 1.1 wdk
276 1.1 wdk if (esc->sc_flags & DMA_MAPLOADED)
277 1.1 wdk bus_dmamap_unload(esc->sc_dmat, esc->sc_dmamap);
278 1.1 wdk
279 1.1 wdk esc->sc_flags = DMA_IDLE;
280 1.1 wdk }
281 1.1 wdk
282 1.1 wdk /*
283 1.1 wdk * Setup a DMA transfer
284 1.1 wdk */
285 1.1 wdk
286 1.1 wdk static int
287 1.1 wdk asc_dma_setup(sc, addr, len, datain, dmasize)
288 1.1 wdk struct ncr53c9x_softc *sc;
289 1.1 wdk caddr_t *addr;
290 1.1 wdk size_t *len;
291 1.1 wdk int datain;
292 1.1 wdk size_t *dmasize;
293 1.1 wdk {
294 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
295 1.1 wdk paddr_t paddr;
296 1.1 wdk size_t count, blocks;
297 1.1 wdk int prime, err;
298 1.1 wdk
299 1.1 wdk #ifdef DIAGNOSTIC
300 1.1 wdk if (esc->sc_flags & DMA_ACTIVE) {
301 1.1 wdk dma_status(sc);
302 1.1 wdk panic("DMA active");
303 1.1 wdk }
304 1.1 wdk #endif
305 1.1 wdk
306 1.1 wdk /* Flush FIFO from previous operation */
307 1.1 wdk
308 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE,
309 1.1 wdk RB_CLRFIFO|RB_CLRERROR);
310 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE, 0);
311 1.1 wdk
312 1.1 wdk esc->sc_dmaaddr = addr;
313 1.1 wdk esc->sc_dmalen = len;
314 1.1 wdk esc->sc_dmasize = *dmasize;
315 1.1 wdk esc->sc_flags = datain ? DMA_PULLUP : 0;
316 1.1 wdk
317 1.1 wdk NCR_DMA(("asc_dma_setup va=%p len=%d datain=%d count=%d\n",
318 1.1 wdk *addr, *len, datain, esc->sc_dmasize));
319 1.1 wdk
320 1.1 wdk /* have dmamap for the transfering addresses */
321 1.1 wdk if (err=bus_dmamap_load(esc->sc_dmat, esc->sc_dmamap,
322 1.1 wdk *esc->sc_dmaaddr, esc->sc_dmasize,
323 1.1 wdk NULL /* kernel address */,
324 1.1 wdk BUS_DMA_NOWAIT))
325 1.1 wdk panic("%s: bus_dmamap_load err=%d", sc->sc_dev.dv_xname, err);
326 1.1 wdk
327 1.1 wdk esc->sc_flags |= DMA_MAPLOADED;
328 1.1 wdk
329 1.1 wdk /* No cache flush required for R3000 processors */
330 1.1 wdk
331 1.1 wdk paddr = esc->sc_dmamap->dm_segs[0].ds_addr;
332 1.1 wdk count = esc->sc_dmamap->dm_segs[0].ds_len;
333 1.1 wdk blocks = (((u_int32_t)*addr & 0x3f) + count + 63) >> 6;
334 1.1 wdk
335 1.1 wdk esc->dm_mode = (datain ? RB_DMA_WR : RB_DMA_RD) | RB_DMA_ENABLE;
336 1.1 wdk if (esc->sc_dmamap->dm_nsegs > 1)
337 1.1 wdk esc->dm_mode |= RB_INT_ENABLE; /* Requires DMA chaining */
338 1.1 wdk
339 1.1 wdk /* Load DMA transfer address */
340 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_LADDR,
341 1.1 wdk paddr & ~0x3f);
342 1.1 wdk
343 1.1 wdk /* Set count to zero bytes as this will prevent DMA from starting */
344 1.1 wdk bus_space_write_2(esc->sc_bst, esc->dm_bsh, RAMBO_BLKCNT, 0);
345 1.1 wdk
346 1.1 wdk /* Set transfer direction and enable DMA FIFO */
347 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE, esc->dm_mode);
348 1.1 wdk
349 1.1 wdk /* If non block-aligned transfer prime FIFO manually */
350 1.1 wdk prime = (u_int32_t)*esc->sc_dmaaddr & 0x3f;
351 1.1 wdk if (prime) {
352 1.1 wdk if (esc->sc_flags & DMA_PULLUP) {
353 1.1 wdk u_int16_t *p;
354 1.1 wdk p = (u_int16_t *)((u_int32_t)*esc->sc_dmaaddr & ~0x3f);
355 1.1 wdk /* Read from NCR 53c94 controller*/
356 1.1 wdk while (prime > 0) {
357 1.1 wdk bus_space_write_2(esc->sc_bst, esc->dm_bsh,
358 1.1 wdk RAMBO_FIFO, *p++);
359 1.1 wdk prime -= 2;
360 1.1 wdk }
361 1.1 wdk } else {
362 1.1 wdk /* Fetch the first block */
363 1.1 wdk bus_space_write_2(esc->sc_bst, esc->dm_bsh,
364 1.1 wdk RAMBO_BLKCNT, 1);
365 1.1 wdk while (prime > 0) {
366 1.1 wdk (void)bus_space_read_2(esc->sc_bst,
367 1.1 wdk esc->dm_bsh,
368 1.1 wdk RAMBO_FIFO);
369 1.1 wdk prime -= 2;
370 1.1 wdk }
371 1.1 wdk }
372 1.1 wdk }
373 1.1 wdk esc->sc_blkcnt = blocks;
374 1.1 wdk esc->dm_curseg = 0;
375 1.1 wdk return 0;
376 1.1 wdk }
377 1.1 wdk
378 1.1 wdk void
379 1.1 wdk asc_dma_go(sc)
380 1.1 wdk struct ncr53c9x_softc *sc;
381 1.1 wdk {
382 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
383 1.1 wdk
384 1.1 wdk /* Load block count to start transfer */
385 1.1 wdk bus_space_write_2(esc->sc_bst, esc->dm_bsh,
386 1.1 wdk RAMBO_BLKCNT, esc->sc_blkcnt);
387 1.1 wdk esc->sc_flags |= DMA_ACTIVE;
388 1.1 wdk }
389 1.1 wdk
390 1.1 wdk int
391 1.1 wdk asc_dma_intr(sc)
392 1.1 wdk struct ncr53c9x_softc *sc;
393 1.1 wdk {
394 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
395 1.1 wdk
396 1.1 wdk size_t resid, len;
397 1.1 wdk int trans;
398 1.1 wdk u_int32_t status;
399 1.1 wdk u_int tcl, tcm;
400 1.1 wdk
401 1.1 wdk #ifdef DIAGNOSTIC
402 1.1 wdk if (!(esc->sc_flags & DMA_ACTIVE)) {
403 1.1 wdk dma_status(sc);
404 1.1 wdk panic("DMA not active");
405 1.1 wdk }
406 1.1 wdk #endif
407 1.1 wdk
408 1.1 wdk #if 0
409 1.1 wdk if ((resid = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
410 1.1 wdk NCR_DMA(("asc_intr: empty FIFO of %d ", resid));
411 1.1 wdk DELAY(10);
412 1.1 wdk }
413 1.1 wdk #endif
414 1.1 wdk resid = (tcl = NCR_READ_REG(sc, NCR_TCL)) +
415 1.1 wdk ((tcm = NCR_READ_REG(sc, NCR_TCM)) << 8);
416 1.1 wdk trans = esc->sc_dmasize - resid;
417 1.1 wdk if (trans < 0) { /* transferred < 0 ? */
418 1.1 wdk printf("asc_intr: xfer (%d) > req (%d)\n",
419 1.1 wdk trans, esc->sc_dmasize);
420 1.1 wdk trans = esc->sc_dmasize;
421 1.1 wdk }
422 1.1 wdk
423 1.1 wdk NCR_DMA(("asc_intr: tcl=%d, tcm=%d; trans=%d, resid=%d\n",
424 1.1 wdk tcl, tcm, trans, resid));
425 1.1 wdk
426 1.1 wdk status = bus_space_read_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE);
427 1.1 wdk resid = status & 0x1f;
428 1.1 wdk
429 1.1 wdk if (!(status & RB_FIFO_EMPTY)) { /* Data left in RAMBO FIFO */
430 1.1 wdk if (esc->sc_flags & DMA_PULLUP) { /* SCSI Read */
431 1.1 wdk paddr_t ptr;
432 1.1 wdk u_int16_t *p;
433 1.1 wdk
434 1.1 wdk /* take the address of block to fixed up */
435 1.1 wdk ptr = bus_space_read_4(esc->sc_bst, esc->dm_bsh,
436 1.1 wdk RAMBO_CADDR);
437 1.1 wdk /* find the starting address of fractional data */
438 1.1 wdk p = (u_int16_t *)MIPS_PHYS_TO_KSEG1(ptr+(resid<<1));
439 1.1 wdk
440 1.1 wdk /* XXX - disable DMA xfer before flushing FIFO ? */
441 1.1 wdk len = RB_BLK_CNT - resid;
442 1.1 wdk while (len--) {
443 1.1 wdk bus_space_write_2(esc->sc_bst, esc->dm_bsh,
444 1.1 wdk RAMBO_FIFO, *p++);
445 1.1 wdk }
446 1.1 wdk } else { /* SCSI Write */
447 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh,
448 1.1 wdk RAMBO_MODE, RB_CLRFIFO);
449 1.1 wdk }
450 1.1 wdk }
451 1.1 wdk
452 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE, 0);
453 1.1 wdk
454 1.1 wdk bus_dmamap_sync(esc->sc_dmat, esc->sc_dmamap,
455 1.1 wdk 0, esc->sc_dmasize,
456 1.1 wdk (esc->sc_flags & DMA_PULLUP)
457 1.1 wdk ? BUS_DMASYNC_POSTREAD
458 1.1 wdk : BUS_DMASYNC_POSTWRITE);
459 1.1 wdk bus_dmamap_unload(esc->sc_dmat, esc->sc_dmamap);
460 1.1 wdk
461 1.1 wdk *esc->sc_dmaaddr += trans;
462 1.1 wdk *esc->sc_dmalen -= trans;
463 1.1 wdk
464 1.1 wdk esc->sc_flags = DMA_IDLE;
465 1.1 wdk
466 1.1 wdk return 0;
467 1.1 wdk }
468 1.1 wdk
469 1.1 wdk
470 1.1 wdk void
471 1.1 wdk asc_dma_stop(sc)
472 1.1 wdk struct ncr53c9x_softc *sc;
473 1.1 wdk {
474 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
475 1.1 wdk
476 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE, 0);
477 1.1 wdk if (esc->sc_flags & DMA_MAPLOADED)
478 1.1 wdk bus_dmamap_unload(esc->sc_dmat, esc->sc_dmamap);
479 1.1 wdk esc->sc_flags = DMA_IDLE;
480 1.1 wdk }
481 1.1 wdk
482 1.1 wdk int
483 1.1 wdk asc_dma_isactive(sc)
484 1.1 wdk struct ncr53c9x_softc *sc;
485 1.1 wdk {
486 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
487 1.1 wdk return (esc->sc_flags & DMA_ACTIVE)? 1 : 0;
488 1.1 wdk }
489 1.1 wdk
490 1.1 wdk void
491 1.1 wdk rambo_dma_chain(esc)
492 1.1 wdk struct asc_softc *esc;
493 1.1 wdk {
494 1.1 wdk int seg;
495 1.1 wdk size_t count, blocks;
496 1.1 wdk paddr_t paddr;
497 1.1 wdk
498 1.1 wdk seg = ++esc->dm_curseg;
499 1.1 wdk
500 1.1 wdk /* XXX: Check rambo status */
501 1.1 wdk
502 1.1 wdk #ifdef DIAGNOSTIC
503 1.1 wdk if (!(esc->sc_flags & DMA_ACTIVE) || seg > esc->sc_dmamap->dm_nsegs)
504 1.1 wdk panic("Unexpected DMA chaining intr");
505 1.1 wdk #endif
506 1.1 wdk
507 1.1 wdk paddr = esc->sc_dmamap->dm_segs[seg].ds_addr;
508 1.1 wdk count = esc->sc_dmamap->dm_segs[seg].ds_len;
509 1.1 wdk blocks = (count + 63) >> 6;
510 1.1 wdk
511 1.1 wdk /* Disable DMA interrupt if last segment */
512 1.1 wdk if (seg+1 > esc->sc_dmamap->dm_nsegs) {
513 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh,
514 1.1 wdk RAMBO_MODE, esc->dm_mode & ~RB_INT_ENABLE);
515 1.1 wdk }
516 1.1 wdk
517 1.1 wdk /* Load transfer address for next DMA chain */
518 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_LADDR, paddr);
519 1.1 wdk
520 1.1 wdk /* DMA restarts when we enter a new block count */
521 1.1 wdk bus_space_write_2(esc->sc_bst, esc->dm_bsh, RAMBO_BLKCNT, blocks);
522 1.1 wdk }
523 1.1 wdk
524 1.1 wdk void
525 1.1 wdk asc_intr()
526 1.1 wdk {
527 1.1 wdk register u_int32_t dma_stat;
528 1.1 wdk struct asc_softc *esc = asc0;
529 1.1 wdk struct ncr53c9x_softc *sc = (void *)asc0;
530 1.1 wdk
531 1.1 wdk esc->sc_intrcnt.ev_count++;
532 1.1 wdk
533 1.1 wdk /* Check for NCR 53c94 interrupt */
534 1.1 wdk if (NCR_READ_REG(sc, NCR_STAT) & NCRSTAT_INT) {
535 1.1 wdk ncr53c9x_intr((struct ncr53c9x_softc *) asc0);
536 1.1 wdk }
537 1.1 wdk /* Check for RAMBO DMA Interrupt */
538 1.1 wdk dma_stat = bus_space_read_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE);
539 1.1 wdk if (dma_stat & RB_INTR_PEND) {
540 1.1 wdk rambo_dma_chain(esc);
541 1.1 wdk }
542 1.1 wdk }
543