asc.c revision 1.12 1 1.12 thorpej /* $NetBSD: asc.c,v 1.12 2002/10/02 05:38:10 thorpej Exp $ */
2 1.1 wdk /*-
3 1.1 wdk * Copyright (c) 2000 The NetBSD Foundation, Inc.
4 1.1 wdk * All rights reserved.
5 1.1 wdk *
6 1.1 wdk * This code is derived from software contributed to The NetBSD Foundation
7 1.1 wdk * by Wayne Knowles
8 1.1 wdk *
9 1.1 wdk * Redistribution and use in source and binary forms, with or without
10 1.1 wdk * modification, are permitted provided that the following conditions
11 1.1 wdk * are met:
12 1.1 wdk * 1. Redistributions of source code must retain the above copyright
13 1.1 wdk * notice, this list of conditions and the following disclaimer.
14 1.1 wdk * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 wdk * notice, this list of conditions and the following disclaimer in the
16 1.1 wdk * documentation and/or other materials provided with the distribution.
17 1.1 wdk * 3. All advertising materials mentioning features or use of this software
18 1.1 wdk * must display the following acknowledgement:
19 1.1 wdk * This product includes software developed by the NetBSD
20 1.1 wdk * Foundation, Inc. and its contributors.
21 1.1 wdk * 4. Neither the name of The NetBSD Foundation nor the names of its
22 1.1 wdk * contributors may be used to endorse or promote products derived
23 1.1 wdk * from this software without specific prior written permission.
24 1.1 wdk *
25 1.1 wdk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
26 1.1 wdk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 wdk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 wdk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
29 1.1 wdk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 wdk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 wdk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 wdk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 wdk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 wdk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 wdk * POSSIBILITY OF SUCH DAMAGE.
36 1.1 wdk */
37 1.1 wdk
38 1.1 wdk #include <sys/types.h>
39 1.1 wdk #include <sys/param.h>
40 1.1 wdk #include <sys/systm.h>
41 1.1 wdk #include <sys/kernel.h>
42 1.1 wdk #include <sys/errno.h>
43 1.1 wdk #include <sys/device.h>
44 1.1 wdk #include <sys/buf.h>
45 1.1 wdk #include <sys/malloc.h>
46 1.1 wdk
47 1.1 wdk #include <dev/scsipi/scsi_all.h>
48 1.1 wdk #include <dev/scsipi/scsipi_all.h>
49 1.1 wdk #include <dev/scsipi/scsiconf.h>
50 1.1 wdk #include <dev/scsipi/scsi_message.h>
51 1.1 wdk
52 1.1 wdk #include <machine/cpu.h>
53 1.1 wdk #include <machine/autoconf.h>
54 1.1 wdk #include <machine/mainboard.h>
55 1.1 wdk #include <machine/bus.h>
56 1.1 wdk
57 1.1 wdk #include <mipsco/obio/rambo.h>
58 1.1 wdk
59 1.1 wdk #include <dev/ic/ncr53c9xreg.h>
60 1.1 wdk #include <dev/ic/ncr53c9xvar.h>
61 1.1 wdk
62 1.1 wdk struct asc_softc {
63 1.1 wdk struct ncr53c9x_softc sc_ncr53c9x; /* glue to MI code */
64 1.1 wdk struct evcnt sc_intrcnt; /* Interrupt counter */
65 1.1 wdk bus_space_tag_t sc_bst;
66 1.1 wdk bus_space_handle_t sc_bsh; /* NCR 53c94 registers */
67 1.1 wdk bus_space_handle_t dm_bsh; /* RAMBO registers */
68 1.1 wdk bus_dma_tag_t sc_dmat;
69 1.1 wdk bus_dmamap_t sc_dmamap;
70 1.1 wdk caddr_t *sc_dmaaddr;
71 1.1 wdk size_t *sc_dmalen;
72 1.1 wdk size_t sc_dmasize;
73 1.1 wdk int sc_flags;
74 1.1 wdk #define DMA_IDLE 0x0
75 1.1 wdk #define DMA_PULLUP 0x1
76 1.1 wdk #define DMA_ACTIVE 0x2
77 1.1 wdk #define DMA_MAPLOADED 0x4
78 1.1 wdk u_int32_t dm_mode;
79 1.1 wdk int dm_curseg;
80 1.1 wdk };
81 1.1 wdk
82 1.6 matt static int ascmatch (struct device *, struct cfdata *, void *);
83 1.6 matt static void ascattach (struct device *, struct device *, void *);
84 1.1 wdk
85 1.12 thorpej CFATTACH_DECL(asc, sizeof(struct asc_softc),
86 1.12 thorpej ascmatch, ascattach, NULL, NULL);
87 1.1 wdk
88 1.1 wdk /*
89 1.1 wdk * Functions and the switch for the MI code.
90 1.1 wdk */
91 1.6 matt static u_char asc_read_reg (struct ncr53c9x_softc *, int);
92 1.6 matt static void asc_write_reg (struct ncr53c9x_softc *, int, u_char);
93 1.6 matt static int asc_dma_isintr (struct ncr53c9x_softc *);
94 1.6 matt static void asc_dma_reset (struct ncr53c9x_softc *);
95 1.6 matt static int asc_dma_intr (struct ncr53c9x_softc *);
96 1.6 matt static int asc_dma_setup (struct ncr53c9x_softc *, caddr_t *,
97 1.6 matt size_t *, int, size_t *);
98 1.6 matt static void asc_dma_go (struct ncr53c9x_softc *);
99 1.6 matt static void asc_dma_stop (struct ncr53c9x_softc *);
100 1.6 matt static int asc_dma_isactive (struct ncr53c9x_softc *);
101 1.1 wdk
102 1.1 wdk static struct ncr53c9x_glue asc_glue = {
103 1.1 wdk asc_read_reg,
104 1.1 wdk asc_write_reg,
105 1.1 wdk asc_dma_isintr,
106 1.1 wdk asc_dma_reset,
107 1.1 wdk asc_dma_intr,
108 1.1 wdk asc_dma_setup,
109 1.1 wdk asc_dma_go,
110 1.1 wdk asc_dma_stop,
111 1.1 wdk asc_dma_isactive,
112 1.1 wdk NULL, /* gl_clear_latched_intr */
113 1.1 wdk };
114 1.1 wdk
115 1.6 matt static int asc_intr (void *);
116 1.3 wdk
117 1.1 wdk #define MAX_SCSI_XFER (64*1024)
118 1.1 wdk #define MAX_DMA_SZ MAX_SCSI_XFER
119 1.1 wdk #define DMA_SEGS (MAX_DMA_SZ/NBPG)
120 1.1 wdk
121 1.1 wdk static int
122 1.6 matt ascmatch(struct device *parent, struct cfdata *cf, void *aux)
123 1.1 wdk {
124 1.1 wdk return 1;
125 1.1 wdk }
126 1.1 wdk
127 1.1 wdk static void
128 1.6 matt ascattach(struct device *parent, struct device *self, void *aux)
129 1.1 wdk {
130 1.1 wdk struct confargs *ca = aux;
131 1.1 wdk struct asc_softc *esc = (void *)self;
132 1.1 wdk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
133 1.1 wdk
134 1.1 wdk /*
135 1.1 wdk * Set up glue for MI code early; we use some of it here.
136 1.1 wdk */
137 1.1 wdk sc->sc_glue = &asc_glue;
138 1.1 wdk
139 1.1 wdk esc->sc_bst = ca->ca_bustag;
140 1.1 wdk esc->sc_dmat = ca->ca_dmatag;
141 1.1 wdk
142 1.1 wdk if (bus_space_map(ca->ca_bustag, ca->ca_addr,
143 1.1 wdk 16*4, /* sizeof (ncr53c9xreg) */
144 1.1 wdk BUS_SPACE_MAP_LINEAR,
145 1.1 wdk &esc->sc_bsh) != 0) {
146 1.1 wdk printf(": cannot map registers\n");
147 1.1 wdk return;
148 1.1 wdk }
149 1.1 wdk
150 1.1 wdk if (bus_space_map(ca->ca_bustag, RAMBO_BASE, sizeof(struct rambo_ch),
151 1.1 wdk BUS_SPACE_MAP_LINEAR,
152 1.1 wdk &esc->dm_bsh) != 0) {
153 1.1 wdk printf(": cannot map dma registers\n");
154 1.1 wdk return;
155 1.1 wdk }
156 1.1 wdk
157 1.1 wdk if (bus_dmamap_create(esc->sc_dmat, MAX_DMA_SZ,
158 1.1 wdk DMA_SEGS, MAX_DMA_SZ, RB_BOUNDRY,
159 1.1 wdk BUS_DMA_WAITOK,
160 1.1 wdk &esc->sc_dmamap) != 0) {
161 1.1 wdk printf(": failed to create dmamap\n");
162 1.1 wdk return;
163 1.1 wdk }
164 1.1 wdk
165 1.1 wdk evcnt_attach_dynamic(&esc->sc_intrcnt, EVCNT_TYPE_INTR, NULL,
166 1.1 wdk self->dv_xname, "intr");
167 1.1 wdk
168 1.1 wdk esc->sc_flags = DMA_IDLE;
169 1.1 wdk asc_dma_reset(sc);
170 1.1 wdk
171 1.1 wdk /* Other settings */
172 1.1 wdk sc->sc_id = 7;
173 1.1 wdk sc->sc_freq = 24; /* 24 MHz clock */
174 1.1 wdk
175 1.1 wdk /*
176 1.1 wdk * Setup for genuine NCR 53C94 SCSI Controller
177 1.1 wdk */
178 1.1 wdk
179 1.1 wdk sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
180 1.7 wdk sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
181 1.7 wdk sc->sc_cfg3 = NCRCFG3_CDB | NCRCFG3_QTE | NCRCFG3_FSCSI;
182 1.1 wdk sc->sc_rev = NCR_VARIANT_NCR53C94;
183 1.1 wdk
184 1.1 wdk sc->sc_minsync = (1000 / sc->sc_freq) * 5 / 4;
185 1.1 wdk sc->sc_maxxfer = MAX_SCSI_XFER;
186 1.1 wdk
187 1.1 wdk #ifdef OLDNCR
188 1.1 wdk if (!NCR_READ_REG(sc, NCR_CFG3)) {
189 1.1 wdk printf(" [old revision]");
190 1.1 wdk sc->sc_cfg2 = 0;
191 1.1 wdk sc->sc_cfg3 = 0;
192 1.1 wdk sc->sc_minsync = 0;
193 1.1 wdk }
194 1.1 wdk #endif
195 1.1 wdk
196 1.9 bouyer sc->sc_adapter.adapt_minphys = minphys;
197 1.9 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
198 1.9 bouyer ncr53c9x_attach(sc);
199 1.1 wdk
200 1.3 wdk bus_intr_establish(esc->sc_bst, SYS_INTR_SCSI, 0, 0, asc_intr, esc);
201 1.1 wdk }
202 1.1 wdk
203 1.1 wdk /*
204 1.1 wdk * Glue functions.
205 1.1 wdk */
206 1.1 wdk
207 1.6 matt static u_char
208 1.6 matt asc_read_reg(struct ncr53c9x_softc *sc, int reg)
209 1.1 wdk {
210 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
211 1.1 wdk
212 1.1 wdk return bus_space_read_1(esc->sc_bst, esc->sc_bsh, reg * 4 + 3);
213 1.1 wdk }
214 1.1 wdk
215 1.6 matt static void
216 1.6 matt asc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val)
217 1.1 wdk {
218 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
219 1.1 wdk
220 1.1 wdk bus_space_write_1(esc->sc_bst, esc->sc_bsh, reg * 4 + 3, val);
221 1.1 wdk }
222 1.1 wdk
223 1.6 matt static void
224 1.6 matt dma_status(struct ncr53c9x_softc *sc)
225 1.1 wdk {
226 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
227 1.1 wdk int count;
228 1.1 wdk int stat;
229 1.1 wdk void *addr;
230 1.1 wdk u_int32_t tc;
231 1.1 wdk
232 1.1 wdk tc = (asc_read_reg(sc, NCR_TCM)<<8) + asc_read_reg(sc, NCR_TCL);
233 1.1 wdk count = bus_space_read_2(esc->sc_bst, esc->dm_bsh, RAMBO_BLKCNT);
234 1.1 wdk stat = bus_space_read_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE);
235 1.1 wdk addr = (void *)
236 1.1 wdk bus_space_read_4(esc->sc_bst, esc->dm_bsh, RAMBO_CADDR);
237 1.1 wdk
238 1.4 wdk printf("rambo status: cnt=%x addr=%p stat=%08x tc=%04x "
239 1.1 wdk "ncr_stat=0x%02x ncr_fifo=0x%02x\n",
240 1.1 wdk count, addr, stat, tc,
241 1.1 wdk asc_read_reg(sc, NCR_STAT),
242 1.4 wdk asc_read_reg(sc, NCR_FFLAG));
243 1.4 wdk }
244 1.4 wdk
245 1.4 wdk static __inline void
246 1.6 matt check_fifo(struct asc_softc *esc)
247 1.4 wdk {
248 1.5 wdk register int i=100;
249 1.4 wdk
250 1.4 wdk while (i && !(bus_space_read_4(esc->sc_bst, esc->dm_bsh,
251 1.4 wdk RAMBO_MODE) & RB_FIFO_EMPTY)) {
252 1.4 wdk DELAY(1); i--;
253 1.4 wdk }
254 1.4 wdk
255 1.4 wdk if (!i) {
256 1.4 wdk dma_status((void *)esc);
257 1.4 wdk panic("fifo didn't flush");
258 1.4 wdk }
259 1.1 wdk }
260 1.1 wdk
261 1.6 matt static int
262 1.6 matt asc_dma_isintr(struct ncr53c9x_softc *sc)
263 1.1 wdk {
264 1.1 wdk return NCR_READ_REG(sc, NCR_STAT) & NCRSTAT_INT;
265 1.1 wdk }
266 1.1 wdk
267 1.6 matt static void
268 1.6 matt asc_dma_reset(struct ncr53c9x_softc *sc)
269 1.1 wdk {
270 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
271 1.1 wdk
272 1.1 wdk bus_space_write_2(esc->sc_bst, esc->dm_bsh, RAMBO_BLKCNT, 0);
273 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE,
274 1.1 wdk RB_CLRFIFO|RB_CLRERROR);
275 1.1 wdk DELAY(10);
276 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE, 0);
277 1.1 wdk
278 1.1 wdk if (esc->sc_flags & DMA_MAPLOADED)
279 1.1 wdk bus_dmamap_unload(esc->sc_dmat, esc->sc_dmamap);
280 1.1 wdk
281 1.1 wdk esc->sc_flags = DMA_IDLE;
282 1.1 wdk }
283 1.1 wdk
284 1.1 wdk /*
285 1.1 wdk * Setup a DMA transfer
286 1.1 wdk */
287 1.1 wdk
288 1.1 wdk static int
289 1.6 matt asc_dma_setup(struct ncr53c9x_softc *sc, caddr_t *addr, size_t *len,
290 1.6 matt int datain, size_t *dmasize)
291 1.1 wdk {
292 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
293 1.1 wdk paddr_t paddr;
294 1.1 wdk size_t count, blocks;
295 1.1 wdk int prime, err;
296 1.1 wdk
297 1.1 wdk #ifdef DIAGNOSTIC
298 1.1 wdk if (esc->sc_flags & DMA_ACTIVE) {
299 1.1 wdk dma_status(sc);
300 1.1 wdk panic("DMA active");
301 1.1 wdk }
302 1.1 wdk #endif
303 1.1 wdk
304 1.1 wdk esc->sc_dmaaddr = addr;
305 1.1 wdk esc->sc_dmalen = len;
306 1.1 wdk esc->sc_dmasize = *dmasize;
307 1.1 wdk esc->sc_flags = datain ? DMA_PULLUP : 0;
308 1.1 wdk
309 1.1 wdk NCR_DMA(("asc_dma_setup va=%p len=%d datain=%d count=%d\n",
310 1.1 wdk *addr, *len, datain, esc->sc_dmasize));
311 1.1 wdk
312 1.5 wdk if (esc->sc_dmasize == 0)
313 1.5 wdk return 0;
314 1.5 wdk
315 1.1 wdk /* have dmamap for the transfering addresses */
316 1.6 matt if ((err=bus_dmamap_load(esc->sc_dmat, esc->sc_dmamap,
317 1.1 wdk *esc->sc_dmaaddr, esc->sc_dmasize,
318 1.1 wdk NULL /* kernel address */,
319 1.6 matt BUS_DMA_NOWAIT)) != 0)
320 1.1 wdk panic("%s: bus_dmamap_load err=%d", sc->sc_dev.dv_xname, err);
321 1.1 wdk
322 1.1 wdk esc->sc_flags |= DMA_MAPLOADED;
323 1.1 wdk
324 1.1 wdk paddr = esc->sc_dmamap->dm_segs[0].ds_addr;
325 1.1 wdk count = esc->sc_dmamap->dm_segs[0].ds_len;
326 1.7 wdk prime = (u_int32_t)paddr & 0x3f;
327 1.7 wdk blocks = (prime + count + 63) >> 6;
328 1.1 wdk
329 1.7 wdk esc->dm_mode = (datain ? RB_DMA_WR : RB_DMA_RD);
330 1.7 wdk
331 1.7 wdk /* Set transfer direction and disable DMA */
332 1.7 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE, esc->dm_mode);
333 1.1 wdk
334 1.1 wdk /* Load DMA transfer address */
335 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_LADDR,
336 1.1 wdk paddr & ~0x3f);
337 1.1 wdk
338 1.7 wdk /* Load number of blocks to DMA (1 block = 64 bytes) */
339 1.7 wdk bus_space_write_2(esc->sc_bst, esc->dm_bsh, RAMBO_BLKCNT, blocks);
340 1.1 wdk
341 1.1 wdk /* If non block-aligned transfer prime FIFO manually */
342 1.1 wdk if (prime) {
343 1.7 wdk /* Enable DMA to prime the FIFO buffer */
344 1.7 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh,
345 1.7 wdk RAMBO_MODE, esc->dm_mode | RB_DMA_ENABLE);
346 1.7 wdk
347 1.1 wdk if (esc->sc_flags & DMA_PULLUP) {
348 1.5 wdk /* Read from NCR 53c94 controller*/
349 1.1 wdk u_int16_t *p;
350 1.4 wdk
351 1.1 wdk p = (u_int16_t *)((u_int32_t)*esc->sc_dmaaddr & ~0x3f);
352 1.5 wdk bus_space_write_multi_2(esc->sc_bst, esc->dm_bsh,
353 1.5 wdk RAMBO_FIFO, p, prime>>1);
354 1.7 wdk } else
355 1.7 wdk /* Write to NCR 53C94 controller */
356 1.1 wdk while (prime > 0) {
357 1.1 wdk (void)bus_space_read_2(esc->sc_bst,
358 1.1 wdk esc->dm_bsh,
359 1.1 wdk RAMBO_FIFO);
360 1.1 wdk prime -= 2;
361 1.1 wdk }
362 1.7 wdk /* Leave DMA disabled while we setup NCR controller */
363 1.7 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE,
364 1.7 wdk esc->dm_mode);
365 1.1 wdk }
366 1.10 wdk
367 1.10 wdk bus_dmamap_sync(esc->sc_dmat, esc->sc_dmamap, 0, esc->sc_dmasize,
368 1.10 wdk datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
369 1.7 wdk
370 1.1 wdk esc->dm_curseg = 0;
371 1.7 wdk esc->dm_mode |= RB_DMA_ENABLE;
372 1.7 wdk if (esc->sc_dmamap->dm_nsegs > 1)
373 1.7 wdk esc->dm_mode |= RB_INT_ENABLE; /* Requires DMA chaining */
374 1.7 wdk
375 1.1 wdk return 0;
376 1.1 wdk }
377 1.1 wdk
378 1.6 matt static void
379 1.6 matt asc_dma_go(struct ncr53c9x_softc *sc)
380 1.1 wdk {
381 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
382 1.1 wdk
383 1.7 wdk /* Start DMA */
384 1.7 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE, esc->dm_mode);
385 1.7 wdk
386 1.1 wdk esc->sc_flags |= DMA_ACTIVE;
387 1.1 wdk }
388 1.1 wdk
389 1.6 matt static int
390 1.6 matt asc_dma_intr(struct ncr53c9x_softc *sc)
391 1.1 wdk {
392 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
393 1.1 wdk
394 1.1 wdk size_t resid, len;
395 1.1 wdk int trans;
396 1.1 wdk u_int32_t status;
397 1.1 wdk u_int tcl, tcm;
398 1.1 wdk
399 1.1 wdk #ifdef DIAGNOSTIC
400 1.1 wdk if (!(esc->sc_flags & DMA_ACTIVE)) {
401 1.1 wdk dma_status(sc);
402 1.1 wdk panic("DMA not active");
403 1.1 wdk }
404 1.1 wdk #endif
405 1.1 wdk
406 1.5 wdk resid = 0;
407 1.5 wdk if (!(esc->sc_flags & DMA_PULLUP) &&
408 1.5 wdk (resid = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
409 1.1 wdk NCR_DMA(("asc_intr: empty FIFO of %d ", resid));
410 1.1 wdk DELAY(10);
411 1.1 wdk }
412 1.4 wdk
413 1.5 wdk resid += (tcl = NCR_READ_REG(sc, NCR_TCL)) +
414 1.1 wdk ((tcm = NCR_READ_REG(sc, NCR_TCM)) << 8);
415 1.5 wdk
416 1.5 wdk if (esc->sc_dmasize == 0) { /* Transfer pad operation */
417 1.5 wdk NCR_DMA(("asc_intr: discard %d bytes\n", resid));
418 1.5 wdk return 0;
419 1.5 wdk }
420 1.5 wdk
421 1.1 wdk trans = esc->sc_dmasize - resid;
422 1.1 wdk if (trans < 0) { /* transferred < 0 ? */
423 1.1 wdk printf("asc_intr: xfer (%d) > req (%d)\n",
424 1.1 wdk trans, esc->sc_dmasize);
425 1.1 wdk trans = esc->sc_dmasize;
426 1.1 wdk }
427 1.1 wdk
428 1.1 wdk NCR_DMA(("asc_intr: tcl=%d, tcm=%d; trans=%d, resid=%d\n",
429 1.1 wdk tcl, tcm, trans, resid));
430 1.1 wdk
431 1.1 wdk status = bus_space_read_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE);
432 1.1 wdk
433 1.1 wdk if (!(status & RB_FIFO_EMPTY)) { /* Data left in RAMBO FIFO */
434 1.1 wdk if (esc->sc_flags & DMA_PULLUP) { /* SCSI Read */
435 1.1 wdk paddr_t ptr;
436 1.1 wdk u_int16_t *p;
437 1.1 wdk
438 1.4 wdk resid = status & 0x1f;
439 1.4 wdk
440 1.1 wdk /* take the address of block to fixed up */
441 1.1 wdk ptr = bus_space_read_4(esc->sc_bst, esc->dm_bsh,
442 1.1 wdk RAMBO_CADDR);
443 1.1 wdk /* find the starting address of fractional data */
444 1.4 wdk p = (u_int16_t *)MIPS_PHYS_TO_KSEG0(ptr+(resid<<1));
445 1.1 wdk
446 1.5 wdk /* duplicate trailing data to FIFO for force flush */
447 1.1 wdk len = RB_BLK_CNT - resid;
448 1.5 wdk bus_space_write_multi_2(esc->sc_bst, esc->dm_bsh,
449 1.5 wdk RAMBO_FIFO, p, len);
450 1.4 wdk check_fifo(esc);
451 1.1 wdk } else { /* SCSI Write */
452 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh,
453 1.4 wdk RAMBO_MODE, 0);
454 1.4 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh,
455 1.1 wdk RAMBO_MODE, RB_CLRFIFO);
456 1.1 wdk }
457 1.1 wdk }
458 1.1 wdk
459 1.4 wdk bus_space_write_2(esc->sc_bst, esc->dm_bsh, RAMBO_BLKCNT, 0);
460 1.4 wdk
461 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE, 0);
462 1.1 wdk
463 1.1 wdk bus_dmamap_sync(esc->sc_dmat, esc->sc_dmamap,
464 1.1 wdk 0, esc->sc_dmasize,
465 1.1 wdk (esc->sc_flags & DMA_PULLUP)
466 1.1 wdk ? BUS_DMASYNC_POSTREAD
467 1.1 wdk : BUS_DMASYNC_POSTWRITE);
468 1.1 wdk bus_dmamap_unload(esc->sc_dmat, esc->sc_dmamap);
469 1.4 wdk
470 1.1 wdk *esc->sc_dmaaddr += trans;
471 1.1 wdk *esc->sc_dmalen -= trans;
472 1.1 wdk
473 1.1 wdk esc->sc_flags = DMA_IDLE;
474 1.1 wdk
475 1.1 wdk return 0;
476 1.1 wdk }
477 1.1 wdk
478 1.1 wdk
479 1.6 matt static void
480 1.6 matt asc_dma_stop(struct ncr53c9x_softc *sc)
481 1.1 wdk {
482 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
483 1.1 wdk
484 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE, 0);
485 1.1 wdk if (esc->sc_flags & DMA_MAPLOADED)
486 1.1 wdk bus_dmamap_unload(esc->sc_dmat, esc->sc_dmamap);
487 1.1 wdk esc->sc_flags = DMA_IDLE;
488 1.1 wdk }
489 1.1 wdk
490 1.6 matt static int
491 1.6 matt asc_dma_isactive(struct ncr53c9x_softc *sc)
492 1.1 wdk {
493 1.1 wdk struct asc_softc *esc = (struct asc_softc *)sc;
494 1.1 wdk return (esc->sc_flags & DMA_ACTIVE)? 1 : 0;
495 1.1 wdk }
496 1.1 wdk
497 1.6 matt static void
498 1.6 matt rambo_dma_chain(struct asc_softc *esc)
499 1.1 wdk {
500 1.1 wdk int seg;
501 1.1 wdk size_t count, blocks;
502 1.1 wdk paddr_t paddr;
503 1.1 wdk
504 1.1 wdk seg = ++esc->dm_curseg;
505 1.1 wdk
506 1.1 wdk #ifdef DIAGNOSTIC
507 1.1 wdk if (!(esc->sc_flags & DMA_ACTIVE) || seg > esc->sc_dmamap->dm_nsegs)
508 1.1 wdk panic("Unexpected DMA chaining intr");
509 1.4 wdk
510 1.4 wdk /* Interrupt can only occur at terminal count, but double check */
511 1.4 wdk if (bus_space_read_2(esc->sc_bst, esc->dm_bsh, RAMBO_BLKCNT)) {
512 1.4 wdk dma_status((void *)esc);
513 1.4 wdk panic("rambo blkcnt != 0");
514 1.4 wdk }
515 1.1 wdk #endif
516 1.1 wdk
517 1.1 wdk paddr = esc->sc_dmamap->dm_segs[seg].ds_addr;
518 1.1 wdk count = esc->sc_dmamap->dm_segs[seg].ds_len;
519 1.1 wdk blocks = (count + 63) >> 6;
520 1.1 wdk
521 1.1 wdk /* Disable DMA interrupt if last segment */
522 1.1 wdk if (seg+1 > esc->sc_dmamap->dm_nsegs) {
523 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh,
524 1.1 wdk RAMBO_MODE, esc->dm_mode & ~RB_INT_ENABLE);
525 1.1 wdk }
526 1.1 wdk
527 1.1 wdk /* Load transfer address for next DMA chain */
528 1.1 wdk bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_LADDR, paddr);
529 1.1 wdk
530 1.1 wdk /* DMA restarts when we enter a new block count */
531 1.1 wdk bus_space_write_2(esc->sc_bst, esc->dm_bsh, RAMBO_BLKCNT, blocks);
532 1.1 wdk }
533 1.1 wdk
534 1.6 matt static int
535 1.6 matt asc_intr(void *arg)
536 1.1 wdk {
537 1.3 wdk register u_int32_t dma_stat;
538 1.3 wdk struct asc_softc *esc = arg;
539 1.3 wdk struct ncr53c9x_softc *sc = arg;
540 1.3 wdk
541 1.3 wdk esc->sc_intrcnt.ev_count++;
542 1.3 wdk
543 1.3 wdk /* Check for RAMBO DMA Interrupt */
544 1.3 wdk dma_stat = bus_space_read_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE);
545 1.3 wdk if (dma_stat & RB_INTR_PEND) {
546 1.3 wdk rambo_dma_chain(esc);
547 1.4 wdk }
548 1.4 wdk /* Check for NCR 53c94 interrupt */
549 1.4 wdk if (NCR_READ_REG(sc, NCR_STAT) & NCRSTAT_INT) {
550 1.4 wdk ncr53c9x_intr(sc);
551 1.3 wdk }
552 1.3 wdk return 0;
553 1.1 wdk }
554