Home | History | Annotate | Line # | Download | only in obio
asc.c revision 1.7.2.1
      1  1.7.2.1  nathanw /*	$NetBSD: asc.c,v 1.7.2.1 2001/04/09 01:54:06 nathanw Exp $	*/
      2      1.1      wdk /*-
      3      1.1      wdk  * Copyright (c) 2000 The NetBSD Foundation, Inc.
      4      1.1      wdk  * All rights reserved.
      5      1.1      wdk  *
      6      1.1      wdk  * This code is derived from software contributed to The NetBSD Foundation
      7      1.1      wdk  * by Wayne Knowles
      8      1.1      wdk  *
      9      1.1      wdk  * Redistribution and use in source and binary forms, with or without
     10      1.1      wdk  * modification, are permitted provided that the following conditions
     11      1.1      wdk  * are met:
     12      1.1      wdk  * 1. Redistributions of source code must retain the above copyright
     13      1.1      wdk  *    notice, this list of conditions and the following disclaimer.
     14      1.1      wdk  * 2. Redistributions in binary form must reproduce the above copyright
     15      1.1      wdk  *    notice, this list of conditions and the following disclaimer in the
     16      1.1      wdk  *    documentation and/or other materials provided with the distribution.
     17      1.1      wdk  * 3. All advertising materials mentioning features or use of this software
     18      1.1      wdk  *    must display the following acknowledgement:
     19      1.1      wdk  *        This product includes software developed by the NetBSD
     20      1.1      wdk  *        Foundation, Inc. and its contributors.
     21      1.1      wdk  * 4. Neither the name of The NetBSD Foundation nor the names of its
     22      1.1      wdk  *    contributors may be used to endorse or promote products derived
     23      1.1      wdk  *    from this software without specific prior written permission.
     24      1.1      wdk  *
     25      1.1      wdk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     26      1.1      wdk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27      1.1      wdk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28      1.1      wdk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     29      1.1      wdk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30      1.1      wdk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31      1.1      wdk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32      1.1      wdk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33      1.1      wdk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34      1.1      wdk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35      1.1      wdk  * POSSIBILITY OF SUCH DAMAGE.
     36      1.1      wdk  */
     37      1.1      wdk 
     38      1.1      wdk #include <sys/types.h>
     39      1.1      wdk #include <sys/param.h>
     40      1.1      wdk #include <sys/systm.h>
     41      1.1      wdk #include <sys/kernel.h>
     42      1.1      wdk #include <sys/errno.h>
     43      1.1      wdk #include <sys/device.h>
     44      1.1      wdk #include <sys/buf.h>
     45      1.1      wdk #include <sys/malloc.h>
     46      1.1      wdk 
     47      1.1      wdk #include <dev/scsipi/scsi_all.h>
     48      1.1      wdk #include <dev/scsipi/scsipi_all.h>
     49      1.1      wdk #include <dev/scsipi/scsiconf.h>
     50      1.1      wdk #include <dev/scsipi/scsi_message.h>
     51      1.1      wdk 
     52      1.1      wdk #include <machine/cpu.h>
     53      1.1      wdk #include <machine/autoconf.h>
     54      1.1      wdk #include <machine/mainboard.h>
     55      1.1      wdk #include <machine/bus.h>
     56      1.1      wdk 
     57      1.1      wdk #include <mipsco/obio/rambo.h>
     58      1.1      wdk 
     59      1.1      wdk #include <dev/ic/ncr53c9xreg.h>
     60      1.1      wdk #include <dev/ic/ncr53c9xvar.h>
     61      1.1      wdk 
     62      1.1      wdk struct asc_softc {
     63      1.1      wdk 	struct ncr53c9x_softc	sc_ncr53c9x;	/* glue to MI code */
     64      1.1      wdk         struct evcnt		sc_intrcnt; 	/* Interrupt counter */
     65      1.1      wdk 	bus_space_tag_t		sc_bst;
     66      1.1      wdk 	bus_space_handle_t	sc_bsh;		/* NCR 53c94 registers */
     67      1.1      wdk 	bus_space_handle_t	dm_bsh;		/* RAMBO registers */
     68      1.1      wdk 	bus_dma_tag_t		sc_dmat;
     69      1.1      wdk         bus_dmamap_t		sc_dmamap;
     70      1.1      wdk         caddr_t			*sc_dmaaddr;
     71      1.1      wdk 	size_t			*sc_dmalen;
     72      1.1      wdk 	size_t			sc_dmasize;
     73      1.1      wdk 	int			sc_flags;
     74      1.1      wdk #define DMA_IDLE	0x0
     75      1.1      wdk #define	DMA_PULLUP	0x1
     76      1.1      wdk #define	DMA_ACTIVE	0x2
     77      1.1      wdk #define	DMA_MAPLOADED	0x4
     78      1.1      wdk         u_int32_t		dm_mode;
     79      1.1      wdk         int			dm_curseg;
     80      1.1      wdk };
     81      1.1      wdk 
     82      1.6     matt static int	ascmatch  (struct device *, struct cfdata *, void *);
     83      1.6     matt static void	ascattach (struct device *, struct device *, void *);
     84      1.1      wdk 
     85      1.1      wdk struct cfattach asc_ca = {
     86      1.1      wdk 	sizeof(struct asc_softc), ascmatch, ascattach
     87      1.1      wdk };
     88      1.1      wdk 
     89      1.1      wdk /*
     90      1.1      wdk  * Functions and the switch for the MI code.
     91      1.1      wdk  */
     92      1.6     matt static u_char	asc_read_reg (struct ncr53c9x_softc *, int);
     93      1.6     matt static void	asc_write_reg (struct ncr53c9x_softc *, int, u_char);
     94      1.6     matt static int	asc_dma_isintr (struct ncr53c9x_softc *);
     95      1.6     matt static void	asc_dma_reset (struct ncr53c9x_softc *);
     96      1.6     matt static int	asc_dma_intr (struct ncr53c9x_softc *);
     97      1.6     matt static int	asc_dma_setup (struct ncr53c9x_softc *, caddr_t *,
     98      1.6     matt 				    size_t *, int, size_t *);
     99      1.6     matt static void	asc_dma_go (struct ncr53c9x_softc *);
    100      1.6     matt static void	asc_dma_stop (struct ncr53c9x_softc *);
    101      1.6     matt static int	asc_dma_isactive (struct ncr53c9x_softc *);
    102      1.1      wdk 
    103      1.1      wdk static struct ncr53c9x_glue asc_glue = {
    104      1.1      wdk 	asc_read_reg,
    105      1.1      wdk 	asc_write_reg,
    106      1.1      wdk 	asc_dma_isintr,
    107      1.1      wdk 	asc_dma_reset,
    108      1.1      wdk 	asc_dma_intr,
    109      1.1      wdk 	asc_dma_setup,
    110      1.1      wdk 	asc_dma_go,
    111      1.1      wdk 	asc_dma_stop,
    112      1.1      wdk 	asc_dma_isactive,
    113      1.1      wdk 	NULL,			/* gl_clear_latched_intr */
    114      1.1      wdk };
    115      1.1      wdk 
    116      1.6     matt static int	asc_intr (void *);
    117      1.3      wdk 
    118      1.1      wdk #define MAX_SCSI_XFER   (64*1024)
    119      1.1      wdk #define	MAX_DMA_SZ	MAX_SCSI_XFER
    120      1.1      wdk #define	DMA_SEGS	(MAX_DMA_SZ/NBPG)
    121      1.1      wdk 
    122      1.1      wdk static int
    123      1.6     matt ascmatch(struct device *parent, struct cfdata *cf, void *aux)
    124      1.1      wdk {
    125      1.1      wdk 	return 1;
    126      1.1      wdk }
    127      1.1      wdk 
    128      1.1      wdk static void
    129      1.6     matt ascattach(struct device *parent, struct device *self, void *aux)
    130      1.1      wdk {
    131      1.1      wdk 	struct confargs *ca = aux;
    132      1.1      wdk 	struct asc_softc *esc = (void *)self;
    133      1.1      wdk 	struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
    134      1.1      wdk 
    135      1.1      wdk 	/*
    136      1.1      wdk 	 * Set up glue for MI code early; we use some of it here.
    137      1.1      wdk 	 */
    138      1.1      wdk 	sc->sc_glue = &asc_glue;
    139      1.1      wdk 
    140      1.1      wdk 	esc->sc_bst = ca->ca_bustag;
    141      1.1      wdk 	esc->sc_dmat = ca->ca_dmatag;
    142      1.1      wdk 
    143      1.1      wdk 	if (bus_space_map(ca->ca_bustag, ca->ca_addr,
    144      1.1      wdk 			  16*4,	/* sizeof (ncr53c9xreg) */
    145      1.1      wdk 			  BUS_SPACE_MAP_LINEAR,
    146      1.1      wdk 			  &esc->sc_bsh) != 0) {
    147      1.1      wdk 		printf(": cannot map registers\n");
    148      1.1      wdk 		return;
    149      1.1      wdk 	}
    150      1.1      wdk 
    151      1.1      wdk 	if (bus_space_map(ca->ca_bustag, RAMBO_BASE, sizeof(struct rambo_ch),
    152      1.1      wdk 			  BUS_SPACE_MAP_LINEAR,
    153      1.1      wdk 			  &esc->dm_bsh) != 0) {
    154      1.1      wdk 		printf(": cannot map dma registers\n");
    155      1.1      wdk 		return;
    156      1.1      wdk 	}
    157      1.1      wdk 
    158      1.1      wdk         if (bus_dmamap_create(esc->sc_dmat, MAX_DMA_SZ,
    159      1.1      wdk 			      DMA_SEGS, MAX_DMA_SZ, RB_BOUNDRY,
    160      1.1      wdk 			      BUS_DMA_WAITOK,
    161      1.1      wdk 			      &esc->sc_dmamap) != 0) {
    162      1.1      wdk 		printf(": failed to create dmamap\n");
    163      1.1      wdk 		return;
    164      1.1      wdk         }
    165      1.1      wdk 
    166      1.1      wdk 	evcnt_attach_dynamic(&esc->sc_intrcnt, EVCNT_TYPE_INTR, NULL,
    167      1.1      wdk 			     self->dv_xname, "intr");
    168      1.1      wdk 
    169      1.1      wdk 	esc->sc_flags = DMA_IDLE;
    170      1.1      wdk 	asc_dma_reset(sc);
    171      1.1      wdk 
    172      1.1      wdk 	/* Other settings */
    173      1.1      wdk 	sc->sc_id = 7;
    174      1.1      wdk 	sc->sc_freq = 24;	/* 24 MHz clock */
    175      1.1      wdk 
    176      1.1      wdk 	/*
    177      1.1      wdk 	 * Setup for genuine NCR 53C94 SCSI Controller
    178      1.1      wdk 	 */
    179      1.1      wdk 
    180      1.1      wdk 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    181      1.7      wdk 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
    182      1.7      wdk 	sc->sc_cfg3 = NCRCFG3_CDB | NCRCFG3_QTE | NCRCFG3_FSCSI;
    183      1.1      wdk 	sc->sc_rev = NCR_VARIANT_NCR53C94;
    184      1.1      wdk 
    185      1.1      wdk 	sc->sc_minsync = (1000 / sc->sc_freq) * 5 / 4;
    186      1.1      wdk 	sc->sc_maxxfer = MAX_SCSI_XFER;
    187      1.1      wdk 
    188      1.1      wdk #ifdef OLDNCR
    189      1.1      wdk 	if (!NCR_READ_REG(sc, NCR_CFG3)) {
    190      1.1      wdk 		printf(" [old revision]");
    191      1.1      wdk 		sc->sc_cfg2 = 0;
    192      1.1      wdk 		sc->sc_cfg3 = 0;
    193      1.1      wdk 		sc->sc_minsync = 0;
    194      1.1      wdk 	}
    195      1.1      wdk #endif
    196      1.1      wdk 
    197      1.1      wdk 	ncr53c9x_attach(sc, NULL, NULL);
    198      1.1      wdk 
    199      1.3      wdk 	bus_intr_establish(esc->sc_bst, SYS_INTR_SCSI, 0, 0, asc_intr, esc);
    200      1.1      wdk }
    201      1.1      wdk 
    202      1.1      wdk /*
    203      1.1      wdk  * Glue functions.
    204      1.1      wdk  */
    205      1.1      wdk 
    206      1.6     matt static u_char
    207      1.6     matt asc_read_reg(struct ncr53c9x_softc *sc, int reg)
    208      1.1      wdk {
    209      1.1      wdk 	struct asc_softc *esc = (struct asc_softc *)sc;
    210      1.1      wdk 
    211      1.1      wdk 	return bus_space_read_1(esc->sc_bst, esc->sc_bsh, reg * 4 + 3);
    212      1.1      wdk }
    213      1.1      wdk 
    214      1.6     matt static void
    215      1.6     matt asc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val)
    216      1.1      wdk {
    217      1.1      wdk 	struct asc_softc *esc = (struct asc_softc *)sc;
    218      1.1      wdk 
    219      1.1      wdk 	bus_space_write_1(esc->sc_bst, esc->sc_bsh, reg * 4 + 3, val);
    220      1.1      wdk }
    221      1.1      wdk 
    222      1.6     matt static void
    223      1.6     matt dma_status(struct ncr53c9x_softc *sc)
    224      1.1      wdk {
    225      1.1      wdk 	struct asc_softc *esc = (struct asc_softc *)sc;
    226      1.1      wdk 	int    count;
    227      1.1      wdk 	int    stat;
    228      1.1      wdk 	void   *addr;
    229      1.1      wdk 	u_int32_t  tc;
    230      1.1      wdk 
    231      1.1      wdk 	tc = (asc_read_reg(sc, NCR_TCM)<<8) + asc_read_reg(sc, NCR_TCL);
    232      1.1      wdk 	count = bus_space_read_2(esc->sc_bst, esc->dm_bsh, RAMBO_BLKCNT);
    233      1.1      wdk 	stat  = bus_space_read_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE);
    234      1.1      wdk 	addr  = (void *)
    235      1.1      wdk 	        bus_space_read_4(esc->sc_bst, esc->dm_bsh, RAMBO_CADDR);
    236      1.1      wdk 
    237      1.4      wdk 	printf("rambo status: cnt=%x addr=%p stat=%08x tc=%04x "
    238      1.1      wdk 		 "ncr_stat=0x%02x ncr_fifo=0x%02x\n",
    239      1.1      wdk 		 count, addr, stat, tc,
    240      1.1      wdk 		 asc_read_reg(sc, NCR_STAT),
    241      1.4      wdk 		 asc_read_reg(sc, NCR_FFLAG));
    242      1.4      wdk }
    243      1.4      wdk 
    244      1.4      wdk static __inline void
    245      1.6     matt check_fifo(struct asc_softc *esc)
    246      1.4      wdk {
    247      1.5      wdk 	register int i=100;
    248      1.4      wdk 
    249      1.4      wdk 	while (i && !(bus_space_read_4(esc->sc_bst, esc->dm_bsh,
    250      1.4      wdk 				       RAMBO_MODE) & RB_FIFO_EMPTY)) {
    251      1.4      wdk 		 DELAY(1); i--;
    252      1.4      wdk 	}
    253      1.4      wdk 
    254      1.4      wdk 	if (!i) {
    255      1.4      wdk 		dma_status((void *)esc);
    256      1.4      wdk 		panic("fifo didn't flush");
    257      1.4      wdk 	}
    258      1.1      wdk }
    259      1.1      wdk 
    260      1.6     matt static int
    261      1.6     matt asc_dma_isintr(struct ncr53c9x_softc *sc)
    262      1.1      wdk {
    263      1.1      wdk 	return NCR_READ_REG(sc, NCR_STAT) & NCRSTAT_INT;
    264      1.1      wdk }
    265      1.1      wdk 
    266      1.6     matt static void
    267      1.6     matt asc_dma_reset(struct ncr53c9x_softc *sc)
    268      1.1      wdk {
    269      1.1      wdk 	struct asc_softc *esc = (struct asc_softc *)sc;
    270      1.1      wdk 
    271      1.1      wdk  	bus_space_write_2(esc->sc_bst, esc->dm_bsh, RAMBO_BLKCNT, 0);
    272      1.1      wdk 	bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE,
    273      1.1      wdk 			  RB_CLRFIFO|RB_CLRERROR);
    274      1.1      wdk 	DELAY(10);
    275      1.1      wdk  	bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE, 0);
    276      1.1      wdk 
    277      1.1      wdk 	if (esc->sc_flags & DMA_MAPLOADED)
    278      1.1      wdk 		bus_dmamap_unload(esc->sc_dmat, esc->sc_dmamap);
    279      1.1      wdk 
    280      1.1      wdk 	esc->sc_flags = DMA_IDLE;
    281      1.1      wdk }
    282      1.1      wdk 
    283      1.1      wdk /*
    284      1.1      wdk  * Setup a DMA transfer
    285      1.1      wdk  */
    286      1.1      wdk 
    287      1.1      wdk static int
    288      1.6     matt asc_dma_setup(struct ncr53c9x_softc *sc, caddr_t *addr, size_t *len,
    289      1.6     matt 	      int datain, size_t *dmasize)
    290      1.1      wdk {
    291      1.1      wdk 	struct asc_softc *esc = (struct asc_softc *)sc;
    292      1.1      wdk 	paddr_t paddr;
    293      1.1      wdk         size_t count, blocks;
    294      1.1      wdk 	int prime, err;
    295      1.1      wdk 
    296      1.1      wdk #ifdef DIAGNOSTIC
    297      1.1      wdk 	if (esc->sc_flags & DMA_ACTIVE) {
    298      1.1      wdk 		dma_status(sc);
    299      1.1      wdk 		panic("DMA active");
    300      1.1      wdk 	}
    301      1.1      wdk #endif
    302      1.1      wdk 
    303      1.1      wdk 	esc->sc_dmaaddr = addr;
    304      1.1      wdk 	esc->sc_dmalen  = len;
    305      1.1      wdk 	esc->sc_dmasize = *dmasize;
    306      1.1      wdk 	esc->sc_flags   = datain ? DMA_PULLUP : 0;
    307      1.1      wdk 
    308      1.1      wdk 	NCR_DMA(("asc_dma_setup va=%p len=%d datain=%d count=%d\n",
    309      1.1      wdk 		 *addr, *len, datain, esc->sc_dmasize));
    310      1.1      wdk 
    311      1.5      wdk 	if (esc->sc_dmasize == 0)
    312      1.5      wdk 		return 0;
    313      1.5      wdk 
    314      1.1      wdk 	/* have dmamap for the transfering addresses */
    315      1.6     matt 	if ((err=bus_dmamap_load(esc->sc_dmat, esc->sc_dmamap,
    316      1.1      wdk 				*esc->sc_dmaaddr, esc->sc_dmasize,
    317      1.1      wdk 				NULL /* kernel address */,
    318      1.6     matt 				BUS_DMA_NOWAIT)) != 0)
    319      1.1      wdk 		panic("%s: bus_dmamap_load err=%d", sc->sc_dev.dv_xname, err);
    320      1.1      wdk 
    321      1.1      wdk 	esc->sc_flags |= DMA_MAPLOADED;
    322      1.1      wdk 
    323      1.1      wdk 	/* No cache flush required for R3000 processors */
    324      1.1      wdk 
    325      1.1      wdk 	paddr  = esc->sc_dmamap->dm_segs[0].ds_addr;
    326      1.1      wdk 	count  = esc->sc_dmamap->dm_segs[0].ds_len;
    327      1.7      wdk 	prime  = (u_int32_t)paddr & 0x3f;
    328      1.7      wdk 	blocks = (prime + count + 63) >> 6;
    329      1.1      wdk 
    330      1.7      wdk 	esc->dm_mode = (datain ? RB_DMA_WR : RB_DMA_RD);
    331      1.7      wdk 
    332      1.7      wdk 	/* Set transfer direction and disable DMA */
    333      1.7      wdk  	bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE, esc->dm_mode);
    334      1.1      wdk 
    335      1.1      wdk 	/* Load DMA transfer address */
    336      1.1      wdk  	bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_LADDR,
    337      1.1      wdk 			  paddr & ~0x3f);
    338      1.1      wdk 
    339      1.7      wdk 	/* Load number of blocks to DMA (1 block = 64 bytes) */
    340      1.7      wdk  	bus_space_write_2(esc->sc_bst, esc->dm_bsh, RAMBO_BLKCNT, blocks);
    341      1.1      wdk 
    342      1.1      wdk 	/* If non block-aligned transfer prime FIFO manually */
    343      1.1      wdk 	if (prime) {
    344      1.7      wdk 		/* Enable DMA to prime the FIFO buffer */
    345      1.7      wdk 		bus_space_write_4(esc->sc_bst, esc->dm_bsh,
    346      1.7      wdk 				  RAMBO_MODE, esc->dm_mode | RB_DMA_ENABLE);
    347      1.7      wdk 
    348      1.1      wdk 		if (esc->sc_flags & DMA_PULLUP) {
    349      1.5      wdk 			/* Read from NCR 53c94 controller*/
    350      1.1      wdk 			u_int16_t *p;
    351      1.4      wdk 
    352      1.1      wdk 			p = (u_int16_t *)((u_int32_t)*esc->sc_dmaaddr & ~0x3f);
    353      1.5      wdk 			bus_space_write_multi_2(esc->sc_bst, esc->dm_bsh,
    354      1.5      wdk 						RAMBO_FIFO, p, prime>>1);
    355      1.7      wdk 		} else
    356      1.7      wdk 			/* Write to NCR 53C94 controller */
    357      1.1      wdk 			while (prime > 0) {
    358      1.1      wdk 				(void)bus_space_read_2(esc->sc_bst,
    359      1.1      wdk 						       esc->dm_bsh,
    360      1.1      wdk 						       RAMBO_FIFO);
    361      1.1      wdk 				prime -= 2;
    362      1.1      wdk 			}
    363      1.7      wdk 		/* Leave DMA disabled while we setup NCR controller */
    364      1.7      wdk 		bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE,
    365      1.7      wdk 				  esc->dm_mode);
    366      1.1      wdk 	}
    367      1.7      wdk 
    368      1.1      wdk 	esc->dm_curseg = 0;
    369      1.7      wdk 	esc->dm_mode |= RB_DMA_ENABLE;
    370      1.7      wdk 	if (esc->sc_dmamap->dm_nsegs > 1)
    371      1.7      wdk 		esc->dm_mode |= RB_INT_ENABLE;	/* Requires DMA chaining */
    372      1.7      wdk 
    373      1.1      wdk 	return 0;
    374      1.1      wdk }
    375      1.1      wdk 
    376      1.6     matt static void
    377      1.6     matt asc_dma_go(struct ncr53c9x_softc *sc)
    378      1.1      wdk {
    379      1.1      wdk 	struct asc_softc *esc = (struct asc_softc *)sc;
    380      1.1      wdk 
    381      1.7      wdk 	/* Start DMA */
    382      1.7      wdk 	bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE, esc->dm_mode);
    383      1.7      wdk 
    384      1.1      wdk 	esc->sc_flags |= DMA_ACTIVE;
    385      1.1      wdk }
    386      1.1      wdk 
    387      1.6     matt static int
    388      1.6     matt asc_dma_intr(struct ncr53c9x_softc *sc)
    389      1.1      wdk {
    390      1.1      wdk 	struct asc_softc *esc = (struct asc_softc *)sc;
    391      1.1      wdk 
    392      1.1      wdk 	size_t      resid, len;
    393      1.1      wdk 	int         trans;
    394      1.1      wdk 	u_int32_t   status;
    395      1.1      wdk 	u_int tcl, tcm;
    396      1.1      wdk 
    397      1.1      wdk #ifdef DIAGNOSTIC
    398      1.1      wdk 	if (!(esc->sc_flags & DMA_ACTIVE)) {
    399      1.1      wdk 		dma_status(sc);
    400      1.1      wdk 		panic("DMA not active");
    401      1.1      wdk 	}
    402      1.1      wdk #endif
    403      1.1      wdk 
    404      1.5      wdk 	resid = 0;
    405      1.5      wdk 	if (!(esc->sc_flags & DMA_PULLUP) &&
    406      1.5      wdk 	    (resid = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
    407      1.1      wdk 		NCR_DMA(("asc_intr: empty FIFO of %d ", resid));
    408      1.1      wdk 		DELAY(10);
    409      1.1      wdk 	}
    410      1.4      wdk 
    411      1.5      wdk 	resid += (tcl = NCR_READ_REG(sc, NCR_TCL)) +
    412      1.1      wdk 		((tcm = NCR_READ_REG(sc, NCR_TCM)) << 8);
    413      1.5      wdk 
    414      1.5      wdk 	if (esc->sc_dmasize == 0) { /* Transfer pad operation */
    415      1.5      wdk 		NCR_DMA(("asc_intr: discard %d bytes\n", resid));
    416      1.5      wdk 		return 0;
    417      1.5      wdk 	}
    418      1.5      wdk 
    419      1.1      wdk 	trans = esc->sc_dmasize - resid;
    420      1.1      wdk 	if (trans < 0) {			/* transferred < 0 ? */
    421      1.1      wdk 		printf("asc_intr: xfer (%d) > req (%d)\n",
    422      1.1      wdk 		       trans, esc->sc_dmasize);
    423      1.1      wdk 		trans = esc->sc_dmasize;
    424      1.1      wdk 	}
    425      1.1      wdk 
    426      1.1      wdk 	NCR_DMA(("asc_intr: tcl=%d, tcm=%d; trans=%d, resid=%d\n",
    427      1.1      wdk 		 tcl, tcm, trans, resid));
    428      1.1      wdk 
    429      1.1      wdk 	status = bus_space_read_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE);
    430      1.1      wdk 
    431      1.1      wdk 	if (!(status & RB_FIFO_EMPTY)) { /* Data left in RAMBO FIFO */
    432      1.1      wdk 		if (esc->sc_flags & DMA_PULLUP) { /* SCSI Read */
    433      1.1      wdk 			paddr_t ptr;
    434      1.1      wdk 			u_int16_t *p;
    435      1.1      wdk 
    436      1.4      wdk 			resid  = status & 0x1f;
    437      1.4      wdk 
    438      1.1      wdk 			/* take the address of block to fixed up */
    439      1.1      wdk 			ptr = bus_space_read_4(esc->sc_bst, esc->dm_bsh,
    440      1.1      wdk 					       RAMBO_CADDR);
    441      1.1      wdk 			/* find the starting address of fractional data */
    442      1.4      wdk 			p = (u_int16_t *)MIPS_PHYS_TO_KSEG0(ptr+(resid<<1));
    443      1.1      wdk 
    444      1.5      wdk 			/* duplicate trailing data to FIFO for force flush */
    445      1.1      wdk 			len = RB_BLK_CNT - resid;
    446      1.5      wdk 			bus_space_write_multi_2(esc->sc_bst, esc->dm_bsh,
    447      1.5      wdk 						RAMBO_FIFO, p, len);
    448      1.4      wdk 			check_fifo(esc);
    449      1.1      wdk 		} else {		/* SCSI Write */
    450      1.1      wdk 			bus_space_write_4(esc->sc_bst, esc->dm_bsh,
    451      1.4      wdk 					  RAMBO_MODE, 0);
    452      1.4      wdk 			bus_space_write_4(esc->sc_bst, esc->dm_bsh,
    453      1.1      wdk 					  RAMBO_MODE, RB_CLRFIFO);
    454      1.1      wdk 		}
    455      1.1      wdk 	}
    456      1.1      wdk 
    457      1.4      wdk  	bus_space_write_2(esc->sc_bst, esc->dm_bsh, RAMBO_BLKCNT, 0);
    458      1.4      wdk 
    459      1.1      wdk 	bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE, 0);
    460      1.1      wdk 
    461      1.1      wdk 	bus_dmamap_sync(esc->sc_dmat, esc->sc_dmamap,
    462      1.1      wdk 			0, esc->sc_dmasize,
    463      1.1      wdk 			(esc->sc_flags & DMA_PULLUP)
    464      1.1      wdk 			  ? BUS_DMASYNC_POSTREAD
    465      1.1      wdk 			  : BUS_DMASYNC_POSTWRITE);
    466      1.1      wdk 	bus_dmamap_unload(esc->sc_dmat, esc->sc_dmamap);
    467      1.4      wdk 
    468      1.1      wdk 	*esc->sc_dmaaddr += trans;
    469      1.1      wdk 	*esc->sc_dmalen  -= trans;
    470      1.1      wdk 
    471      1.1      wdk 	esc->sc_flags = DMA_IDLE;
    472      1.1      wdk 
    473      1.1      wdk 	return 0;
    474      1.1      wdk }
    475      1.1      wdk 
    476      1.1      wdk 
    477      1.6     matt static void
    478      1.6     matt asc_dma_stop(struct ncr53c9x_softc *sc)
    479      1.1      wdk {
    480      1.1      wdk 	struct asc_softc *esc = (struct asc_softc *)sc;
    481      1.1      wdk 
    482      1.1      wdk 	bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE, 0);
    483      1.1      wdk 	if (esc->sc_flags & DMA_MAPLOADED)
    484      1.1      wdk 		bus_dmamap_unload(esc->sc_dmat, esc->sc_dmamap);
    485      1.1      wdk 	esc->sc_flags = DMA_IDLE;
    486      1.1      wdk }
    487      1.1      wdk 
    488      1.6     matt static int
    489      1.6     matt asc_dma_isactive(struct ncr53c9x_softc *sc)
    490      1.1      wdk {
    491      1.1      wdk 	struct asc_softc *esc = (struct asc_softc *)sc;
    492      1.1      wdk 	return (esc->sc_flags & DMA_ACTIVE)? 1 : 0;
    493      1.1      wdk }
    494      1.1      wdk 
    495      1.6     matt static void
    496      1.6     matt rambo_dma_chain(struct asc_softc *esc)
    497      1.1      wdk {
    498      1.1      wdk 	int seg;
    499      1.1      wdk 	size_t	count, blocks;
    500      1.1      wdk 	paddr_t paddr;
    501      1.1      wdk 
    502      1.1      wdk 	seg = ++esc->dm_curseg;
    503      1.1      wdk 
    504      1.1      wdk #ifdef DIAGNOSTIC
    505      1.1      wdk 	if (!(esc->sc_flags & DMA_ACTIVE) || seg > esc->sc_dmamap->dm_nsegs)
    506      1.1      wdk 		panic("Unexpected DMA chaining intr");
    507      1.4      wdk 
    508      1.4      wdk 	/* Interrupt can only occur at terminal count, but double check */
    509      1.4      wdk 	if (bus_space_read_2(esc->sc_bst, esc->dm_bsh, RAMBO_BLKCNT)) {
    510      1.4      wdk 		dma_status((void *)esc);
    511      1.4      wdk 		panic("rambo blkcnt != 0");
    512      1.4      wdk 	}
    513      1.1      wdk #endif
    514      1.1      wdk 
    515      1.1      wdk 	paddr  = esc->sc_dmamap->dm_segs[seg].ds_addr;
    516      1.1      wdk 	count  = esc->sc_dmamap->dm_segs[seg].ds_len;
    517      1.1      wdk 	blocks = (count + 63) >> 6;
    518      1.1      wdk 
    519      1.1      wdk 	/* Disable DMA interrupt if last segment */
    520      1.1      wdk 	if (seg+1 > esc->sc_dmamap->dm_nsegs) {
    521      1.1      wdk 		bus_space_write_4(esc->sc_bst, esc->dm_bsh,
    522      1.1      wdk 				  RAMBO_MODE, esc->dm_mode & ~RB_INT_ENABLE);
    523      1.1      wdk 	}
    524      1.1      wdk 
    525      1.1      wdk 	/* Load transfer address for next DMA chain */
    526      1.1      wdk  	bus_space_write_4(esc->sc_bst, esc->dm_bsh, RAMBO_LADDR, paddr);
    527      1.1      wdk 
    528      1.1      wdk 	/* DMA restarts when we enter a new block count */
    529      1.1      wdk  	bus_space_write_2(esc->sc_bst, esc->dm_bsh, RAMBO_BLKCNT, blocks);
    530      1.1      wdk }
    531      1.1      wdk 
    532      1.6     matt static int
    533      1.6     matt asc_intr(void *arg)
    534      1.1      wdk {
    535      1.3      wdk 	register u_int32_t dma_stat;
    536      1.3      wdk 	struct asc_softc *esc = arg;
    537      1.3      wdk 	struct ncr53c9x_softc *sc = arg;
    538      1.3      wdk 
    539      1.3      wdk 	esc->sc_intrcnt.ev_count++;
    540      1.3      wdk 
    541      1.3      wdk 	/* Check for RAMBO DMA Interrupt */
    542      1.3      wdk 	dma_stat = bus_space_read_4(esc->sc_bst, esc->dm_bsh, RAMBO_MODE);
    543      1.3      wdk 	if (dma_stat & RB_INTR_PEND) {
    544      1.3      wdk 		rambo_dma_chain(esc);
    545      1.4      wdk 	}
    546      1.4      wdk 	/* Check for NCR 53c94 interrupt */
    547      1.4      wdk 	if (NCR_READ_REG(sc, NCR_STAT) & NCRSTAT_INT) {
    548      1.4      wdk 		ncr53c9x_intr(sc);
    549      1.3      wdk 	}
    550      1.3      wdk 	return 0;
    551      1.1      wdk }
    552