Home | History | Annotate | Line # | Download | only in obio
zs.c revision 1.10
      1  1.10   wdk /*	$NetBSD: zs.c,v 1.10 2001/07/08 04:25:36 wdk Exp $	*/
      2   1.1   wdk 
      3   1.1   wdk /*-
      4   1.1   wdk  * Copyright (c) 1996, 2000 The NetBSD Foundation, Inc.
      5   1.1   wdk  * All rights reserved.
      6   1.1   wdk  *
      7   1.1   wdk  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1   wdk  * by Gordon W. Ross and Wayne Knowles
      9   1.1   wdk  *
     10   1.1   wdk  * Redistribution and use in source and binary forms, with or without
     11   1.1   wdk  * modification, are permitted provided that the following conditions
     12   1.1   wdk  * are met:
     13   1.1   wdk  * 1. Redistributions of source code must retain the above copyright
     14   1.1   wdk  *    notice, this list of conditions and the following disclaimer.
     15   1.1   wdk  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1   wdk  *    notice, this list of conditions and the following disclaimer in the
     17   1.1   wdk  *    documentation and/or other materials provided with the distribution.
     18   1.1   wdk  * 3. All advertising materials mentioning features or use of this software
     19   1.1   wdk  *    must display the following acknowledgement:
     20   1.1   wdk  *        This product includes software developed by the NetBSD
     21   1.1   wdk  *        Foundation, Inc. and its contributors.
     22   1.1   wdk  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23   1.1   wdk  *    contributors may be used to endorse or promote products derived
     24   1.1   wdk  *    from this software without specific prior written permission.
     25   1.1   wdk  *
     26   1.1   wdk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27   1.1   wdk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28   1.1   wdk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29   1.1   wdk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30   1.1   wdk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31   1.1   wdk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32   1.1   wdk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33   1.1   wdk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34   1.1   wdk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35   1.1   wdk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36   1.1   wdk  * POSSIBILITY OF SUCH DAMAGE.
     37   1.1   wdk  */
     38   1.1   wdk 
     39   1.1   wdk /*
     40   1.1   wdk  * Zilog Z8530 Dual UART driver (machine-dependent part)
     41   1.1   wdk  *
     42   1.1   wdk  * Runs two serial lines per chip using slave drivers.
     43   1.1   wdk  * Plain tty/async lines use the zs_async slave.
     44   1.1   wdk  */
     45   1.1   wdk 
     46   1.1   wdk #include "opt_ddb.h"
     47   1.1   wdk 
     48   1.1   wdk #include <sys/param.h>
     49   1.1   wdk #include <sys/systm.h>
     50   1.1   wdk #include <sys/conf.h>
     51   1.1   wdk #include <sys/device.h>
     52   1.1   wdk #include <sys/file.h>
     53   1.1   wdk #include <sys/ioctl.h>
     54   1.1   wdk #include <sys/kernel.h>
     55   1.1   wdk #include <sys/proc.h>
     56   1.1   wdk #include <sys/tty.h>
     57   1.1   wdk #include <sys/time.h>
     58   1.1   wdk #include <sys/syslog.h>
     59   1.1   wdk 
     60   1.1   wdk #include <machine/cpu.h>
     61   1.1   wdk #include <machine/mainboard.h>
     62   1.1   wdk #include <machine/autoconf.h>
     63   1.5  matt #include <machine/prom.h>
     64   1.1   wdk #include <machine/z8530var.h>
     65   1.1   wdk 
     66   1.1   wdk #include <dev/cons.h>
     67   1.1   wdk #include <dev/ic/z8530reg.h>
     68   1.1   wdk 
     69   1.1   wdk #include "zsc.h"	/* NZSC */
     70   1.1   wdk #define NZS NZSC
     71   1.1   wdk 
     72   1.1   wdk /* Make life easier for the initialized arrays here. */
     73   1.1   wdk #if NZS < 2
     74   1.1   wdk #undef  NZS
     75   1.1   wdk #define NZS 2
     76   1.1   wdk #endif
     77   1.1   wdk 
     78   1.1   wdk /*
     79   1.1   wdk  * Some warts needed by z8530tty.c -
     80   1.1   wdk  * The default parity REALLY needs to be the same as the PROM uses,
     81   1.1   wdk  * or you can not see messages done with printf during boot-up...
     82   1.1   wdk  */
     83   1.1   wdk int zs_def_cflag = (CREAD | CS8 | HUPCL);
     84   1.1   wdk int zs_major = 1;
     85   1.1   wdk 
     86   1.6   wdk 
     87   1.6   wdk #define PCLK		10000000	/* PCLK pin input clock rate */
     88   1.6   wdk 
     89   1.7   wdk #ifndef ZS_DEFSPEED
     90   1.6   wdk #define ZS_DEFSPEED	9600
     91   1.7   wdk #endif
     92   1.1   wdk 
     93   1.1   wdk /*
     94   1.1   wdk  * Define interrupt levels.
     95   1.1   wdk  */
     96   1.1   wdk #define ZSHARD_PRI 64
     97   1.1   wdk 
     98   1.6   wdk /* Register recovery time is 3.5 to 4 PCLK Cycles */
     99   1.6   wdk #define ZS_RECOVERY	1		/* 1us = 10 PCLK Cycles */
    100   1.6   wdk #define ZS_DELAY()	delay(ZS_RECOVERY)
    101   1.5  matt 
    102   1.1   wdk /* The layout of this is hardware-dependent (padding, order). */
    103   1.1   wdk struct zschan {
    104   1.1   wdk 	u_char   pad1[3];
    105   1.1   wdk 	volatile u_char	zc_csr;		/* ctrl,status, and indirect access */
    106   1.1   wdk 	u_char   pad2[3];
    107   1.1   wdk 	volatile u_char	zc_data;	/* data */
    108   1.1   wdk };
    109   1.1   wdk struct zsdevice {
    110   1.1   wdk 	/* Yes, they are backwards. */
    111   1.1   wdk 	struct	zschan zs_chan_b;
    112   1.1   wdk 	struct	zschan zs_chan_a;
    113   1.1   wdk };
    114   1.1   wdk 
    115   1.6   wdk /* Return the byte offset of element within a structure */
    116   1.6   wdk #define OFFSET(struct_def, el)		((size_t)&((struct_def *)0)->el)
    117   1.6   wdk 
    118   1.6   wdk #define ZS_CHAN_A	OFFSET(struct zsdevice, zs_chan_a)
    119   1.6   wdk #define ZS_CHAN_B	OFFSET(struct zsdevice, zs_chan_b)
    120   1.6   wdk #define ZS_REG_CSR	OFFSET(struct zschan, zc_csr)
    121   1.6   wdk #define ZS_REG_DATA	OFFSET(struct zschan, zc_data)
    122   1.6   wdk static int zs_chan_offset[] = {ZS_CHAN_A, ZS_CHAN_B};
    123   1.6   wdk 
    124   1.1   wdk /* Flags from cninit() */
    125   1.1   wdk static int zs_hwflags[NZS][2];
    126   1.1   wdk 
    127   1.1   wdk /* Default speed for all channels */
    128   1.6   wdk static int zs_defspeed = ZS_DEFSPEED;
    129   1.6   wdk static volatile int zssoftpending;
    130   1.1   wdk 
    131   1.1   wdk static u_char zs_init_reg[16] = {
    132   1.6   wdk 	0,				/* 0: CMD (reset, etc.) */
    133   1.6   wdk 	0,				/* 1: No interrupts yet. */
    134   1.6   wdk 	ZSHARD_PRI,			/* 2: IVECT */
    135   1.1   wdk 	ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
    136   1.6   wdk 	ZSWR4_CLK_X16 | ZSWR4_ONESB,
    137   1.1   wdk 	ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
    138   1.6   wdk 	0,				/* 6: TXSYNC/SYNCLO */
    139   1.6   wdk 	0,				/* 7: RXSYNC/SYNCHI */
    140   1.6   wdk 	0,				/* 8: alias for data port */
    141   1.1   wdk 	ZSWR9_MASTER_IE,
    142   1.6   wdk 	0,				/*10: Misc. TX/RX control bits */
    143   1.6   wdk 	ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD | ZSWR11_TRXC_OUT_ENA,
    144   1.6   wdk 	BPS_TO_TCONST(PCLK/16, ZS_DEFSPEED), /*12: BAUDLO (default=9600) */
    145   1.6   wdk 	0,				/*13: BAUDHI (default=9600) */
    146   1.1   wdk 	ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
    147   1.1   wdk 	ZSWR15_BREAK_IE,
    148   1.1   wdk };
    149   1.1   wdk 
    150   1.1   wdk 
    151   1.1   wdk /****************************************************************
    152   1.1   wdk  * Autoconfig
    153   1.1   wdk  ****************************************************************/
    154   1.1   wdk 
    155   1.1   wdk /* Definition of the driver for autoconfig. */
    156   1.1   wdk static int	zs_match __P((struct device *, struct cfdata *, void *));
    157   1.1   wdk static void	zs_attach __P((struct device *, struct device *, void *));
    158   1.6   wdk static int	zs_print __P((void *, const char *name));
    159   1.1   wdk 
    160   1.1   wdk struct cfattach zsc_ca = {
    161   1.1   wdk 	sizeof(struct zsc_softc), zs_match, zs_attach
    162   1.1   wdk };
    163   1.1   wdk 
    164   1.6   wdk extern struct	cfdriver zsc_cd;
    165   1.1   wdk 
    166   1.6   wdk static int	zshard __P((void *));
    167   1.9   wdk void		zssoft __P((void *));
    168   1.6   wdk static int	zs_get_speed __P((struct zs_chanstate *));
    169   1.7   wdk struct		zschan *zs_get_chan_addr (int zs_unit, int channel);
    170   1.7   wdk int		zs_getc __P((void *));
    171   1.7   wdk void		zs_putc __P((void *, int));
    172   1.1   wdk 
    173   1.1   wdk /*
    174   1.1   wdk  * Is the zs chip present?
    175   1.1   wdk  */
    176   1.1   wdk static int
    177   1.1   wdk zs_match(parent, cf, aux)
    178   1.1   wdk 	struct device *parent;
    179   1.1   wdk 	struct cfdata *cf;
    180   1.1   wdk 	void *aux;
    181   1.1   wdk {
    182   1.1   wdk 	struct confargs *ca = aux;
    183   1.1   wdk 	void *va;
    184   1.1   wdk 
    185   1.1   wdk 	if (strcmp(ca->ca_name, "zsc"))
    186   1.1   wdk 		return 0;
    187   1.1   wdk 
    188   1.1   wdk 	va = (void *)cf->cf_addr;
    189   1.1   wdk 
    190   1.1   wdk 	/* This returns -1 on a fault (bus error). */
    191   1.1   wdk 	if (badaddr(va, 1))
    192   1.1   wdk 		return 0;
    193   1.1   wdk 	return 1;
    194   1.1   wdk }
    195   1.1   wdk 
    196   1.1   wdk /*
    197   1.1   wdk  * Attach a found zs.
    198   1.1   wdk  *
    199   1.1   wdk  * Match slave number to zs unit number, so that misconfiguration will
    200   1.1   wdk  * not set up the keyboard as ttya, etc.
    201   1.1   wdk  */
    202   1.1   wdk static void
    203   1.1   wdk zs_attach(parent, self, aux)
    204   1.1   wdk 	struct device *parent;
    205   1.1   wdk 	struct device *self;
    206   1.1   wdk 	void *aux;
    207   1.1   wdk {
    208   1.1   wdk 	struct zsc_softc *zsc = (void *) self;
    209   1.1   wdk 	struct confargs *ca = aux;
    210   1.1   wdk 	struct zsc_attach_args zsc_args;
    211   1.1   wdk 	struct zs_chanstate *cs;
    212   1.6   wdk 	struct zs_channel *ch;
    213   1.6   wdk 	int    zs_unit, channel, s;
    214   1.1   wdk 
    215   1.1   wdk 	zsc->zsc_bustag = ca->ca_bustag;
    216   1.1   wdk 	if (bus_space_map(ca->ca_bustag, ca->ca_addr,
    217   1.1   wdk 			  sizeof(struct zsdevice),
    218   1.1   wdk 			  BUS_SPACE_MAP_LINEAR,
    219   1.1   wdk 			  &zsc->zsc_base) != 0) {
    220   1.1   wdk 		printf(": cannot map registers\n");
    221   1.1   wdk 		return;
    222   1.1   wdk 	}
    223   1.6   wdk 
    224   1.1   wdk 	zs_unit = zsc->zsc_dev.dv_unit;
    225   1.1   wdk 	printf("\n");
    226   1.1   wdk 
    227   1.1   wdk 	/*
    228   1.1   wdk 	 * Initialize software state for each channel.
    229   1.1   wdk 	 */
    230   1.1   wdk 	for (channel = 0; channel < 2; channel++) {
    231   1.1   wdk 		zsc_args.channel = channel;
    232   1.1   wdk 		zsc_args.hwflags = zs_hwflags[zs_unit][channel];
    233   1.6   wdk 		ch = &zsc->zsc_cs_store[channel];
    234   1.6   wdk 		cs = zsc->zsc_cs[channel] = (struct zs_chanstate *)ch;
    235   1.1   wdk 
    236   1.6   wdk 		cs->cs_reg_csr = NULL;
    237   1.6   wdk 		cs->cs_reg_data = NULL;
    238   1.1   wdk 		cs->cs_channel = channel;
    239   1.1   wdk 		cs->cs_private = NULL;
    240   1.1   wdk 		cs->cs_ops = &zsops_null;
    241   1.1   wdk 		cs->cs_brg_clk = PCLK / 16;
    242   1.1   wdk 
    243   1.6   wdk 		if (bus_space_subregion(ca->ca_bustag, zsc->zsc_base,
    244   1.6   wdk 					zs_chan_offset[channel],
    245   1.6   wdk 					sizeof(struct zschan),
    246   1.6   wdk 					&ch->cs_regs) != 0) {
    247   1.6   wdk 			printf(": cannot map regs\n");
    248   1.6   wdk 			return;
    249   1.6   wdk 		}
    250   1.6   wdk 		ch->cs_bustag = ca->ca_bustag;
    251   1.1   wdk 
    252  1.10   wdk 		memcpy(cs->cs_creg, zs_init_reg, 16);
    253  1.10   wdk 		memcpy(cs->cs_preg, zs_init_reg, 16);
    254   1.1   wdk 
    255   1.1   wdk 		if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE)
    256   1.1   wdk 			cs->cs_defspeed = zs_get_speed(cs);
    257   1.1   wdk 		else
    258   1.1   wdk 			cs->cs_defspeed = zs_defspeed;
    259   1.1   wdk 		cs->cs_defcflag = zs_def_cflag;
    260   1.1   wdk 
    261   1.1   wdk 		/* Make these correspond to cs_defcflag (-crtscts) */
    262   1.1   wdk 		cs->cs_rr0_dcd = ZSRR0_DCD;
    263   1.1   wdk 		cs->cs_rr0_cts = 0;
    264   1.1   wdk 		cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
    265   1.1   wdk 		cs->cs_wr5_rts = 0;
    266   1.1   wdk 
    267   1.1   wdk 		/*
    268   1.1   wdk 		 * Clear the master interrupt enable.
    269   1.1   wdk 		 * The INTENA is common to both channels,
    270   1.1   wdk 		 * so just do it on the A channel.
    271   1.1   wdk 		 */
    272   1.1   wdk 		if (channel == 0) {
    273   1.1   wdk 			zs_write_reg(cs, 9, 0);
    274   1.1   wdk 		}
    275   1.1   wdk 		/*
    276   1.1   wdk 		 * Look for a child driver for this channel.
    277   1.1   wdk 		 * The child attach will setup the hardware.
    278   1.1   wdk 		 */
    279   1.1   wdk 		if (!config_found(self, (void *)&zsc_args, zs_print)) {
    280   1.1   wdk 			/* No sub-driver.  Just reset it. */
    281   1.1   wdk 			u_char reset = (channel == 0) ?
    282   1.1   wdk 				ZSWR9_A_RESET : ZSWR9_B_RESET;
    283   1.1   wdk 
    284   1.1   wdk 			s = splhigh();
    285   1.1   wdk  			zs_write_reg(cs,  9, reset);
    286   1.1   wdk 			splx(s);
    287   1.1   wdk 		}
    288   1.1   wdk 	}
    289   1.1   wdk 
    290   1.9   wdk 
    291   1.9   wdk 	zsc->sc_si = softintr_establish(IPL_SOFTSERIAL, zssoft, zsc);
    292   1.2   wdk 	bus_intr_establish(zsc->zsc_bustag, SYS_INTR_SCC0, 0, 0, zshard, NULL);
    293   1.1   wdk 
    294   1.1   wdk 	evcnt_attach_dynamic(&zsc->zs_intrcnt, EVCNT_TYPE_INTR, NULL,
    295   1.1   wdk 			     self->dv_xname, "intr");
    296   1.1   wdk 
    297   1.1   wdk 	/*
    298   1.1   wdk 	 * Set the master interrupt enable and interrupt vector.
    299   1.1   wdk 	 * (common to both channels, do it on A)
    300   1.1   wdk 	 */
    301   1.1   wdk 	cs = zsc->zsc_cs[0];
    302   1.1   wdk 	s = splhigh();
    303   1.1   wdk 	/* interrupt vector */
    304   1.1   wdk 	zs_write_reg(cs, 2, zs_init_reg[2]);
    305   1.1   wdk 	/* master interrupt control (enable) */
    306   1.1   wdk 	zs_write_reg(cs, 9, zs_init_reg[9]);
    307   1.1   wdk 	splx(s);
    308   1.1   wdk }
    309   1.1   wdk 
    310   1.1   wdk static int
    311   1.1   wdk zs_print(aux, name)
    312   1.1   wdk 	void *aux;
    313   1.1   wdk 	const char *name;
    314   1.1   wdk {
    315   1.1   wdk 	struct zsc_attach_args *args = aux;
    316   1.1   wdk 
    317   1.1   wdk 	if (name != NULL)
    318   1.1   wdk 		printf("%s: ", name);
    319   1.1   wdk 
    320   1.1   wdk 	if (args->channel != -1)
    321   1.1   wdk 		printf(" channel %d", args->channel);
    322   1.1   wdk 
    323   1.1   wdk 	return UNCONF;
    324   1.1   wdk }
    325   1.1   wdk 
    326   1.1   wdk /*
    327   1.1   wdk  * Our ZS chips all share a common, autovectored interrupt,
    328   1.1   wdk  * so we have to look at all of them on each interrupt.
    329   1.1   wdk  */
    330   1.2   wdk static int
    331   1.1   wdk zshard(arg)
    332   1.1   wdk 	void *arg;
    333   1.1   wdk {
    334   1.1   wdk 	register struct zsc_softc *zsc;
    335   1.1   wdk 	register int unit, rval, softreq;
    336   1.1   wdk 
    337   1.9   wdk 	rval = 0;
    338   1.1   wdk 	for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
    339   1.1   wdk 		zsc = zsc_cd.cd_devs[unit];
    340   1.1   wdk 		if (zsc == NULL)
    341   1.1   wdk 			continue;
    342   1.1   wdk 		rval |= zsc_intr_hard(zsc);
    343   1.9   wdk 		softreq = zsc->zsc_cs[0]->cs_softreq;
    344   1.1   wdk 		softreq |= zsc->zsc_cs[1]->cs_softreq;
    345   1.9   wdk 		if (softreq && (zssoftpending == 0)) {
    346   1.9   wdk 		    zssoftpending = 1;
    347   1.9   wdk 		    softintr_schedule(zsc->sc_si);
    348   1.9   wdk 		}
    349   1.1   wdk 		zsc->zs_intrcnt.ev_count++;
    350   1.1   wdk 	}
    351  1.10   wdk 	return rval;
    352   1.1   wdk }
    353   1.1   wdk 
    354   1.1   wdk /*
    355   1.1   wdk  * Similar scheme as for zshard (look at all of them)
    356   1.1   wdk  */
    357   1.9   wdk void
    358   1.1   wdk zssoft(arg)
    359   1.1   wdk 	void *arg;
    360   1.1   wdk {
    361   1.1   wdk 	register struct zsc_softc *zsc;
    362   1.1   wdk 	register int s, unit;
    363   1.1   wdk 
    364   1.1   wdk 	/* This is not the only ISR on this IPL. */
    365   1.1   wdk 	if (zssoftpending == 0)
    366   1.1   wdk 		return;
    367   1.1   wdk 
    368   1.1   wdk 	/*
    369   1.1   wdk 	 * The soft intr. bit will be set by zshard only if
    370   1.1   wdk 	 * the variable zssoftpending is zero.  The order of
    371   1.1   wdk 	 * these next two statements prevents our clearing
    372   1.1   wdk 	 * the soft intr bit just after zshard has set it.
    373   1.1   wdk 	 */
    374   1.1   wdk 	/*isr_soft_clear(ZSSOFT_PRI);*/
    375   1.9   wdk 	zssoftpending = 0;
    376   1.1   wdk 
    377   1.1   wdk 	/* Make sure we call the tty layer at spltty. */
    378   1.1   wdk 	s = spltty();
    379   1.1   wdk 	for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
    380   1.1   wdk 		zsc = zsc_cd.cd_devs[unit];
    381   1.1   wdk 		if (zsc == NULL)
    382   1.1   wdk 			continue;
    383   1.1   wdk 		(void) zsc_intr_soft(zsc);
    384   1.1   wdk 	}
    385   1.1   wdk 	splx(s);
    386   1.1   wdk 	return;
    387   1.1   wdk }
    388   1.1   wdk 
    389   1.1   wdk 
    390   1.1   wdk /*
    391   1.1   wdk  * Compute the current baud rate given a ZS channel.
    392   1.1   wdk  */
    393   1.1   wdk static int
    394   1.1   wdk zs_get_speed(cs)
    395   1.1   wdk 	struct zs_chanstate *cs;
    396   1.1   wdk {
    397   1.1   wdk 	int tconst;
    398   1.1   wdk 
    399   1.1   wdk 	tconst = zs_read_reg(cs, 12);
    400   1.1   wdk 	tconst |= zs_read_reg(cs, 13) << 8;
    401   1.1   wdk 	return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
    402   1.1   wdk }
    403   1.1   wdk 
    404   1.1   wdk /*
    405   1.1   wdk  * MD functions for setting the baud rate and control modes.
    406   1.1   wdk  */
    407   1.1   wdk int
    408   1.1   wdk zs_set_speed(cs, bps)
    409   1.1   wdk 	struct zs_chanstate *cs;
    410   1.1   wdk 	int bps;	/* bits per second */
    411   1.1   wdk {
    412   1.1   wdk 	int tconst, real_bps;
    413   1.6   wdk 
    414  1.10   wdk #if 0
    415   1.6   wdk 	while (!(zs_read_csr(cs) & ZSRR0_TX_READY))
    416   1.6   wdk 	        {/*nop*/}
    417   1.6   wdk #endif
    418   1.4   wdk 	/* Wait for transmit buffer to empty */
    419   1.6   wdk 	if (bps == 0) {
    420   1.1   wdk 		return (0);
    421   1.6   wdk 	}
    422   1.1   wdk 
    423   1.1   wdk #ifdef	DIAGNOSTIC
    424   1.1   wdk 	if (cs->cs_brg_clk == 0)
    425   1.1   wdk 		panic("zs_set_speed");
    426   1.1   wdk #endif
    427   1.1   wdk 
    428   1.1   wdk 	tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
    429   1.1   wdk 	if (tconst < 0)
    430   1.1   wdk 		return (EINVAL);
    431   1.1   wdk 
    432   1.1   wdk 	/* Convert back to make sure we can do it. */
    433   1.1   wdk 	real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
    434   1.1   wdk 
    435   1.1   wdk 	/* XXX - Allow some tolerance here? */
    436   1.1   wdk #if 0
    437   1.1   wdk 	if (real_bps != bps)
    438   1.1   wdk 		return (EINVAL);
    439   1.1   wdk #endif
    440   1.1   wdk 
    441   1.1   wdk 	cs->cs_preg[12] = tconst;
    442   1.1   wdk 	cs->cs_preg[13] = tconst >> 8;
    443   1.1   wdk 
    444   1.1   wdk 	/* Caller will stuff the pending registers. */
    445   1.1   wdk 	return (0);
    446   1.1   wdk }
    447   1.1   wdk 
    448   1.1   wdk int
    449   1.1   wdk zs_set_modes(cs, cflag)
    450   1.1   wdk 	struct zs_chanstate *cs;
    451   1.1   wdk 	int cflag;	/* bits per second */
    452   1.1   wdk {
    453   1.1   wdk 	int s;
    454   1.1   wdk 
    455   1.1   wdk 	/*
    456   1.1   wdk 	 * Output hardware flow control on the chip is horrendous:
    457   1.1   wdk 	 * if carrier detect drops, the receiver is disabled, and if
    458   1.1   wdk 	 * CTS drops, the transmitter is stoped IN MID CHARACTER!
    459   1.1   wdk 	 * Therefore, NEVER set the HFC bit, and instead use the
    460   1.1   wdk 	 * status interrupt to detect CTS changes.
    461   1.1   wdk 	 */
    462   1.1   wdk 	s = splzs();
    463   1.1   wdk 	cs->cs_rr0_pps = 0;
    464   1.1   wdk 	if ((cflag & (CLOCAL | MDMBUF)) != 0) {
    465   1.1   wdk 		cs->cs_rr0_dcd = 0;
    466   1.1   wdk 		if ((cflag & MDMBUF) == 0)
    467   1.1   wdk 			cs->cs_rr0_pps = ZSRR0_DCD;
    468   1.1   wdk 	} else
    469   1.1   wdk 		cs->cs_rr0_dcd = ZSRR0_DCD;
    470   1.1   wdk 	if ((cflag & CRTSCTS) != 0) {
    471   1.1   wdk 		cs->cs_wr5_dtr = ZSWR5_DTR;
    472   1.1   wdk 		cs->cs_wr5_rts = ZSWR5_RTS;
    473   1.1   wdk 		cs->cs_rr0_cts = ZSRR0_CTS;
    474   1.1   wdk 	} else if ((cflag & MDMBUF) != 0) {
    475   1.1   wdk 		cs->cs_wr5_dtr = 0;
    476   1.1   wdk 		cs->cs_wr5_rts = ZSWR5_DTR;
    477   1.1   wdk 		cs->cs_rr0_cts = ZSRR0_DCD;
    478   1.1   wdk 	} else {
    479   1.1   wdk 		cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
    480   1.1   wdk 		cs->cs_wr5_rts = 0;
    481   1.1   wdk 		cs->cs_rr0_cts = 0;
    482   1.1   wdk 	}
    483   1.1   wdk 	splx(s);
    484   1.1   wdk 
    485   1.1   wdk 	/* Caller will stuff the pending registers. */
    486   1.1   wdk 	return (0);
    487   1.1   wdk }
    488   1.1   wdk 
    489   1.1   wdk 
    490   1.1   wdk /*
    491   1.1   wdk  * Read or write the chip with suitable delays.
    492   1.1   wdk  */
    493   1.1   wdk 
    494   1.1   wdk u_char
    495   1.1   wdk zs_read_reg(cs, reg)
    496   1.1   wdk 	struct zs_chanstate *cs;
    497   1.1   wdk 	u_char reg;
    498   1.1   wdk {
    499   1.1   wdk 	u_char val;
    500   1.6   wdk 	struct zs_channel *zsc = (struct zs_channel *)cs;
    501   1.1   wdk 
    502   1.6   wdk 	bus_space_write_1(zsc->cs_bustag, zsc->cs_regs, ZS_REG_CSR, reg);
    503   1.1   wdk 	ZS_DELAY();
    504   1.6   wdk 	val = bus_space_read_1(zsc->cs_bustag, zsc->cs_regs, ZS_REG_CSR);
    505   1.1   wdk 	ZS_DELAY();
    506   1.1   wdk 	return val;
    507   1.1   wdk }
    508   1.1   wdk 
    509   1.1   wdk void
    510   1.1   wdk zs_write_reg(cs, reg, val)
    511   1.1   wdk 	struct zs_chanstate *cs;
    512   1.1   wdk 	u_char reg, val;
    513   1.1   wdk {
    514   1.6   wdk 	struct zs_channel *zsc = (struct zs_channel *)cs;
    515   1.6   wdk 
    516   1.6   wdk 	bus_space_write_1(zsc->cs_bustag, zsc->cs_regs, ZS_REG_CSR, reg);
    517   1.1   wdk 	ZS_DELAY();
    518   1.6   wdk 	bus_space_write_1(zsc->cs_bustag, zsc->cs_regs, ZS_REG_CSR, val);
    519   1.1   wdk 	ZS_DELAY();
    520   1.1   wdk }
    521   1.1   wdk 
    522   1.1   wdk u_char zs_read_csr(cs)
    523   1.1   wdk 	struct zs_chanstate *cs;
    524   1.1   wdk {
    525   1.6   wdk 	struct zs_channel *zsc = (struct zs_channel *)cs;
    526   1.1   wdk 	register u_char val;
    527   1.1   wdk 
    528   1.6   wdk 	val = bus_space_read_1(zsc->cs_bustag, zsc->cs_regs, ZS_REG_CSR);
    529   1.1   wdk 	ZS_DELAY();
    530   1.1   wdk 	return val;
    531   1.1   wdk }
    532   1.1   wdk 
    533   1.1   wdk void  zs_write_csr(cs, val)
    534   1.1   wdk 	struct zs_chanstate *cs;
    535   1.1   wdk 	u_char val;
    536   1.1   wdk {
    537   1.6   wdk 	struct zs_channel *zsc = (struct zs_channel *)cs;
    538   1.6   wdk 
    539   1.6   wdk 	bus_space_write_1(zsc->cs_bustag, zsc->cs_regs, ZS_REG_CSR, val);
    540   1.1   wdk 	ZS_DELAY();
    541   1.1   wdk }
    542   1.1   wdk 
    543   1.1   wdk u_char zs_read_data(cs)
    544   1.1   wdk 	struct zs_chanstate *cs;
    545   1.1   wdk {
    546   1.6   wdk 	struct zs_channel *zsc = (struct zs_channel *)cs;
    547   1.1   wdk 	register u_char val;
    548   1.1   wdk 
    549   1.6   wdk 	val = bus_space_read_1(zsc->cs_bustag, zsc->cs_regs, ZS_REG_DATA);
    550   1.1   wdk 	ZS_DELAY();
    551   1.1   wdk 	return val;
    552   1.1   wdk }
    553   1.1   wdk 
    554   1.1   wdk void  zs_write_data(cs, val)
    555   1.1   wdk 	struct zs_chanstate *cs;
    556   1.1   wdk 	u_char val;
    557   1.1   wdk {
    558   1.6   wdk 	struct zs_channel *zsc = (struct zs_channel *)cs;
    559   1.6   wdk 
    560   1.6   wdk 	bus_space_write_1(zsc->cs_bustag, zsc->cs_regs, ZS_REG_DATA, val);
    561   1.1   wdk 	ZS_DELAY();
    562   1.1   wdk }
    563   1.1   wdk 
    564   1.1   wdk void
    565   1.1   wdk zs_abort(cs)
    566   1.1   wdk 	struct zs_chanstate *cs;
    567   1.1   wdk {
    568  1.10   wdk #if defined(KGDB)
    569  1.10   wdk 	zskgdb(cs);
    570  1.10   wdk #elif defined(DDB)
    571   1.1   wdk 	Debugger();
    572   1.1   wdk #endif
    573   1.1   wdk }
    574   1.1   wdk 
    575   1.7   wdk 
    576   1.7   wdk /*********************************************************/
    577   1.7   wdk /*  Polled character I/O functions for console and KGDB  */
    578   1.7   wdk /*********************************************************/
    579   1.7   wdk 
    580   1.7   wdk struct zschan *
    581   1.7   wdk zs_get_chan_addr(zs_unit, channel)
    582   1.7   wdk         int zs_unit, channel;
    583   1.7   wdk {
    584   1.7   wdk         struct zsdevice *addr;
    585   1.7   wdk         struct zschan *zc;
    586   1.7   wdk 
    587   1.7   wdk         if (zs_unit >= NZS)
    588   1.7   wdk                 return NULL;
    589   1.7   wdk 
    590   1.7   wdk         addr = (struct zsdevice *) ZS0_ADDR;
    591   1.7   wdk 
    592   1.7   wdk         if (channel == 0) {
    593   1.7   wdk                 zc = &addr->zs_chan_a;
    594   1.7   wdk         } else {
    595   1.7   wdk                 zc = &addr->zs_chan_b;
    596   1.7   wdk         }
    597   1.7   wdk         return (zc);
    598   1.7   wdk }
    599   1.7   wdk 
    600   1.1   wdk int
    601   1.1   wdk zs_getc(arg)
    602   1.1   wdk 	void *arg;
    603   1.1   wdk {
    604   1.1   wdk 	register volatile struct zschan *zc = arg;
    605   1.1   wdk 	register int s, c, rr0;
    606   1.1   wdk 
    607   1.1   wdk 	s = splhigh();
    608   1.1   wdk 	/* Wait for a character to arrive. */
    609   1.1   wdk 	do {
    610   1.1   wdk 		rr0 = zc->zc_csr;
    611   1.1   wdk 		ZS_DELAY();
    612   1.1   wdk 	} while ((rr0 & ZSRR0_RX_READY) == 0);
    613   1.1   wdk 
    614   1.1   wdk 	c = zc->zc_data;
    615   1.1   wdk 	ZS_DELAY();
    616   1.1   wdk 	splx(s);
    617   1.1   wdk 
    618   1.1   wdk 	return (c);
    619   1.1   wdk }
    620   1.1   wdk 
    621   1.1   wdk /*
    622   1.1   wdk  * Polled output char.
    623   1.1   wdk  */
    624   1.7   wdk void
    625   1.1   wdk zs_putc(arg, c)
    626   1.1   wdk 	void *arg;
    627   1.1   wdk 	int c;
    628   1.1   wdk {
    629   1.1   wdk 	register volatile struct zschan *zc = arg;
    630   1.1   wdk 	register int s, rr0;
    631   1.1   wdk 
    632   1.1   wdk 	s = splhigh();
    633   1.1   wdk 	/* Wait for transmitter to become ready. */
    634   1.1   wdk 	do {
    635   1.1   wdk 		rr0 = zc->zc_csr;
    636   1.1   wdk 		ZS_DELAY();
    637   1.1   wdk 	} while ((rr0 & ZSRR0_TX_READY) == 0);
    638   1.1   wdk 
    639   1.1   wdk 	zc->zc_data = c;
    640   1.6   wdk 	wbflush();
    641   1.1   wdk 	ZS_DELAY();
    642   1.1   wdk 	splx(s);
    643   1.1   wdk }
    644   1.1   wdk 
    645   1.7   wdk /***************************************************************/
    646   1.1   wdk 
    647   1.1   wdk static void zscnprobe __P((struct consdev *));
    648   1.1   wdk static void zscninit __P((struct consdev *));
    649   1.1   wdk static int  zscngetc __P((dev_t));
    650   1.1   wdk static void zscnputc __P((dev_t, int));
    651   1.1   wdk static void zscnpollc __P((dev_t, int));
    652   1.1   wdk 
    653   1.3   wdk static int  cons_port;
    654   1.1   wdk 
    655   1.1   wdk struct consdev consdev_zs = {
    656   1.1   wdk 	zscnprobe,
    657   1.1   wdk 	zscninit,
    658   1.1   wdk 	zscngetc,
    659   1.1   wdk 	zscnputc,
    660   1.1   wdk 	zscnpollc
    661   1.1   wdk };
    662   1.1   wdk 
    663   1.1   wdk void
    664   1.1   wdk zscnprobe(cn)
    665   1.1   wdk 	struct consdev *cn;
    666   1.1   wdk {
    667   1.1   wdk }
    668   1.1   wdk 
    669   1.1   wdk void
    670   1.1   wdk zscninit(cn)
    671   1.1   wdk 	struct consdev *cn;
    672   1.1   wdk {
    673   1.3   wdk 	cons_port = prom_getconsole();
    674   1.1   wdk 	cn->cn_dev = makedev(zs_major, cons_port);
    675   1.1   wdk 	cn->cn_pri = CN_REMOTE;
    676   1.1   wdk 	zs_hwflags[0][cons_port] = ZS_HWFLAG_CONSOLE;
    677   1.1   wdk }
    678   1.1   wdk 
    679   1.1   wdk int
    680   1.1   wdk zscngetc(dev)
    681   1.1   wdk 	dev_t dev;
    682   1.1   wdk {
    683   1.1   wdk 	struct zschan *zs;
    684   1.1   wdk 
    685   1.1   wdk 	zs = zs_get_chan_addr(0, cons_port);
    686   1.1   wdk 	return zs_getc(zs);
    687   1.1   wdk }
    688   1.1   wdk 
    689   1.1   wdk void
    690   1.1   wdk zscnputc(dev, c)
    691   1.1   wdk 	dev_t dev;
    692   1.1   wdk 	int c;
    693   1.1   wdk {
    694   1.1   wdk 	struct zschan *zs;
    695   1.1   wdk 
    696   1.1   wdk 	zs = zs_get_chan_addr(0, cons_port);
    697   1.1   wdk 	zs_putc(zs, c);
    698   1.1   wdk }
    699   1.1   wdk 
    700   1.1   wdk void
    701   1.1   wdk zscnpollc(dev, on)
    702   1.1   wdk 	dev_t dev;
    703   1.1   wdk 	int on;
    704   1.1   wdk {
    705   1.1   wdk }
    706