Home | History | Annotate | Line # | Download | only in obio
zs.c revision 1.22
      1  1.22  tsutsui /*	$NetBSD: zs.c,v 1.22 2008/03/29 19:15:34 tsutsui Exp $	*/
      2   1.1      wdk 
      3   1.1      wdk /*-
      4   1.1      wdk  * Copyright (c) 1996, 2000 The NetBSD Foundation, Inc.
      5   1.1      wdk  * All rights reserved.
      6   1.1      wdk  *
      7   1.1      wdk  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1      wdk  * by Gordon W. Ross and Wayne Knowles
      9   1.1      wdk  *
     10   1.1      wdk  * Redistribution and use in source and binary forms, with or without
     11   1.1      wdk  * modification, are permitted provided that the following conditions
     12   1.1      wdk  * are met:
     13   1.1      wdk  * 1. Redistributions of source code must retain the above copyright
     14   1.1      wdk  *    notice, this list of conditions and the following disclaimer.
     15   1.1      wdk  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1      wdk  *    notice, this list of conditions and the following disclaimer in the
     17   1.1      wdk  *    documentation and/or other materials provided with the distribution.
     18   1.1      wdk  * 3. All advertising materials mentioning features or use of this software
     19   1.1      wdk  *    must display the following acknowledgement:
     20   1.1      wdk  *        This product includes software developed by the NetBSD
     21   1.1      wdk  *        Foundation, Inc. and its contributors.
     22   1.1      wdk  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23   1.1      wdk  *    contributors may be used to endorse or promote products derived
     24   1.1      wdk  *    from this software without specific prior written permission.
     25   1.1      wdk  *
     26   1.1      wdk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27   1.1      wdk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28   1.1      wdk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29   1.1      wdk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30   1.1      wdk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31   1.1      wdk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32   1.1      wdk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33   1.1      wdk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34   1.1      wdk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35   1.1      wdk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36   1.1      wdk  * POSSIBILITY OF SUCH DAMAGE.
     37   1.1      wdk  */
     38   1.1      wdk 
     39   1.1      wdk /*
     40   1.1      wdk  * Zilog Z8530 Dual UART driver (machine-dependent part)
     41   1.1      wdk  *
     42   1.1      wdk  * Runs two serial lines per chip using slave drivers.
     43   1.1      wdk  * Plain tty/async lines use the zs_async slave.
     44   1.1      wdk  */
     45  1.17    lukem 
     46  1.17    lukem #include <sys/cdefs.h>
     47  1.22  tsutsui __KERNEL_RCSID(0, "$NetBSD: zs.c,v 1.22 2008/03/29 19:15:34 tsutsui Exp $");
     48   1.1      wdk 
     49   1.1      wdk #include "opt_ddb.h"
     50  1.11    lukem #include "opt_kgdb.h"
     51   1.1      wdk 
     52   1.1      wdk #include <sys/param.h>
     53   1.1      wdk #include <sys/systm.h>
     54   1.1      wdk #include <sys/conf.h>
     55   1.1      wdk #include <sys/device.h>
     56   1.1      wdk #include <sys/file.h>
     57   1.1      wdk #include <sys/ioctl.h>
     58   1.1      wdk #include <sys/kernel.h>
     59   1.1      wdk #include <sys/proc.h>
     60   1.1      wdk #include <sys/tty.h>
     61   1.1      wdk #include <sys/time.h>
     62   1.1      wdk #include <sys/syslog.h>
     63  1.21       ad #include <sys/cpu.h>
     64  1.21       ad #include <sys/intr.h>
     65   1.1      wdk 
     66   1.1      wdk #include <machine/mainboard.h>
     67   1.1      wdk #include <machine/autoconf.h>
     68   1.5     matt #include <machine/prom.h>
     69   1.1      wdk #include <machine/z8530var.h>
     70   1.1      wdk 
     71   1.1      wdk #include <dev/cons.h>
     72   1.1      wdk #include <dev/ic/z8530reg.h>
     73   1.1      wdk 
     74  1.22  tsutsui #include "ioconf.h"
     75   1.1      wdk #include "zsc.h"	/* NZSC */
     76   1.1      wdk #define NZS NZSC
     77   1.1      wdk 
     78   1.1      wdk /* Make life easier for the initialized arrays here. */
     79   1.1      wdk #if NZS < 2
     80   1.1      wdk #undef  NZS
     81   1.1      wdk #define NZS 2
     82   1.1      wdk #endif
     83   1.1      wdk 
     84   1.1      wdk /*
     85   1.1      wdk  * Some warts needed by z8530tty.c -
     86   1.1      wdk  * The default parity REALLY needs to be the same as the PROM uses,
     87   1.1      wdk  * or you can not see messages done with printf during boot-up...
     88   1.1      wdk  */
     89   1.1      wdk int zs_def_cflag = (CREAD | CS8 | HUPCL);
     90   1.1      wdk 
     91   1.6      wdk 
     92   1.6      wdk #define PCLK		10000000	/* PCLK pin input clock rate */
     93   1.6      wdk 
     94   1.7      wdk #ifndef ZS_DEFSPEED
     95   1.6      wdk #define ZS_DEFSPEED	9600
     96   1.7      wdk #endif
     97   1.1      wdk 
     98   1.1      wdk /*
     99   1.1      wdk  * Define interrupt levels.
    100   1.1      wdk  */
    101   1.1      wdk #define ZSHARD_PRI 64
    102   1.1      wdk 
    103   1.6      wdk /* Register recovery time is 3.5 to 4 PCLK Cycles */
    104   1.6      wdk #define ZS_RECOVERY	1		/* 1us = 10 PCLK Cycles */
    105   1.6      wdk #define ZS_DELAY()	delay(ZS_RECOVERY)
    106   1.5     matt 
    107   1.1      wdk /* The layout of this is hardware-dependent (padding, order). */
    108   1.1      wdk struct zschan {
    109  1.22  tsutsui 	uint8_t pad1[3];
    110  1.22  tsutsui 	volatile uint8_t zc_csr;	/* ctrl,status, and indirect access */
    111  1.22  tsutsui 	uint8_t   pad2[3];
    112  1.22  tsutsui 	volatile uint8_t zc_data;	/* data */
    113   1.1      wdk };
    114   1.1      wdk struct zsdevice {
    115   1.1      wdk 	/* Yes, they are backwards. */
    116   1.1      wdk 	struct	zschan zs_chan_b;
    117   1.1      wdk 	struct	zschan zs_chan_a;
    118   1.1      wdk };
    119   1.1      wdk 
    120   1.6      wdk /* Return the byte offset of element within a structure */
    121   1.6      wdk #define OFFSET(struct_def, el)		((size_t)&((struct_def *)0)->el)
    122   1.6      wdk 
    123   1.6      wdk #define ZS_CHAN_A	OFFSET(struct zsdevice, zs_chan_a)
    124   1.6      wdk #define ZS_CHAN_B	OFFSET(struct zsdevice, zs_chan_b)
    125   1.6      wdk #define ZS_REG_CSR	OFFSET(struct zschan, zc_csr)
    126   1.6      wdk #define ZS_REG_DATA	OFFSET(struct zschan, zc_data)
    127   1.6      wdk static int zs_chan_offset[] = {ZS_CHAN_A, ZS_CHAN_B};
    128   1.6      wdk 
    129   1.1      wdk /* Flags from cninit() */
    130   1.1      wdk static int zs_hwflags[NZS][2];
    131   1.1      wdk 
    132   1.1      wdk /* Default speed for all channels */
    133   1.6      wdk static int zs_defspeed = ZS_DEFSPEED;
    134   1.6      wdk static volatile int zssoftpending;
    135   1.1      wdk 
    136  1.22  tsutsui static uint8_t zs_init_reg[16] = {
    137   1.6      wdk 	0,				/* 0: CMD (reset, etc.) */
    138   1.6      wdk 	0,				/* 1: No interrupts yet. */
    139   1.6      wdk 	ZSHARD_PRI,			/* 2: IVECT */
    140   1.1      wdk 	ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
    141   1.6      wdk 	ZSWR4_CLK_X16 | ZSWR4_ONESB,
    142   1.1      wdk 	ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
    143   1.6      wdk 	0,				/* 6: TXSYNC/SYNCLO */
    144   1.6      wdk 	0,				/* 7: RXSYNC/SYNCHI */
    145   1.6      wdk 	0,				/* 8: alias for data port */
    146   1.1      wdk 	ZSWR9_MASTER_IE,
    147   1.6      wdk 	0,				/*10: Misc. TX/RX control bits */
    148   1.6      wdk 	ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD | ZSWR11_TRXC_OUT_ENA,
    149   1.6      wdk 	BPS_TO_TCONST(PCLK/16, ZS_DEFSPEED), /*12: BAUDLO (default=9600) */
    150   1.6      wdk 	0,				/*13: BAUDHI (default=9600) */
    151   1.1      wdk 	ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
    152   1.1      wdk 	ZSWR15_BREAK_IE,
    153   1.1      wdk };
    154   1.1      wdk 
    155   1.1      wdk 
    156   1.1      wdk /****************************************************************
    157   1.1      wdk  * Autoconfig
    158   1.1      wdk  ****************************************************************/
    159   1.1      wdk 
    160   1.1      wdk /* Definition of the driver for autoconfig. */
    161  1.22  tsutsui static int	zs_match(device_t, cfdata_t, void *);
    162  1.22  tsutsui static void	zs_attach(device_t, device_t, void *);
    163  1.22  tsutsui static int	zs_print(void *, const char *name);
    164   1.1      wdk 
    165  1.22  tsutsui CFATTACH_DECL_NEW(zsc, sizeof(struct zsc_softc),
    166  1.14  thorpej     zs_match, zs_attach, NULL, NULL);
    167   1.1      wdk 
    168  1.22  tsutsui static int	zshard(void *);
    169  1.22  tsutsui void		zssoft(void *);
    170  1.22  tsutsui static int	zs_get_speed(struct zs_chanstate *);
    171  1.22  tsutsui struct		zschan *zs_get_chan_addr(int zs_unit, int channel);
    172  1.22  tsutsui int		zs_getc(void *);
    173  1.22  tsutsui void		zs_putc(void *, int);
    174   1.1      wdk 
    175   1.1      wdk /*
    176   1.1      wdk  * Is the zs chip present?
    177   1.1      wdk  */
    178   1.1      wdk static int
    179  1.22  tsutsui zs_match(device_t parent, cfdata_t cf, void *aux)
    180   1.1      wdk {
    181   1.1      wdk 	struct confargs *ca = aux;
    182   1.1      wdk 	void *va;
    183   1.1      wdk 
    184   1.1      wdk 	if (strcmp(ca->ca_name, "zsc"))
    185   1.1      wdk 		return 0;
    186   1.1      wdk 
    187   1.1      wdk 	va = (void *)cf->cf_addr;
    188   1.1      wdk 
    189   1.1      wdk 	/* This returns -1 on a fault (bus error). */
    190   1.1      wdk 	if (badaddr(va, 1))
    191   1.1      wdk 		return 0;
    192   1.1      wdk 	return 1;
    193   1.1      wdk }
    194   1.1      wdk 
    195   1.1      wdk /*
    196   1.1      wdk  * Attach a found zs.
    197   1.1      wdk  *
    198   1.1      wdk  * Match slave number to zs unit number, so that misconfiguration will
    199   1.1      wdk  * not set up the keyboard as ttya, etc.
    200   1.1      wdk  */
    201   1.1      wdk static void
    202  1.22  tsutsui zs_attach(device_t parent, device_t self, void *aux)
    203   1.1      wdk {
    204  1.22  tsutsui 	struct zsc_softc *zsc = device_private(self);
    205   1.1      wdk 	struct confargs *ca = aux;
    206   1.1      wdk 	struct zsc_attach_args zsc_args;
    207   1.1      wdk 	struct zs_chanstate *cs;
    208   1.6      wdk 	struct zs_channel *ch;
    209   1.6      wdk 	int    zs_unit, channel, s;
    210   1.1      wdk 
    211  1.22  tsutsui 	zsc->zsc_dev = self;
    212   1.1      wdk 	zsc->zsc_bustag = ca->ca_bustag;
    213   1.1      wdk 	if (bus_space_map(ca->ca_bustag, ca->ca_addr,
    214   1.1      wdk 			  sizeof(struct zsdevice),
    215   1.1      wdk 			  BUS_SPACE_MAP_LINEAR,
    216   1.1      wdk 			  &zsc->zsc_base) != 0) {
    217  1.22  tsutsui 		aprint_error(": cannot map registers\n");
    218   1.1      wdk 		return;
    219   1.1      wdk 	}
    220   1.6      wdk 
    221  1.22  tsutsui 	zs_unit = device_unit(self);
    222  1.22  tsutsui 	aprint_normal("\n");
    223   1.1      wdk 
    224   1.1      wdk 	/*
    225   1.1      wdk 	 * Initialize software state for each channel.
    226   1.1      wdk 	 */
    227   1.1      wdk 	for (channel = 0; channel < 2; channel++) {
    228   1.1      wdk 		zsc_args.channel = channel;
    229   1.1      wdk 		zsc_args.hwflags = zs_hwflags[zs_unit][channel];
    230   1.6      wdk 		ch = &zsc->zsc_cs_store[channel];
    231   1.6      wdk 		cs = zsc->zsc_cs[channel] = (struct zs_chanstate *)ch;
    232   1.1      wdk 
    233  1.20       ad 		zs_lock_init(cs);
    234   1.6      wdk 		cs->cs_reg_csr = NULL;
    235   1.6      wdk 		cs->cs_reg_data = NULL;
    236   1.1      wdk 		cs->cs_channel = channel;
    237   1.1      wdk 		cs->cs_private = NULL;
    238   1.1      wdk 		cs->cs_ops = &zsops_null;
    239   1.1      wdk 		cs->cs_brg_clk = PCLK / 16;
    240   1.1      wdk 
    241   1.6      wdk 		if (bus_space_subregion(ca->ca_bustag, zsc->zsc_base,
    242   1.6      wdk 					zs_chan_offset[channel],
    243   1.6      wdk 					sizeof(struct zschan),
    244   1.6      wdk 					&ch->cs_regs) != 0) {
    245  1.22  tsutsui 			aprint_error_dev(self, ": cannot map regs\n");
    246   1.6      wdk 			return;
    247   1.6      wdk 		}
    248   1.6      wdk 		ch->cs_bustag = ca->ca_bustag;
    249   1.1      wdk 
    250  1.10      wdk 		memcpy(cs->cs_creg, zs_init_reg, 16);
    251  1.10      wdk 		memcpy(cs->cs_preg, zs_init_reg, 16);
    252   1.1      wdk 
    253   1.1      wdk 		if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE)
    254   1.1      wdk 			cs->cs_defspeed = zs_get_speed(cs);
    255   1.1      wdk 		else
    256   1.1      wdk 			cs->cs_defspeed = zs_defspeed;
    257   1.1      wdk 		cs->cs_defcflag = zs_def_cflag;
    258   1.1      wdk 
    259   1.1      wdk 		/* Make these correspond to cs_defcflag (-crtscts) */
    260   1.1      wdk 		cs->cs_rr0_dcd = ZSRR0_DCD;
    261   1.1      wdk 		cs->cs_rr0_cts = 0;
    262   1.1      wdk 		cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
    263   1.1      wdk 		cs->cs_wr5_rts = 0;
    264   1.1      wdk 
    265   1.1      wdk 		/*
    266   1.1      wdk 		 * Clear the master interrupt enable.
    267   1.1      wdk 		 * The INTENA is common to both channels,
    268   1.1      wdk 		 * so just do it on the A channel.
    269   1.1      wdk 		 */
    270   1.1      wdk 		if (channel == 0) {
    271   1.1      wdk 			zs_write_reg(cs, 9, 0);
    272   1.1      wdk 		}
    273   1.1      wdk 		/*
    274   1.1      wdk 		 * Look for a child driver for this channel.
    275   1.1      wdk 		 * The child attach will setup the hardware.
    276   1.1      wdk 		 */
    277   1.1      wdk 		if (!config_found(self, (void *)&zsc_args, zs_print)) {
    278   1.1      wdk 			/* No sub-driver.  Just reset it. */
    279  1.22  tsutsui 			uint8_t reset = (channel == 0) ?
    280   1.1      wdk 				ZSWR9_A_RESET : ZSWR9_B_RESET;
    281   1.1      wdk 
    282   1.1      wdk 			s = splhigh();
    283   1.1      wdk  			zs_write_reg(cs,  9, reset);
    284   1.1      wdk 			splx(s);
    285   1.1      wdk 		}
    286   1.1      wdk 	}
    287   1.1      wdk 
    288   1.9      wdk 
    289  1.21       ad 	zsc->sc_si = softint_establish(SOFTINT_SERIAL, zssoft, zsc);
    290   1.2      wdk 	bus_intr_establish(zsc->zsc_bustag, SYS_INTR_SCC0, 0, 0, zshard, NULL);
    291   1.1      wdk 
    292   1.1      wdk 	evcnt_attach_dynamic(&zsc->zs_intrcnt, EVCNT_TYPE_INTR, NULL,
    293  1.22  tsutsui 			     device_xname(self), "intr");
    294   1.1      wdk 
    295   1.1      wdk 	/*
    296   1.1      wdk 	 * Set the master interrupt enable and interrupt vector.
    297   1.1      wdk 	 * (common to both channels, do it on A)
    298   1.1      wdk 	 */
    299   1.1      wdk 	cs = zsc->zsc_cs[0];
    300   1.1      wdk 	s = splhigh();
    301   1.1      wdk 	/* interrupt vector */
    302   1.1      wdk 	zs_write_reg(cs, 2, zs_init_reg[2]);
    303   1.1      wdk 	/* master interrupt control (enable) */
    304   1.1      wdk 	zs_write_reg(cs, 9, zs_init_reg[9]);
    305   1.1      wdk 	splx(s);
    306   1.1      wdk }
    307   1.1      wdk 
    308   1.1      wdk static int
    309  1.22  tsutsui zs_print(void *aux, const char *name)
    310   1.1      wdk {
    311   1.1      wdk 	struct zsc_attach_args *args = aux;
    312   1.1      wdk 
    313   1.1      wdk 	if (name != NULL)
    314  1.15  thorpej 		aprint_normal("%s: ", name);
    315   1.1      wdk 
    316   1.1      wdk 	if (args->channel != -1)
    317  1.15  thorpej 		aprint_normal(" channel %d", args->channel);
    318   1.1      wdk 
    319   1.1      wdk 	return UNCONF;
    320   1.1      wdk }
    321   1.1      wdk 
    322   1.1      wdk /*
    323   1.1      wdk  * Our ZS chips all share a common, autovectored interrupt,
    324   1.1      wdk  * so we have to look at all of them on each interrupt.
    325   1.1      wdk  */
    326   1.2      wdk static int
    327  1.22  tsutsui zshard(void *arg)
    328   1.1      wdk {
    329  1.22  tsutsui 	struct zsc_softc *zsc;
    330  1.22  tsutsui 	int unit, rval, softreq;
    331   1.1      wdk 
    332   1.9      wdk 	rval = 0;
    333   1.1      wdk 	for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
    334  1.22  tsutsui 		zsc = device_private(zsc_cd.cd_devs[unit]);
    335   1.1      wdk 		if (zsc == NULL)
    336   1.1      wdk 			continue;
    337   1.1      wdk 		rval |= zsc_intr_hard(zsc);
    338   1.9      wdk 		softreq = zsc->zsc_cs[0]->cs_softreq;
    339   1.1      wdk 		softreq |= zsc->zsc_cs[1]->cs_softreq;
    340   1.9      wdk 		if (softreq && (zssoftpending == 0)) {
    341   1.9      wdk 		    zssoftpending = 1;
    342  1.21       ad 		    softint_schedule(zsc->sc_si);
    343   1.9      wdk 		}
    344   1.1      wdk 		zsc->zs_intrcnt.ev_count++;
    345   1.1      wdk 	}
    346  1.10      wdk 	return rval;
    347   1.1      wdk }
    348   1.1      wdk 
    349   1.1      wdk /*
    350   1.1      wdk  * Similar scheme as for zshard (look at all of them)
    351   1.1      wdk  */
    352   1.9      wdk void
    353  1.22  tsutsui zssoft(void *arg)
    354   1.1      wdk {
    355  1.22  tsutsui 	struct zsc_softc *zsc;
    356  1.22  tsutsui 	int s, unit;
    357   1.1      wdk 
    358   1.1      wdk 	/* This is not the only ISR on this IPL. */
    359   1.1      wdk 	if (zssoftpending == 0)
    360   1.1      wdk 		return;
    361   1.1      wdk 
    362   1.1      wdk 	/*
    363   1.1      wdk 	 * The soft intr. bit will be set by zshard only if
    364   1.1      wdk 	 * the variable zssoftpending is zero.  The order of
    365   1.1      wdk 	 * these next two statements prevents our clearing
    366   1.1      wdk 	 * the soft intr bit just after zshard has set it.
    367   1.1      wdk 	 */
    368   1.1      wdk 	/*isr_soft_clear(ZSSOFT_PRI);*/
    369   1.9      wdk 	zssoftpending = 0;
    370   1.1      wdk 
    371   1.1      wdk 	/* Make sure we call the tty layer at spltty. */
    372   1.1      wdk 	s = spltty();
    373   1.1      wdk 	for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
    374  1.22  tsutsui 		zsc = device_private(zsc_cd.cd_devs[unit]);
    375   1.1      wdk 		if (zsc == NULL)
    376   1.1      wdk 			continue;
    377  1.22  tsutsui 		(void)zsc_intr_soft(zsc);
    378   1.1      wdk 	}
    379   1.1      wdk 	splx(s);
    380   1.1      wdk 	return;
    381   1.1      wdk }
    382   1.1      wdk 
    383   1.1      wdk 
    384   1.1      wdk /*
    385   1.1      wdk  * Compute the current baud rate given a ZS channel.
    386   1.1      wdk  */
    387   1.1      wdk static int
    388  1.22  tsutsui zs_get_speed(struct zs_chanstate *cs)
    389   1.1      wdk {
    390   1.1      wdk 	int tconst;
    391   1.1      wdk 
    392   1.1      wdk 	tconst = zs_read_reg(cs, 12);
    393   1.1      wdk 	tconst |= zs_read_reg(cs, 13) << 8;
    394   1.1      wdk 	return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
    395   1.1      wdk }
    396   1.1      wdk 
    397   1.1      wdk /*
    398   1.1      wdk  * MD functions for setting the baud rate and control modes.
    399   1.1      wdk  */
    400   1.1      wdk int
    401  1.22  tsutsui zs_set_speed(struct zs_chanstate *cs, int bps)
    402   1.1      wdk {
    403   1.1      wdk 	int tconst, real_bps;
    404   1.6      wdk 
    405  1.10      wdk #if 0
    406   1.6      wdk 	while (!(zs_read_csr(cs) & ZSRR0_TX_READY))
    407   1.6      wdk 	        {/*nop*/}
    408   1.6      wdk #endif
    409   1.4      wdk 	/* Wait for transmit buffer to empty */
    410   1.6      wdk 	if (bps == 0) {
    411   1.1      wdk 		return (0);
    412   1.6      wdk 	}
    413   1.1      wdk 
    414   1.1      wdk #ifdef	DIAGNOSTIC
    415   1.1      wdk 	if (cs->cs_brg_clk == 0)
    416   1.1      wdk 		panic("zs_set_speed");
    417   1.1      wdk #endif
    418   1.1      wdk 
    419   1.1      wdk 	tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
    420   1.1      wdk 	if (tconst < 0)
    421   1.1      wdk 		return (EINVAL);
    422   1.1      wdk 
    423   1.1      wdk 	/* Convert back to make sure we can do it. */
    424   1.1      wdk 	real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
    425   1.1      wdk 
    426   1.1      wdk 	/* XXX - Allow some tolerance here? */
    427   1.1      wdk #if 0
    428   1.1      wdk 	if (real_bps != bps)
    429   1.1      wdk 		return (EINVAL);
    430   1.1      wdk #endif
    431   1.1      wdk 
    432   1.1      wdk 	cs->cs_preg[12] = tconst;
    433   1.1      wdk 	cs->cs_preg[13] = tconst >> 8;
    434   1.1      wdk 
    435   1.1      wdk 	/* Caller will stuff the pending registers. */
    436   1.1      wdk 	return (0);
    437   1.1      wdk }
    438   1.1      wdk 
    439   1.1      wdk int
    440  1.22  tsutsui zs_set_modes(struct zs_chanstate *cs, int cflag)
    441   1.1      wdk {
    442   1.1      wdk 	int s;
    443   1.1      wdk 
    444   1.1      wdk 	/*
    445   1.1      wdk 	 * Output hardware flow control on the chip is horrendous:
    446   1.1      wdk 	 * if carrier detect drops, the receiver is disabled, and if
    447   1.1      wdk 	 * CTS drops, the transmitter is stoped IN MID CHARACTER!
    448   1.1      wdk 	 * Therefore, NEVER set the HFC bit, and instead use the
    449   1.1      wdk 	 * status interrupt to detect CTS changes.
    450   1.1      wdk 	 */
    451   1.1      wdk 	s = splzs();
    452   1.1      wdk 	cs->cs_rr0_pps = 0;
    453   1.1      wdk 	if ((cflag & (CLOCAL | MDMBUF)) != 0) {
    454   1.1      wdk 		cs->cs_rr0_dcd = 0;
    455   1.1      wdk 		if ((cflag & MDMBUF) == 0)
    456   1.1      wdk 			cs->cs_rr0_pps = ZSRR0_DCD;
    457   1.1      wdk 	} else
    458   1.1      wdk 		cs->cs_rr0_dcd = ZSRR0_DCD;
    459   1.1      wdk 	if ((cflag & CRTSCTS) != 0) {
    460   1.1      wdk 		cs->cs_wr5_dtr = ZSWR5_DTR;
    461   1.1      wdk 		cs->cs_wr5_rts = ZSWR5_RTS;
    462   1.1      wdk 		cs->cs_rr0_cts = ZSRR0_CTS;
    463   1.1      wdk 	} else if ((cflag & MDMBUF) != 0) {
    464   1.1      wdk 		cs->cs_wr5_dtr = 0;
    465   1.1      wdk 		cs->cs_wr5_rts = ZSWR5_DTR;
    466   1.1      wdk 		cs->cs_rr0_cts = ZSRR0_DCD;
    467   1.1      wdk 	} else {
    468   1.1      wdk 		cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
    469   1.1      wdk 		cs->cs_wr5_rts = 0;
    470   1.1      wdk 		cs->cs_rr0_cts = 0;
    471   1.1      wdk 	}
    472   1.1      wdk 	splx(s);
    473   1.1      wdk 
    474   1.1      wdk 	/* Caller will stuff the pending registers. */
    475   1.1      wdk 	return (0);
    476   1.1      wdk }
    477   1.1      wdk 
    478   1.1      wdk 
    479   1.1      wdk /*
    480   1.1      wdk  * Read or write the chip with suitable delays.
    481   1.1      wdk  */
    482   1.1      wdk 
    483  1.22  tsutsui uint8_t
    484  1.22  tsutsui zs_read_reg(struct zs_chanstate *cs, uint8_t reg)
    485   1.1      wdk {
    486  1.22  tsutsui 	uint8_t val;
    487   1.6      wdk 	struct zs_channel *zsc = (struct zs_channel *)cs;
    488   1.1      wdk 
    489   1.6      wdk 	bus_space_write_1(zsc->cs_bustag, zsc->cs_regs, ZS_REG_CSR, reg);
    490   1.1      wdk 	ZS_DELAY();
    491   1.6      wdk 	val = bus_space_read_1(zsc->cs_bustag, zsc->cs_regs, ZS_REG_CSR);
    492   1.1      wdk 	ZS_DELAY();
    493   1.1      wdk 	return val;
    494   1.1      wdk }
    495   1.1      wdk 
    496   1.1      wdk void
    497  1.22  tsutsui zs_write_reg(struct zs_chanstate *cs, uint8_t reg, uint8_t val)
    498   1.1      wdk {
    499   1.6      wdk 	struct zs_channel *zsc = (struct zs_channel *)cs;
    500   1.6      wdk 
    501   1.6      wdk 	bus_space_write_1(zsc->cs_bustag, zsc->cs_regs, ZS_REG_CSR, reg);
    502   1.1      wdk 	ZS_DELAY();
    503   1.6      wdk 	bus_space_write_1(zsc->cs_bustag, zsc->cs_regs, ZS_REG_CSR, val);
    504   1.1      wdk 	ZS_DELAY();
    505   1.1      wdk }
    506   1.1      wdk 
    507  1.22  tsutsui uint8_t
    508  1.22  tsutsui zs_read_csr(struct zs_chanstate *cs)
    509   1.1      wdk {
    510   1.6      wdk 	struct zs_channel *zsc = (struct zs_channel *)cs;
    511  1.22  tsutsui 	uint8_t val;
    512   1.1      wdk 
    513   1.6      wdk 	val = bus_space_read_1(zsc->cs_bustag, zsc->cs_regs, ZS_REG_CSR);
    514   1.1      wdk 	ZS_DELAY();
    515   1.1      wdk 	return val;
    516   1.1      wdk }
    517   1.1      wdk 
    518  1.22  tsutsui void
    519  1.22  tsutsui zs_write_csr(struct zs_chanstate *cs, uint8_t val)
    520   1.1      wdk {
    521   1.6      wdk 	struct zs_channel *zsc = (struct zs_channel *)cs;
    522   1.6      wdk 
    523   1.6      wdk 	bus_space_write_1(zsc->cs_bustag, zsc->cs_regs, ZS_REG_CSR, val);
    524   1.1      wdk 	ZS_DELAY();
    525   1.1      wdk }
    526   1.1      wdk 
    527  1.22  tsutsui uint8_t
    528  1.22  tsutsui zs_read_data(struct zs_chanstate *cs)
    529   1.1      wdk {
    530   1.6      wdk 	struct zs_channel *zsc = (struct zs_channel *)cs;
    531  1.22  tsutsui 	uint8_t val;
    532   1.1      wdk 
    533   1.6      wdk 	val = bus_space_read_1(zsc->cs_bustag, zsc->cs_regs, ZS_REG_DATA);
    534   1.1      wdk 	ZS_DELAY();
    535   1.1      wdk 	return val;
    536   1.1      wdk }
    537   1.1      wdk 
    538  1.22  tsutsui void
    539  1.22  tsutsui zs_write_data(struct zs_chanstate *cs, uint8_t val)
    540   1.1      wdk {
    541   1.6      wdk 	struct zs_channel *zsc = (struct zs_channel *)cs;
    542   1.6      wdk 
    543   1.6      wdk 	bus_space_write_1(zsc->cs_bustag, zsc->cs_regs, ZS_REG_DATA, val);
    544   1.1      wdk 	ZS_DELAY();
    545   1.1      wdk }
    546   1.1      wdk 
    547   1.1      wdk void
    548  1.22  tsutsui zs_abort(struct zs_chanstate *cs)
    549   1.1      wdk {
    550  1.22  tsutsui 
    551  1.10      wdk #if defined(KGDB)
    552  1.10      wdk 	zskgdb(cs);
    553  1.10      wdk #elif defined(DDB)
    554   1.1      wdk 	Debugger();
    555   1.1      wdk #endif
    556   1.1      wdk }
    557   1.1      wdk 
    558   1.7      wdk 
    559   1.7      wdk /*********************************************************/
    560   1.7      wdk /*  Polled character I/O functions for console and KGDB  */
    561   1.7      wdk /*********************************************************/
    562   1.7      wdk 
    563   1.7      wdk struct zschan *
    564  1.22  tsutsui zs_get_chan_addr(int zs_unit, int channel)
    565   1.7      wdk {
    566   1.7      wdk         struct zsdevice *addr;
    567   1.7      wdk         struct zschan *zc;
    568   1.7      wdk 
    569   1.7      wdk         if (zs_unit >= NZS)
    570   1.7      wdk                 return NULL;
    571   1.7      wdk 
    572   1.7      wdk         addr = (struct zsdevice *) ZS0_ADDR;
    573   1.7      wdk 
    574   1.7      wdk         if (channel == 0) {
    575   1.7      wdk                 zc = &addr->zs_chan_a;
    576   1.7      wdk         } else {
    577   1.7      wdk                 zc = &addr->zs_chan_b;
    578   1.7      wdk         }
    579   1.7      wdk         return (zc);
    580   1.7      wdk }
    581   1.7      wdk 
    582   1.1      wdk int
    583  1.22  tsutsui zs_getc(void *arg)
    584   1.1      wdk {
    585  1.22  tsutsui 	volatile struct zschan *zc = arg;
    586  1.22  tsutsui 	int s, c;
    587  1.22  tsutsui 	uint8_t rr0;
    588   1.1      wdk 
    589   1.1      wdk 	s = splhigh();
    590   1.1      wdk 	/* Wait for a character to arrive. */
    591   1.1      wdk 	do {
    592   1.1      wdk 		rr0 = zc->zc_csr;
    593   1.1      wdk 		ZS_DELAY();
    594   1.1      wdk 	} while ((rr0 & ZSRR0_RX_READY) == 0);
    595   1.1      wdk 
    596   1.1      wdk 	c = zc->zc_data;
    597   1.1      wdk 	ZS_DELAY();
    598   1.1      wdk 	splx(s);
    599   1.1      wdk 
    600   1.1      wdk 	return (c);
    601   1.1      wdk }
    602   1.1      wdk 
    603   1.1      wdk /*
    604   1.1      wdk  * Polled output char.
    605   1.1      wdk  */
    606   1.7      wdk void
    607  1.22  tsutsui zs_putc(void *arg, int c)
    608   1.1      wdk {
    609  1.22  tsutsui 	volatile struct zschan *zc = arg;
    610  1.22  tsutsui 	int s;
    611  1.22  tsutsui 	uint8_t rr0;
    612   1.1      wdk 
    613   1.1      wdk 	s = splhigh();
    614   1.1      wdk 	/* Wait for transmitter to become ready. */
    615   1.1      wdk 	do {
    616   1.1      wdk 		rr0 = zc->zc_csr;
    617   1.1      wdk 		ZS_DELAY();
    618   1.1      wdk 	} while ((rr0 & ZSRR0_TX_READY) == 0);
    619   1.1      wdk 
    620   1.1      wdk 	zc->zc_data = c;
    621   1.6      wdk 	wbflush();
    622   1.1      wdk 	ZS_DELAY();
    623   1.1      wdk 	splx(s);
    624   1.1      wdk }
    625   1.1      wdk 
    626   1.7      wdk /***************************************************************/
    627   1.1      wdk 
    628  1.22  tsutsui static void zscnprobe(struct consdev *);
    629  1.22  tsutsui static void zscninit(struct consdev *);
    630  1.22  tsutsui static int  zscngetc(dev_t);
    631  1.22  tsutsui static void zscnputc(dev_t, int);
    632  1.22  tsutsui static void zscnpollc(dev_t, int);
    633   1.1      wdk 
    634   1.3      wdk static int  cons_port;
    635   1.1      wdk 
    636   1.1      wdk struct consdev consdev_zs = {
    637   1.1      wdk 	zscnprobe,
    638   1.1      wdk 	zscninit,
    639   1.1      wdk 	zscngetc,
    640   1.1      wdk 	zscnputc,
    641   1.1      wdk 	zscnpollc
    642   1.1      wdk };
    643   1.1      wdk 
    644   1.1      wdk void
    645  1.22  tsutsui zscnprobe(struct consdev *cn)
    646   1.1      wdk {
    647   1.1      wdk }
    648   1.1      wdk 
    649   1.1      wdk void
    650  1.22  tsutsui zscninit(struct consdev *cn)
    651   1.1      wdk {
    652  1.12  gehenna 	extern const struct cdevsw zstty_cdevsw;
    653  1.12  gehenna 
    654   1.3      wdk 	cons_port = prom_getconsole();
    655  1.12  gehenna 	cn->cn_dev = makedev(cdevsw_lookup_major(&zstty_cdevsw), cons_port);
    656   1.1      wdk 	cn->cn_pri = CN_REMOTE;
    657   1.1      wdk 	zs_hwflags[0][cons_port] = ZS_HWFLAG_CONSOLE;
    658   1.1      wdk }
    659   1.1      wdk 
    660   1.1      wdk int
    661  1.22  tsutsui zscngetc(dev_t dev)
    662   1.1      wdk {
    663   1.1      wdk 	struct zschan *zs;
    664   1.1      wdk 
    665   1.1      wdk 	zs = zs_get_chan_addr(0, cons_port);
    666   1.1      wdk 	return zs_getc(zs);
    667   1.1      wdk }
    668   1.1      wdk 
    669   1.1      wdk void
    670  1.22  tsutsui zscnputc(dev_t dev, int c)
    671   1.1      wdk {
    672   1.1      wdk 	struct zschan *zs;
    673   1.1      wdk 
    674   1.1      wdk 	zs = zs_get_chan_addr(0, cons_port);
    675   1.1      wdk 	zs_putc(zs, c);
    676   1.1      wdk }
    677   1.1      wdk 
    678   1.1      wdk void
    679  1.22  tsutsui zscnpollc(dev_t dev, int on)
    680   1.1      wdk {
    681   1.1      wdk }
    682