lpt_pccreg.h revision 1.1.2.1 1 1.1.2.1 scw /* $NetBSD: lpt_pccreg.h,v 1.1.2.1 1999/01/30 21:58:42 scw Exp $ */
2 1.1.2.1 scw
3 1.1.2.1 scw /*-
4 1.1.2.1 scw * Copyright (c) 1999 The NetBSD Foundation, Inc.
5 1.1.2.1 scw * All rights reserved.
6 1.1.2.1 scw *
7 1.1.2.1 scw * This code is derived from software contributed to The NetBSD Foundation
8 1.1.2.1 scw * by Steve C. Woodford.
9 1.1.2.1 scw *
10 1.1.2.1 scw * Redistribution and use in source and binary forms, with or without
11 1.1.2.1 scw * modification, are permitted provided that the following conditions
12 1.1.2.1 scw * are met:
13 1.1.2.1 scw * 1. Redistributions of source code must retain the above copyright
14 1.1.2.1 scw * notice, this list of conditions and the following disclaimer.
15 1.1.2.1 scw * 2. Redistributions in binary form must reproduce the above copyright
16 1.1.2.1 scw * notice, this list of conditions and the following disclaimer in the
17 1.1.2.1 scw * documentation and/or other materials provided with the distribution.
18 1.1.2.1 scw * 3. All advertising materials mentioning features or use of this software
19 1.1.2.1 scw * must display the following acknowledgement:
20 1.1.2.1 scw * This product includes software developed by the NetBSD
21 1.1.2.1 scw * Foundation, Inc. and its contributors.
22 1.1.2.1 scw * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1.2.1 scw * contributors may be used to endorse or promote products derived
24 1.1.2.1 scw * from this software without specific prior written permission.
25 1.1.2.1 scw *
26 1.1.2.1 scw * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1.2.1 scw * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1.2.1 scw * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1.2.1 scw * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1.2.1 scw * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1.2.1 scw * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1.2.1 scw * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1.2.1 scw * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1.2.1 scw * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1.2.1 scw * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1.2.1 scw * POSSIBILITY OF SUCH DAMAGE.
37 1.1.2.1 scw */
38 1.1.2.1 scw
39 1.1.2.1 scw /*
40 1.1.2.1 scw * MVME147 Parallel Port Register Definitions
41 1.1.2.1 scw */
42 1.1.2.1 scw
43 1.1.2.1 scw /*
44 1.1.2.1 scw * The mvme147's PCC chip has two status/control registers for the
45 1.1.2.1 scw * printer port:
46 1.1.2.1 scw *
47 1.1.2.1 scw * sys_pcc->pr_int Printer Interrupt Control Register
48 1.1.2.1 scw * 0 - 2 Interrupt Level
49 1.1.2.1 scw * 3 Interrupt Enable
50 1.1.2.1 scw * 4 ACK Polarity. If set, falling edge of ACK generates
51 1.1.2.1 scw * the interrupt. If clear, rising edge of ACK generates
52 1.1.2.1 scw * the interrupt.
53 1.1.2.1 scw * 5 Indicates an ACK interrupt in progress. Cleared by
54 1.1.2.1 scw * writing a one, or disabling lpt interrupts.
55 1.1.2.1 scw * 6 Indicates a FAULT interrupt. Set on falling edge
56 1.1.2.1 scw * of printer's fault signal. Cleared by writing a one.
57 1.1.2.1 scw * 7 Printer Interrupt in progress. Basically just the
58 1.1.2.1 scw * logical OR of bits 5 and 6.
59 1.1.2.1 scw */
60 1.1.2.1 scw #define LPI_ENABLE (1 << 3)
61 1.1.2.1 scw #define LPI_ACKPOL (1 << 4)
62 1.1.2.1 scw #define LPI_ACKINT (1 << 5)
63 1.1.2.1 scw #define LPI_FAULTINT (1 << 6)
64 1.1.2.1 scw #define LPI_INTERRUPT (1 << 7)
65 1.1.2.1 scw
66 1.1.2.1 scw /*
67 1.1.2.1 scw * sys_pcc->pr_cr Printer Control Register
68 1.1.2.1 scw * 0 Selects auto or manual strobe mode. When low, strobe
69 1.1.2.1 scw * is automatically generated by a write to the printer
70 1.1.2.1 scw * data register. When set, strobe must be generated
71 1.1.2.1 scw * manually using bit 2 of this register.
72 1.1.2.1 scw * 1 Controls strobe timing in auto mode. When low, strobe
73 1.1.2.1 scw * time is 6.4uS. When high, strobe time is 1.6uS.
74 1.1.2.1 scw * 2 Controls strobe in manual mode.
75 1.1.2.1 scw * 3 Control Input Prime signal. When set, Input Prime
76 1.1.2.1 scw * is activated.
77 1.1.2.1 scw *
78 1.1.2.1 scw * Two other registers which are not addressed via the global PCC structure,
79 1.1.2.1 scw * live at 0xfffe2800. This address is virtualised and passed to the driver
80 1.1.2.1 scw * in the pcc_attach_args structure:
81 1.1.2.1 scw */
82 1.1.2.1 scw #define LPC_STROBE_MODE (1 << 0)
83 1.1.2.1 scw #define LPC_FAST_STROBE (1 << 1)
84 1.1.2.1 scw #define LPC_STROBE (1 << 2)
85 1.1.2.1 scw #define LPC_INPUT_PRIME (1 << 3)
86 1.1.2.1 scw
87 1.1.2.1 scw /*
88 1.1.2.1 scw * Union of data and status registers. Write to access the data register.
89 1.1.2.1 scw * Read to access the status register.
90 1.1.2.1 scw */
91 1.1.2.1 scw union lpt_regs {
92 1.1.2.1 scw volatile u_char pr_data; /* Write only data register */
93 1.1.2.1 scw volatile u_char pr_status; /* Read only status register */
94 1.1.2.1 scw };
95 1.1.2.1 scw
96 1.1.2.1 scw /*
97 1.1.2.1 scw * Access macros for the status register
98 1.1.2.1 scw */
99 1.1.2.1 scw #define LPS_BUSY (1 << 3)
100 1.1.2.1 scw #define LPS_PAPER_EMPTY (1 << 4)
101 1.1.2.1 scw #define LPS_SELECT (1 << 5)
102 1.1.2.1 scw #define LPS_FAULT (1 << 6)
103 1.1.2.1 scw #define LPS_ACK (1 << 7)
104 1.1.2.1 scw
105