1 1.11 chuck /* $NetBSD: pccreg.h,v 1.11 2011/02/01 20:19:31 chuck Exp $ */ 2 1.1 chuck 3 1.1 chuck /* 4 1.1 chuck * Copyright (c) 1995 Charles D. Cranor 5 1.1 chuck * All rights reserved. 6 1.1 chuck * 7 1.1 chuck * Redistribution and use in source and binary forms, with or without 8 1.1 chuck * modification, are permitted provided that the following conditions 9 1.1 chuck * are met: 10 1.1 chuck * 1. Redistributions of source code must retain the above copyright 11 1.1 chuck * notice, this list of conditions and the following disclaimer. 12 1.1 chuck * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 chuck * notice, this list of conditions and the following disclaimer in the 14 1.1 chuck * documentation and/or other materials provided with the distribution. 15 1.1 chuck * 16 1.1 chuck * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 17 1.1 chuck * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 18 1.1 chuck * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 19 1.1 chuck * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 20 1.1 chuck * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 21 1.1 chuck * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 22 1.1 chuck * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 23 1.1 chuck * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 24 1.1 chuck * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 25 1.1 chuck * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 26 1.1 chuck */ 27 1.1 chuck 28 1.1 chuck /* 29 1.6 scw * peripheral channel controller on mvme147 30 1.1 chuck */ 31 1.6 scw #ifndef __MVME68K_PCCREG_H 32 1.6 scw #define __MVME68K_PCCREG_H 33 1.1 chuck 34 1.6 scw /* 35 1.6 scw * Offsets to the MVME147's onboard device registers. 36 1.6 scw * (Relative to the bus_space_tag_t passed in from 'mainbus') 37 1.6 scw */ 38 1.9 scw #define PCC_LE_OFF 0x0800 /* offset of LANCE ethernet chip */ 39 1.9 scw #define PCC_VME_OFF 0x1000 /* offset of VME chip */ 40 1.9 scw #define PCC_LPT_OFF 0x1800 /* offset of parallel port register */ 41 1.9 scw #define PCC_ZS0_OFF 0x2000 /* offset of first 8530 UART */ 42 1.9 scw #define PCC_ZS1_OFF 0x2800 /* offset of second 8530 UART */ 43 1.9 scw #define PCC_WDSC_OFF 0x3000 /* offset of 33c93 SCSI chip */ 44 1.3 chuck 45 1.1 chuck /* 46 1.6 scw * This is needed to figure out the boot device. 47 1.6 scw * (The physical address of the boot device's registers are passed in 48 1.6 scw * from the Boot ROM) 49 1.6 scw */ 50 1.6 scw #define PCC_PADDR(off) ((void *)(0xfffe0000u + (off))) 51 1.6 scw 52 1.6 scw /* 53 1.6 scw * The PCC chip's own registers. These are 8-bits wide, unless 54 1.6 scw * otherwise indicated. 55 1.6 scw */ 56 1.6 scw #define PCCREG_DMA_TABLE_ADDR 0x00 /* DMA table address (32-bit) */ 57 1.6 scw #define PCCREG_DMA_DATA_ADDR 0x04 /* DMA data address (32-bit) */ 58 1.6 scw #define PCCREG_DMA_BYTE_COUNT 0x08 /* DMA byte count (32-bit) */ 59 1.6 scw #define PCCREG_DMA_DATA_HOLD 0x0c /* DMA data hold register (32-bit) */ 60 1.6 scw #define PCCREG_TMR1_PRELOAD 0x10 /* Timer1 preload (16-bit) */ 61 1.6 scw #define PCCREG_TMR1_COUNT 0x12 /* Timer1 count (16-bit) */ 62 1.6 scw #define PCCREG_TMR2_PRELOAD 0x14 /* Timer2 preload (16-bit) */ 63 1.6 scw #define PCCREG_TMR2_COUNT 0x16 /* Timer2 count (16-bit) */ 64 1.6 scw #define PCCREG_TMR1_INTR_CTRL 0x18 /* Timer1 interrupt ctrl */ 65 1.6 scw #define PCCREG_TMR1_CONTROL 0x19 /* Timer1 ctrl reg */ 66 1.6 scw #define PCCREG_TMR2_INTR_CTRL 0x1a /* Timer2 interrupt ctrl */ 67 1.6 scw #define PCCREG_TMR2_CONTROL 0x1b /* Timer2 ctrl reg */ 68 1.6 scw #define PCCREG_ACFAIL_INTR_CTRL 0x1c /* ACFAIL intr reg */ 69 1.6 scw #define PCCREG_WDOG_INTR_CTRL 0x1d /* Watchdog intr reg */ 70 1.6 scw #define PCCREG_PRNT_INTR_CTRL 0x1e /* Printer intr reg */ 71 1.6 scw #define PCCREG_PRNT_CONTROL 0x1f /* Printer ctrl */ 72 1.6 scw #define PCCREG_DMA_INTR_CTRL 0x20 /* DMA interrupt control */ 73 1.6 scw #define PCCREG_DMA_CONTROL 0x21 /* DMA csr */ 74 1.6 scw #define PCCREG_BUSERR_INTR_CTRL 0x22 /* Bus error interrupt */ 75 1.6 scw #define PCCREG_DMA_STATUS 0x23 /* DMA status register */ 76 1.6 scw #define PCCREG_ABORT_INTR_CTRL 0x24 /* ABORT interrupt control reg */ 77 1.6 scw #define PCCREG_TABLE_ADDR_FC 0x25 /* Table address function code reg */ 78 1.6 scw #define PCCREG_SERIAL_INTR_CTRL 0x26 /* Serial interrupt reg */ 79 1.6 scw #define PCCREG_GENERAL_CONTROL 0x27 /* General control register */ 80 1.6 scw #define PCCREG_LANCE_INTR_CTRL 0x28 /* Ethernet interrupt */ 81 1.6 scw #define PCCREG_GENERAL_STATUS 0x29 /* General status */ 82 1.6 scw #define PCCREG_SCSI_INTR_CTRL 0x2a /* SCSI interrupt reg */ 83 1.6 scw #define PCCREG_SLAVE_BASE_ADDR 0x2b /* Slave base addr reg */ 84 1.6 scw #define PCCREG_SOFT1_INTR_CTRL 0x2c /* Software interrupt #1 cr */ 85 1.6 scw #define PCCREG_VECTOR_BASE 0x2d /* Interrupt base vector register */ 86 1.6 scw #define PCCREG_SOFT2_INTR_CTRL 0x2e /* Software interrupt #2 cr */ 87 1.6 scw #define PCCREG_REVISION 0x2f /* Revision level */ 88 1.6 scw 89 1.6 scw #define PCCREG_SIZE 0x30 90 1.6 scw 91 1.6 scw /* 92 1.6 scw * Convenience macros for reading the PCC chip's registers 93 1.6 scw * through bus_space. 94 1.6 scw */ 95 1.6 scw #define pcc_reg_read(sc,r) \ 96 1.6 scw bus_space_read_1((sc)->sc_bust, (sc)->sc_bush, (r)) 97 1.6 scw #define pcc_reg_read16(sc,r) \ 98 1.6 scw bus_space_read_2((sc)->sc_bust, (sc)->sc_bush, (r)) 99 1.6 scw #define pcc_reg_read32(sc,r) \ 100 1.6 scw bus_space_read_4((sc)->sc_bust, (sc)->sc_bush, (r)) 101 1.6 scw #define pcc_reg_write(sc,r,v) \ 102 1.6 scw bus_space_write_1((sc)->sc_bust, (sc)->sc_bush, (r), (v)) 103 1.6 scw #define pcc_reg_write16(sc,r,v) \ 104 1.6 scw bus_space_write_2((sc)->sc_bust, (sc)->sc_bush, (r), (v)) 105 1.6 scw #define pcc_reg_write32(sc,r,v) \ 106 1.6 scw bus_space_write_4((sc)->sc_bust, (sc)->sc_bush, (r), (v)) 107 1.1 chuck 108 1.1 chuck 109 1.1 chuck /* 110 1.5 thorpej * we lock off our interrupt vector at 0x40. 111 1.1 chuck */ 112 1.1 chuck 113 1.6 scw #define PCC_VECBASE 0x40 114 1.6 scw #define PCC_NVEC 12 115 1.1 chuck 116 1.1 chuck /* 117 1.1 chuck * vectors we use 118 1.1 chuck */ 119 1.1 chuck 120 1.1 chuck #define PCCV_ACFAIL 0 121 1.1 chuck #define PCCV_BERR 1 122 1.1 chuck #define PCCV_ABORT 2 123 1.1 chuck #define PCCV_ZS 3 124 1.1 chuck #define PCCV_LE 4 125 1.6 scw #define PCCV_SCSI 5 126 1.6 scw #define PCCV_DMA 6 127 1.1 chuck #define PCCV_PRINTER 7 128 1.1 chuck #define PCCV_TIMER1 8 129 1.1 chuck #define PCCV_TIMER2 9 130 1.1 chuck #define PCCV_SOFT1 10 131 1.1 chuck #define PCCV_SOFT2 11 132 1.1 chuck 133 1.1 chuck /* 134 1.1 chuck * enable interrupt 135 1.1 chuck */ 136 1.1 chuck 137 1.2 chuck #define PCC_ICLEAR 0x80 138 1.1 chuck #define PCC_IENABLE 0x08 139 1.1 chuck 140 1.1 chuck /* 141 1.1 chuck * interrupt mask 142 1.1 chuck */ 143 1.1 chuck 144 1.1 chuck #define PCC_IMASK 0x7 145 1.1 chuck 146 1.1 chuck /* 147 1.1 chuck * clock/timer 148 1.1 chuck */ 149 1.1 chuck 150 1.8 scw #define PCC_TIMERACK 0x80 /* ack intr */ 151 1.8 scw #define PCC_TIMERCLEAR 0x0 /* reset and clear timer */ 152 1.8 scw #define PCC_TIMERENABLE 0x1 /* Enable clock */ 153 1.8 scw #define PCC_TIMERSTOP 0x3 /* stop clock, but don't clear it */ 154 1.8 scw #define PCC_TIMERSTART 0x7 /* start timer */ 155 1.8 scw #define PCC_TIMEROVFLSHIFT 4 156 1.5 thorpej 157 1.10 tsutsui #define PCC_TIMERFREQ 160000 158 1.10 tsutsui #define pcc_timer_hz2lim(hz) (0x10000 - (PCC_TIMERFREQ/(hz))) 159 1.10 tsutsui #define pcc_timer_us2lim(us) (0x10000 - (PCC_TIMERFREQ/(1000000/(us)))) 160 1.1 chuck 161 1.1 chuck /* 162 1.1 chuck * serial control 163 1.1 chuck */ 164 1.1 chuck 165 1.1 chuck #define PCC_ZSEXTERN 0x10 /* let PCC supply vector */ 166 1.3 chuck 167 1.3 chuck /* 168 1.3 chuck * abort switch 169 1.3 chuck */ 170 1.3 chuck 171 1.3 chuck #define PCC_ABORT_IEN 0x08 /* enable interrupt */ 172 1.3 chuck #define PCC_ABORT_ABS 0x40 /* current state of switch */ 173 1.3 chuck #define PCC_ABORT_ACK 0x80 /* interrupt active; write to ack */ 174 1.3 chuck 175 1.3 chuck /* 176 1.3 chuck * general control register 177 1.3 chuck */ 178 1.3 chuck 179 1.3 chuck #define PCC_GENCR_IEN 0x10 /* global interrupt enable */ 180 1.7 scw 181 1.7 scw /* 182 1.7 scw * slave base address register 183 1.7 scw */ 184 1.7 scw #define PCC_SLAVE_BASE_MASK (0x01fu) 185 1.6 scw 186 1.6 scw #endif /* __MVME68K_PCCREG_H */ 187