Home | History | Annotate | Line # | Download | only in dev
sbic.c revision 1.5.8.1
      1  1.5.8.1    bouyer /*	$NetBSD: sbic.c,v 1.5.8.1 1997/07/01 17:34:10 bouyer Exp $	*/
      2      1.1     chuck 
      3      1.1     chuck /*
      4      1.1     chuck  * Changes Copyright (c) 1996 Steve Woodford
      5      1.1     chuck  * Original Copyright (c) 1994 Christian E. Hopps
      6      1.1     chuck  * Copyright (c) 1990 The Regents of the University of California.
      7      1.1     chuck  * All rights reserved.
      8      1.1     chuck  *
      9      1.1     chuck  * This code is derived from software contributed to Berkeley by
     10      1.1     chuck  * Van Jacobson of Lawrence Berkeley Laboratory.
     11      1.1     chuck  *
     12      1.1     chuck  * Redistribution and use in source and binary forms, with or without
     13      1.1     chuck  * modification, are permitted provided that the following conditions
     14      1.1     chuck  * are met:
     15      1.1     chuck  * 1. Redistributions of source code must retain the above copyright
     16      1.1     chuck  *    notice, this list of conditions and the following disclaimer.
     17      1.1     chuck  * 2. Redistributions in binary form must reproduce the above copyright
     18      1.1     chuck  *    notice, this list of conditions and the following disclaimer in the
     19      1.1     chuck  *    documentation and/or other materials provided with the distribution.
     20      1.1     chuck  * 3. All advertising materials mentioning features or use of this software
     21      1.1     chuck  *    must display the following acknowledgement:
     22      1.1     chuck  *  This product includes software developed by the University of
     23      1.1     chuck  *  California, Berkeley and its contributors.
     24      1.1     chuck  * 4. Neither the name of the University nor the names of its contributors
     25      1.1     chuck  *    may be used to endorse or promote products derived from this software
     26      1.1     chuck  *    without specific prior written permission.
     27      1.1     chuck  *
     28      1.1     chuck  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     29      1.1     chuck  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     30      1.1     chuck  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     31      1.1     chuck  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     32      1.1     chuck  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     33      1.1     chuck  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     34      1.1     chuck  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     35      1.1     chuck  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     36      1.1     chuck  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     37      1.1     chuck  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     38      1.1     chuck  * SUCH DAMAGE.
     39      1.1     chuck  *
     40      1.1     chuck  *  @(#)scsi.c  7.5 (Berkeley) 5/4/91
     41      1.1     chuck  */
     42      1.1     chuck 
     43      1.1     chuck /*
     44      1.1     chuck  * Steve Woodford (SCW), Apr, 1996
     45      1.1     chuck  * MVME147S WD33C93 Scsi Bus Interface Controller driver,
     46      1.1     chuck  *
     47      1.1     chuck  * Basically a de-loused and tidied up version of the Amiga AMD 33C93 driver.
     48      1.1     chuck  *
     49      1.1     chuck  * The original driver used features which required at least a WD33C93A
     50      1.1     chuck  * chip. The '147 has the original WD33C93 chip (no 'A' suffix).
     51      1.1     chuck  *
     52      1.1     chuck  * This version of the driver is pretty well generic, so should work with
     53      1.1     chuck  * any flavour of WD33C93 chip.
     54      1.1     chuck  */
     55      1.1     chuck 
     56      1.1     chuck #include <sys/param.h>
     57      1.1     chuck #include <sys/systm.h>
     58      1.1     chuck #include <sys/device.h>
     59      1.1     chuck #include <sys/kernel.h> /* For hz */
     60      1.1     chuck #include <sys/disklabel.h>
     61      1.1     chuck #include <sys/dkstat.h>
     62      1.1     chuck #include <sys/buf.h>
     63  1.5.8.1    bouyer #include <dev/scsipi/scsi_all.h>
     64  1.5.8.1    bouyer #include <dev/scsipi/scsipi_all.h>
     65  1.5.8.1    bouyer #include <dev/scsipi/scsiconf.h>
     66      1.1     chuck #include <vm/vm.h>
     67      1.1     chuck #include <vm/vm_kern.h>
     68      1.1     chuck #include <vm/vm_page.h>
     69      1.1     chuck #include <vm/pmap.h>
     70      1.1     chuck #include <machine/pmap.h>
     71      1.1     chuck #include <mvme68k/mvme68k/isr.h>
     72      1.1     chuck #include <mvme68k/dev/dmavar.h>
     73      1.1     chuck #include <mvme68k/dev/sbicreg.h>
     74      1.1     chuck #include <mvme68k/dev/sbicvar.h>
     75      1.1     chuck 
     76      1.1     chuck 
     77      1.1     chuck /*
     78      1.1     chuck  * Since I can't find this in any other header files
     79      1.1     chuck  */
     80      1.1     chuck #define SCSI_PHASE(reg) (reg&0x07)
     81      1.1     chuck 
     82      1.1     chuck /*
     83      1.1     chuck  * SCSI delays
     84      1.1     chuck  * In u-seconds, primarily for state changes on the SPC.
     85      1.1     chuck  */
     86      1.1     chuck #define SBIC_CMD_WAIT   50000   /* wait per step of 'immediate' cmds */
     87      1.1     chuck #define SBIC_DATA_WAIT  50000   /* wait per data in/out step */
     88      1.1     chuck #define SBIC_INIT_WAIT  50000   /* wait per step (both) during init */
     89      1.1     chuck 
     90      1.1     chuck /*
     91      1.1     chuck  * Convenience macro for waiting for a particular sbic event
     92      1.1     chuck  */
     93      1.1     chuck #define SBIC_WAIT(regs, until, timeo) sbicwait(regs, until, timeo, __LINE__)
     94      1.1     chuck 
     95      1.1     chuck extern u_int kvtop();
     96      1.1     chuck 
     97      1.1     chuck int     sbicicmd            __P((struct sbic_softc *, void *, int, void *, int));
     98  1.5.8.1    bouyer int     sbicgo              __P((struct sbic_softc *, struct scsipi_xfer *));
     99  1.5.8.1    bouyer int     sbicdmaok           __P((struct sbic_softc *, struct scsipi_xfer *));
    100      1.1     chuck int     sbicwait            __P((sbic_regmap_p, u_char, int , int));
    101      1.1     chuck int     sbiccheckdmap       __P((void *, u_long, u_long));
    102      1.1     chuck u_char  sbicselectbus       __P((struct sbic_softc *));
    103      1.1     chuck int     sbicxfout           __P((sbic_regmap_p, int, void *));
    104      1.1     chuck int     sbicxfin            __P((sbic_regmap_p, int, void *));
    105      1.1     chuck int     sbicfromscsiperiod  __P((struct sbic_softc *, int));
    106      1.1     chuck int     sbictoscsiperiod    __P((struct sbic_softc *, int));
    107      1.1     chuck int     sbicintr            __P((struct sbic_softc *));
    108      1.1     chuck int     sbicpoll            __P((struct sbic_softc *));
    109      1.1     chuck int     sbicnextstate       __P((struct sbic_softc *, u_char, u_char));
    110      1.1     chuck int     sbicmsgin           __P((struct sbic_softc *));
    111      1.1     chuck int     sbicabort           __P((struct sbic_softc *, char *));
    112      1.1     chuck void    sbicxfdone          __P((struct sbic_softc *));
    113      1.1     chuck void    sbicerror           __P((struct sbic_softc *,u_char));
    114      1.1     chuck void    sbicreset           __P((struct sbic_softc *));
    115      1.1     chuck void    sbic_scsidone       __P((struct sbic_acb *, int));
    116      1.1     chuck void    sbic_sched          __P((struct sbic_softc *));
    117      1.1     chuck void    sbic_save_ptrs      __P((struct sbic_softc *));
    118      1.1     chuck void    sbic_load_ptrs      __P((struct sbic_softc *));
    119      1.1     chuck 
    120      1.1     chuck /*
    121      1.1     chuck  * Synch xfer parameters, and timing conversions
    122      1.1     chuck  */
    123      1.1     chuck int     sbic_min_period = SBIC_SYN_MIN_PERIOD;  /* in cycles = f(ICLK,FSn) */
    124      1.1     chuck int     sbic_max_offset = SBIC_SYN_MAX_OFFSET;  /* pure number */
    125      1.1     chuck int     sbic_cmd_wait   = SBIC_CMD_WAIT;
    126      1.1     chuck int     sbic_data_wait  = SBIC_DATA_WAIT;
    127      1.1     chuck int     sbic_init_wait  = SBIC_INIT_WAIT;
    128      1.1     chuck 
    129      1.1     chuck /*
    130      1.1     chuck  * was broken before.. now if you want this you get it for all drives
    131      1.1     chuck  * on sbic controllers.
    132      1.1     chuck  */
    133      1.1     chuck u_char  sbic_inhibit_sync[8];
    134      1.1     chuck int     sbic_enable_reselect     = 1;   /* Allow Disconnect / Reselect */
    135      1.1     chuck int     sbic_no_dma              = 0;   /* Use PIO transfers instead of DMA */
    136      1.1     chuck int     sbic_parallel_operations = 1;   /* Allow command queues */
    137      1.1     chuck 
    138      1.1     chuck /*
    139      1.1     chuck  * Some useful stuff for debugging purposes
    140      1.1     chuck  */
    141      1.1     chuck #ifdef DEBUG
    142      1.1     chuck int     sbicdma_ops     = 0;    /* total DMA operations */
    143      1.1     chuck int     sbicdma_hits    = 0;    /* number of DMA chains that were contiguous */
    144      1.1     chuck int     sbicdma_misses  = 0;    /* number of DMA chains that were not contiguous */
    145      1.1     chuck int     sbicdma_saves   = 0;
    146      1.1     chuck 
    147      1.5  christos #define QPRINTF(a) if (sbic_debug > 1) printf a
    148      1.1     chuck 
    149      1.1     chuck int     sbic_debug      = 0;    /* Debug all chip related things */
    150      1.1     chuck int     sync_debug      = 0;    /* Debug all Synchronous Scsi related things */
    151      1.1     chuck int     reselect_debug  = 0;    /* Debug all reselection related things */
    152      1.1     chuck int     report_sense    = 0;    /* Always print Sense information */
    153      1.1     chuck int     data_pointer_debug = 0; /* Debug Data Pointer related things */
    154      1.1     chuck 
    155      1.1     chuck void    sbictimeout __P((struct sbic_softc *dev));
    156      1.1     chuck 
    157      1.1     chuck #else
    158      1.1     chuck #define QPRINTF(a)  /* */
    159      1.1     chuck #endif
    160      1.1     chuck 
    161      1.1     chuck 
    162      1.1     chuck /*
    163      1.1     chuck  * default minphys routine for sbic based controllers
    164      1.1     chuck  */
    165      1.1     chuck void
    166      1.1     chuck sbic_minphys(bp)
    167      1.1     chuck     struct buf *bp;
    168      1.1     chuck {
    169      1.1     chuck     /*
    170      1.1     chuck      * No max transfer at this level.
    171      1.1     chuck      */
    172      1.1     chuck     minphys(bp);
    173      1.1     chuck }
    174      1.1     chuck 
    175      1.1     chuck 
    176      1.1     chuck /*
    177      1.1     chuck  * Save DMA pointers.  Take into account partial transfer. Shut down DMA.
    178      1.1     chuck  */
    179      1.1     chuck void
    180      1.1     chuck sbic_save_ptrs(dev)
    181      1.1     chuck     struct sbic_softc   *dev;
    182      1.1     chuck {
    183      1.1     chuck     sbic_regmap_p       regs;
    184      1.1     chuck     struct sbic_acb*    acb;
    185      1.1     chuck     int                 count,
    186      1.1     chuck                         asr,
    187      1.1     chuck                         s;
    188      1.1     chuck 
    189      1.1     chuck     /*
    190      1.1     chuck      * Only need to save pointers if DMA was active...
    191      1.1     chuck      */
    192      1.1     chuck     if ( dev->sc_cur == NULL || (dev->sc_flags & SBICF_INDMA) == 0 )
    193      1.1     chuck         return;
    194      1.1     chuck 
    195      1.1     chuck     regs = dev->sc_sbicp;
    196      1.1     chuck 
    197      1.1     chuck     s = splbio();
    198      1.1     chuck 
    199      1.1     chuck     /*
    200      1.1     chuck      * Wait until WD chip is idle
    201      1.1     chuck      */
    202      1.1     chuck     do {
    203      1.1     chuck         GET_SBIC_asr(regs, asr);
    204      1.1     chuck         if( asr & SBIC_ASR_DBR ) {
    205      1.5  christos             printf("sbic_save_ptrs: asr %02x canceled!\n", asr);
    206      1.1     chuck             splx(s);
    207      1.1     chuck             return;
    208      1.1     chuck         }
    209      1.1     chuck     } while( asr & (SBIC_ASR_BSY|SBIC_ASR_CIP) );
    210      1.1     chuck 
    211      1.1     chuck 
    212      1.1     chuck     /*
    213      1.1     chuck      * Save important state.
    214      1.1     chuck      * must be done before dmastop
    215      1.1     chuck      */
    216      1.1     chuck     acb            = dev->sc_nexus;
    217      1.1     chuck     acb->sc_dmacmd = dev->sc_dmacmd;
    218      1.1     chuck 
    219      1.1     chuck     /*
    220      1.1     chuck      * Fetch the residual count
    221      1.1     chuck      */
    222      1.1     chuck     SBIC_TC_GET(regs, count);
    223      1.1     chuck 
    224      1.1     chuck     /*
    225      1.1     chuck      * Shut down DMA
    226      1.1     chuck      */
    227      1.1     chuck     dev->sc_dmastop(dev);
    228      1.1     chuck 
    229      1.1     chuck     /*
    230      1.1     chuck      * No longer in DMA
    231      1.1     chuck      */
    232      1.1     chuck     dev->sc_flags &= ~SBICF_INDMA;
    233      1.1     chuck 
    234      1.1     chuck     /*
    235      1.1     chuck      * Ensure the WD chip is back in polled I/O mode, with nothing to
    236      1.1     chuck      * transfer.
    237      1.1     chuck      */
    238      1.1     chuck     SBIC_TC_PUT(regs, 0);
    239      1.1     chuck     SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
    240      1.1     chuck 
    241      1.1     chuck     /*
    242      1.1     chuck      * Update current count...
    243      1.1     chuck      */
    244      1.1     chuck     acb->sc_tcnt = count;
    245      1.1     chuck 
    246      1.1     chuck     /*
    247      1.1     chuck      * Work out how many bytes were actually transferred
    248      1.1     chuck      */
    249      1.1     chuck     count        = dev->sc_tcnt - count;
    250      1.1     chuck     dev->sc_tcnt = acb->sc_tcnt;
    251      1.1     chuck 
    252      1.1     chuck     /*
    253      1.1     chuck      * Fixup partial xfers
    254      1.1     chuck      */
    255      1.1     chuck     acb->sc_kv.dc_addr  += count;
    256      1.1     chuck     acb->sc_kv.dc_count -= count;
    257      1.1     chuck     acb->sc_pa.dc_addr  += count;
    258      1.1     chuck     acb->sc_pa.dc_count -= count >> 1;
    259      1.1     chuck 
    260      1.1     chuck #ifdef DEBUG
    261      1.1     chuck     if ( data_pointer_debug )
    262      1.5  christos         printf("save at (%x,%x):%x\n",
    263      1.1     chuck                dev->sc_cur->dc_addr, dev->sc_cur->dc_count,count);
    264      1.1     chuck     sbicdma_saves++;
    265      1.1     chuck #endif
    266      1.1     chuck 
    267      1.1     chuck     splx(s);
    268      1.1     chuck }
    269      1.1     chuck 
    270      1.1     chuck 
    271      1.1     chuck /*
    272      1.1     chuck  * DOES NOT RESTART DMA!!!
    273      1.1     chuck  */
    274      1.1     chuck void
    275      1.1     chuck sbic_load_ptrs(dev)
    276      1.1     chuck     struct sbic_softc   *dev;
    277      1.1     chuck {
    278      1.1     chuck     struct sbic_acb *acb = dev->sc_nexus;
    279      1.1     chuck     int             s;
    280      1.1     chuck 
    281      1.1     chuck     if ( acb->sc_kv.dc_count == 0 ) {
    282      1.1     chuck         /*
    283      1.1     chuck          * No data to xfer
    284      1.1     chuck          */
    285      1.1     chuck         return;
    286      1.1     chuck     }
    287      1.1     chuck 
    288      1.1     chuck     s = splbio();
    289      1.1     chuck 
    290      1.1     chuck     /*
    291      1.1     chuck      * Reset the Scatter-Gather chain
    292      1.1     chuck      */
    293      1.1     chuck     dev->sc_last = dev->sc_cur = &acb->sc_pa;
    294      1.1     chuck 
    295      1.1     chuck     /*
    296      1.1     chuck      * Restore the Transfer Count and DMA specific data
    297      1.1     chuck      */
    298      1.1     chuck     dev->sc_tcnt   = acb->sc_tcnt;
    299      1.1     chuck     dev->sc_dmacmd = acb->sc_dmacmd;
    300      1.1     chuck 
    301      1.1     chuck #ifdef DEBUG
    302      1.1     chuck     sbicdma_ops++;
    303      1.1     chuck #endif
    304      1.1     chuck 
    305      1.1     chuck     /*
    306      1.1     chuck      * Need to fixup new segment?
    307      1.1     chuck      */
    308      1.1     chuck     if ( dev->sc_tcnt == 0 ) {
    309      1.1     chuck         /*
    310      1.1     chuck          * sc_tcnt == 0 implies end of segment
    311      1.1     chuck          */
    312      1.1     chuck         char    *vaddr, *paddr;
    313      1.1     chuck         int     count;
    314      1.1     chuck 
    315      1.1     chuck         /*
    316      1.1     chuck          * do kvm to pa mappings
    317      1.1     chuck          */
    318      1.1     chuck         vaddr = acb->sc_kv.dc_addr;
    319      1.1     chuck         paddr = acb->sc_pa.dc_addr = (char *) kvtop(vaddr);
    320      1.1     chuck 
    321      1.1     chuck         for (count = (NBPG - ((int)vaddr & PGOFSET));
    322      1.1     chuck              count < acb->sc_kv.dc_count &&
    323      1.1     chuck                      (char*)kvtop(vaddr + count + 4) == paddr + count + 4;
    324      1.1     chuck              count += NBPG)
    325      1.1     chuck             ;   /* Do nothing */
    326      1.1     chuck 
    327      1.1     chuck         /*
    328      1.1     chuck          * If it's all contiguous...
    329      1.1     chuck          */
    330      1.1     chuck         if ( count > acb->sc_kv.dc_count ) {
    331      1.1     chuck             count = acb->sc_kv.dc_count;
    332      1.1     chuck #ifdef  DEBUG
    333      1.1     chuck             sbicdma_hits++;
    334      1.1     chuck #endif
    335      1.1     chuck         }
    336      1.1     chuck #ifdef  DEBUG
    337      1.1     chuck         else
    338      1.1     chuck             sbicdma_misses++;
    339      1.1     chuck #endif
    340      1.1     chuck 
    341      1.1     chuck         acb->sc_tcnt        = count;
    342      1.1     chuck         acb->sc_pa.dc_count = count >> 1;
    343      1.1     chuck 
    344      1.1     chuck #ifdef DEBUG
    345      1.1     chuck         if ( data_pointer_debug )
    346      1.5  christos             printf("DMA recalc:kv(%x,%x)pa(%x,%x)\n", acb->sc_kv.dc_addr,
    347      1.1     chuck                                                       acb->sc_kv.dc_count,
    348      1.1     chuck                                                       acb->sc_pa.dc_addr,
    349      1.1     chuck                                                       acb->sc_tcnt);
    350      1.1     chuck #endif
    351      1.1     chuck 
    352      1.1     chuck     }
    353      1.1     chuck 
    354      1.1     chuck     splx(s);
    355      1.1     chuck }
    356      1.1     chuck 
    357      1.1     chuck /*
    358      1.1     chuck  * used by specific sbic controller
    359      1.1     chuck  *
    360      1.1     chuck  * it appears that the higher level code does nothing with LUN's
    361      1.1     chuck  * so I will too.  I could plug it in, however so could they
    362  1.5.8.1    bouyer  * in scsi_scsipi_cmd().
    363      1.1     chuck  */
    364      1.1     chuck int
    365      1.1     chuck sbic_scsicmd(xs)
    366  1.5.8.1    bouyer     struct scsipi_xfer *xs;
    367      1.1     chuck {
    368  1.5.8.1    bouyer     struct scsipi_link    *slp = xs->sc_link;
    369      1.1     chuck     struct sbic_softc   *dev = slp->adapter_softc;
    370      1.1     chuck     struct sbic_acb     *acb;
    371      1.1     chuck     int                 flags = xs->flags,
    372      1.1     chuck                         s;
    373      1.1     chuck 
    374      1.1     chuck     if ( flags & SCSI_DATA_UIO )
    375      1.1     chuck         panic("sbic: scsi data uio requested");
    376      1.1     chuck 
    377      1.1     chuck     if ( dev->sc_nexus && (flags & SCSI_POLL) )
    378      1.1     chuck         panic("sbic_scsicmd: busy");
    379      1.1     chuck 
    380  1.5.8.1    bouyer     if ( slp->scsipi_scsi.target == slp->scsipi_scsi.adapter_target )
    381      1.1     chuck         return ESCAPE_NOT_SUPPORTED;
    382      1.1     chuck 
    383      1.1     chuck     s = splbio();
    384      1.1     chuck 
    385      1.1     chuck     if ( (acb = dev->free_list.tqh_first) != NULL )
    386      1.1     chuck         TAILQ_REMOVE(&dev->free_list, acb, chain);
    387      1.1     chuck 
    388      1.1     chuck     splx(s);
    389      1.1     chuck 
    390      1.1     chuck     if ( acb == NULL ) {
    391      1.1     chuck #ifdef DEBUG
    392      1.5  christos         printf("sbic_scsicmd: unable to queue request for target %d\n",
    393  1.5.8.1    bouyer             slp->scsipi_scsi.target);
    394      1.1     chuck #ifdef DDB
    395      1.1     chuck         Debugger();
    396      1.1     chuck #endif
    397      1.1     chuck #endif
    398      1.1     chuck         xs->error = XS_DRIVER_STUFFUP;
    399      1.1     chuck 
    400      1.1     chuck         return(TRY_AGAIN_LATER);
    401      1.1     chuck     }
    402      1.1     chuck 
    403      1.1     chuck     if ( flags & SCSI_DATA_IN )
    404      1.1     chuck         acb->flags = ACB_ACTIVE | ACB_DATAIN;
    405      1.1     chuck     else
    406      1.1     chuck         acb->flags = ACB_ACTIVE;
    407      1.1     chuck 
    408      1.1     chuck     acb->xs             = xs;
    409      1.1     chuck     acb->clen           = xs->cmdlen;
    410      1.1     chuck     acb->sc_kv.dc_addr  = xs->data;
    411      1.1     chuck     acb->sc_kv.dc_count = xs->datalen;
    412      1.1     chuck     acb->pa_addr        = xs->data ? (char *)kvtop(xs->data) : 0;
    413      1.1     chuck     bcopy(xs->cmd, &acb->cmd, xs->cmdlen);
    414      1.1     chuck 
    415      1.1     chuck     if ( flags & SCSI_POLL ) {
    416      1.1     chuck         /*
    417      1.1     chuck          * This has major side effects -- it locks up the machine
    418      1.1     chuck          */
    419      1.1     chuck         int stat;
    420      1.1     chuck 
    421      1.1     chuck         s = splbio();
    422      1.1     chuck 
    423      1.1     chuck         dev->sc_flags |= SBICF_ICMD;
    424      1.1     chuck 
    425      1.1     chuck         do {
    426      1.1     chuck             /*
    427      1.1     chuck              * If we already had a nexus, while away the time until idle...
    428      1.1     chuck              * This is likely only to happen if a reselection occurs between
    429      1.1     chuck              * here and our earlier check for ICMD && sc_nexus (which would
    430      1.1     chuck              * have resulted in a panic() had it been true).
    431      1.1     chuck              */
    432      1.1     chuck             while ( dev->sc_nexus )
    433      1.1     chuck                 sbicpoll(dev);
    434      1.1     chuck 
    435      1.1     chuck             /*
    436      1.1     chuck              * Fix up the new nexus
    437      1.1     chuck              */
    438      1.1     chuck             dev->sc_nexus   = acb;
    439      1.1     chuck             dev->sc_xs      = xs;
    440  1.5.8.1    bouyer             dev->target     = slp->scsipi_scsi.target;
    441  1.5.8.1    bouyer             dev->lun        = slp->scsipi_scsi.lun;
    442      1.1     chuck 
    443      1.1     chuck             stat = sbicicmd(dev, &acb->cmd, acb->clen,
    444      1.1     chuck                             acb->sc_kv.dc_addr, acb->sc_kv.dc_count);
    445      1.1     chuck 
    446      1.1     chuck         } while ( dev->sc_nexus != acb );
    447      1.1     chuck 
    448      1.1     chuck         sbic_scsidone(acb, stat);
    449      1.1     chuck 
    450      1.1     chuck         splx(s);
    451      1.1     chuck 
    452      1.1     chuck         return(COMPLETE);
    453      1.1     chuck     }
    454      1.1     chuck 
    455      1.1     chuck     s = splbio();
    456      1.1     chuck     TAILQ_INSERT_TAIL(&dev->ready_list, acb, chain);
    457      1.1     chuck 
    458      1.1     chuck     /*
    459      1.1     chuck      * If nothing is active, try to start it now.
    460      1.1     chuck      */
    461      1.1     chuck     if ( dev->sc_nexus == NULL )
    462      1.1     chuck         sbic_sched(dev);
    463      1.1     chuck 
    464      1.1     chuck     splx(s);
    465      1.1     chuck 
    466      1.1     chuck     return(SUCCESSFULLY_QUEUED);
    467      1.1     chuck }
    468      1.1     chuck 
    469      1.1     chuck /*
    470      1.1     chuck  * attempt to start the next available command
    471      1.1     chuck  */
    472      1.1     chuck void
    473      1.1     chuck sbic_sched(dev)
    474      1.1     chuck     struct sbic_softc *dev;
    475      1.1     chuck {
    476  1.5.8.1    bouyer     struct scsipi_xfer    *xs;
    477  1.5.8.1    bouyer     struct scsipi_link    *slp = NULL;    /* Gag the compiler */
    478      1.1     chuck     struct sbic_acb     *acb;
    479      1.1     chuck     int                 flags,
    480      1.1     chuck                         stat;
    481      1.1     chuck 
    482      1.1     chuck     /*
    483      1.1     chuck      * XXXSCW
    484      1.1     chuck      * I'll keep this test here, even though I can't see any obvious way
    485      1.1     chuck      * in which sbic_sched() could be called with sc_nexus non NULL
    486      1.1     chuck      */
    487      1.1     chuck     if ( dev->sc_nexus )
    488      1.1     chuck         return;         /* a command is current active */
    489      1.1     chuck 
    490      1.1     chuck     /*
    491      1.1     chuck      * Loop through the ready list looking for work to do...
    492      1.1     chuck      */
    493      1.1     chuck     for (acb = dev->ready_list.tqh_first; acb; acb = acb->chain.tqe_next) {
    494      1.1     chuck         int     i, j;
    495      1.1     chuck 
    496      1.1     chuck         slp = acb->xs->sc_link;
    497  1.5.8.1    bouyer         i   = slp->scsipi_scsi.target;
    498  1.5.8.1    bouyer         j   = 1 << slp->scsipi_scsi.lun;
    499      1.1     chuck 
    500      1.1     chuck         /*
    501      1.1     chuck          * We've found a potential command, but is the target/lun busy?
    502      1.1     chuck          */
    503      1.1     chuck         if ( (dev->sc_tinfo[i].lubusy & j) == 0 ) {
    504      1.1     chuck             /*
    505      1.1     chuck              * Nope, it's not busy, so we can use it.
    506      1.1     chuck              */
    507      1.1     chuck             dev->sc_tinfo[i].lubusy |= j;
    508      1.1     chuck             TAILQ_REMOVE(&dev->ready_list, acb, chain);
    509      1.1     chuck             dev->sc_nexus = acb;
    510      1.1     chuck             acb->sc_pa.dc_addr = acb->pa_addr;  /* XXXX check */
    511      1.1     chuck             break;
    512      1.1     chuck         }
    513      1.1     chuck     }
    514      1.1     chuck 
    515      1.1     chuck     if ( acb == NULL ) {
    516      1.1     chuck         QPRINTF(("sbicsched: no work\n"));
    517      1.1     chuck         return;         /* did not find an available command */
    518      1.1     chuck     }
    519      1.1     chuck 
    520      1.1     chuck #ifdef DEBUG
    521      1.1     chuck     if ( data_pointer_debug > 1 )
    522  1.5.8.1    bouyer         printf("sbic_sched(%d,%d)\n", slp->scsipi_scsi.target,
    523  1.5.8.1    bouyer 			slp->scsipi_scsi.lun);
    524      1.1     chuck #endif
    525      1.1     chuck 
    526      1.1     chuck     dev->sc_xs = xs = acb->xs;
    527      1.1     chuck     flags      = xs->flags;
    528      1.1     chuck 
    529      1.1     chuck     if ( flags & SCSI_RESET )
    530      1.1     chuck         sbicreset(dev);
    531      1.1     chuck 
    532      1.1     chuck     dev->sc_stat[0] = -1;
    533  1.5.8.1    bouyer     dev->target     = slp->scsipi_scsi.target;
    534  1.5.8.1    bouyer     dev->lun        = slp->scsipi_scsi.lun;
    535      1.1     chuck 
    536      1.1     chuck     if ( flags & SCSI_POLL || (!sbic_parallel_operations &&
    537      1.1     chuck                               (sbicdmaok(dev, xs) == 0)) )
    538      1.1     chuck         stat = sbicicmd(dev, &acb->cmd, acb->clen,
    539      1.1     chuck                         acb->sc_kv.dc_addr, acb->sc_kv.dc_count);
    540      1.1     chuck     else
    541      1.1     chuck     if ( sbicgo(dev, xs) == 0 )
    542      1.1     chuck         return;
    543      1.1     chuck     else
    544      1.1     chuck         stat = dev->sc_stat[0];
    545      1.1     chuck 
    546      1.1     chuck     sbic_scsidone(acb, stat);
    547      1.1     chuck }
    548      1.1     chuck 
    549      1.1     chuck void
    550      1.1     chuck sbic_scsidone(acb, stat)
    551      1.1     chuck     struct sbic_acb *acb;
    552      1.1     chuck     int             stat;
    553      1.1     chuck {
    554  1.5.8.1    bouyer     struct scsipi_xfer    *xs  = acb->xs;
    555  1.5.8.1    bouyer     struct scsipi_link    *slp = xs->sc_link;
    556      1.1     chuck     struct sbic_softc   *dev = slp->adapter_softc;
    557      1.1     chuck     int                 dosched = 0;
    558      1.1     chuck 
    559      1.1     chuck #ifdef DIAGNOSTIC
    560      1.1     chuck     if ( acb == NULL || xs == NULL ) {
    561  1.5.8.1    bouyer         printf("sbic_scsidone -- (%d,%d) no scsipi_xfer\n", dev->target, dev->lun);
    562      1.1     chuck #ifdef DDB
    563      1.1     chuck         Debugger();
    564      1.1     chuck #endif
    565      1.1     chuck         return;
    566      1.1     chuck     }
    567      1.1     chuck #endif
    568      1.1     chuck 
    569      1.1     chuck     /*
    570      1.1     chuck      * is this right?
    571      1.1     chuck      */
    572      1.1     chuck     xs->status = stat;
    573      1.1     chuck 
    574      1.1     chuck #ifdef DEBUG
    575      1.1     chuck     if ( data_pointer_debug > 1 )
    576  1.5.8.1    bouyer         printf("scsidone: (%d,%d)->(%d,%d)%02x\n", slp->scsipi_scsi.target,
    577  1.5.8.1    bouyer 			slp->scsipi_scsi.lun,
    578  1.5.8.1    bouyer             dev->target, dev->lun, stat);
    579      1.1     chuck 
    580  1.5.8.1    bouyer     if ( xs->sc_link->scsipi_scsi.target ==
    581  1.5.8.1    bouyer 		dev->sc_link.scsipi_scsi.adapter_target )
    582      1.1     chuck         panic("target == hostid");
    583      1.1     chuck #endif
    584      1.1     chuck 
    585      1.1     chuck     if ( xs->error == XS_NOERROR && (acb->flags & ACB_CHKSENSE) == 0 ) {
    586      1.1     chuck 
    587      1.1     chuck         if ( stat == SCSI_CHECK ) {
    588      1.1     chuck             /*
    589      1.1     chuck              * Schedule a REQUEST SENSE
    590      1.1     chuck              */
    591  1.5.8.1    bouyer             struct scsipi_sense *ss = (void *)&acb->cmd;
    592      1.1     chuck 
    593      1.1     chuck #ifdef DEBUG
    594      1.1     chuck             if ( report_sense )
    595      1.5  christos                 printf("sbic_scsidone: autosense %02x targ %d lun %d",
    596  1.5.8.1    bouyer                         acb->cmd.opcode, slp->scsipi_scsi.target,
    597  1.5.8.1    bouyer 						slp->scsipi_scsi.lun);
    598      1.1     chuck #endif
    599      1.1     chuck 
    600      1.1     chuck             bzero(ss, sizeof(*ss));
    601      1.1     chuck 
    602      1.1     chuck             ss->opcode          = REQUEST_SENSE;
    603  1.5.8.1    bouyer             ss->byte2           = slp->scsipi_scsi.lun << 5;
    604  1.5.8.1    bouyer             ss->length          = sizeof(struct scsipi_sense_data);
    605      1.1     chuck 
    606      1.1     chuck             acb->clen           = sizeof(*ss);
    607  1.5.8.1    bouyer             acb->sc_kv.dc_addr  = (char *)&xs->sense.scsi_sense;
    608  1.5.8.1    bouyer             acb->sc_kv.dc_count = sizeof(struct scsipi_sense_data);
    609  1.5.8.1    bouyer             acb->pa_addr        = (char *)kvtop(&xs->sense.scsi_sense); /* XXX check */
    610      1.1     chuck             acb->flags          = ACB_ACTIVE | ACB_CHKSENSE | ACB_DATAIN;
    611      1.1     chuck 
    612      1.1     chuck             TAILQ_INSERT_HEAD(&dev->ready_list, acb, chain);
    613      1.1     chuck 
    614  1.5.8.1    bouyer             dev->sc_tinfo[slp->scsipi_scsi.target].lubusy &=
    615  1.5.8.1    bouyer 				~(1 << slp->scsipi_scsi.lun);
    616  1.5.8.1    bouyer             dev->sc_tinfo[slp->scsipi_scsi.target].senses++;
    617      1.1     chuck 
    618      1.1     chuck             if ( dev->sc_nexus == acb ) {
    619      1.1     chuck                 dev->sc_nexus = NULL;
    620      1.1     chuck                 dev->sc_xs = NULL;
    621      1.1     chuck                 sbic_sched(dev);
    622      1.1     chuck             }
    623      1.1     chuck             return;
    624      1.1     chuck         }
    625      1.1     chuck     }
    626      1.1     chuck 
    627      1.1     chuck     if ( xs->error == XS_NOERROR && (acb->flags & ACB_CHKSENSE) != 0 ) {
    628      1.1     chuck 
    629      1.1     chuck         xs->error = XS_SENSE;
    630      1.1     chuck 
    631      1.1     chuck #ifdef DEBUG
    632      1.1     chuck         if (report_sense)
    633  1.5.8.1    bouyer             printf(" => %02x %02x\n", xs->sense.scsi_sense.flags,
    634  1.5.8.1    bouyer 			xs->sense.scsi_sense.extra_bytes[3]);
    635      1.1     chuck #endif
    636      1.1     chuck 
    637      1.1     chuck     } else {
    638      1.1     chuck         xs->resid = 0;      /* XXXX */
    639      1.1     chuck     }
    640      1.1     chuck 
    641      1.1     chuck     xs->flags |= ITSDONE;
    642      1.1     chuck 
    643      1.1     chuck     /*
    644      1.1     chuck      * Remove the ACB from whatever queue it's on.  We have to do a bit of
    645      1.1     chuck      * a hack to figure out which queue it's on.  Note that it is *not*
    646      1.1     chuck      * necessary to cdr down the ready queue, but we must cdr down the
    647      1.1     chuck      * nexus queue and see if it's there, so we can mark the unit as no
    648      1.1     chuck      * longer busy.  This code is sickening, but it works.
    649      1.1     chuck      */
    650      1.1     chuck     if ( acb == dev->sc_nexus ) {
    651      1.1     chuck 
    652      1.1     chuck         dev->sc_nexus = NULL;
    653      1.1     chuck         dev->sc_xs    = NULL;
    654      1.1     chuck 
    655  1.5.8.1    bouyer         dev->sc_tinfo[slp->scsipi_scsi.target].lubusy &=
    656  1.5.8.1    bouyer 			~(1 << slp->scsipi_scsi.lun);
    657      1.1     chuck 
    658      1.1     chuck         if ( dev->ready_list.tqh_first )
    659      1.1     chuck             dosched = 1;    /* start next command */
    660      1.1     chuck 
    661      1.1     chuck     } else
    662      1.1     chuck     if ( dev->ready_list.tqh_last == &acb->chain.tqe_next ) {
    663      1.1     chuck 
    664      1.1     chuck         TAILQ_REMOVE(&dev->ready_list, acb, chain);
    665      1.1     chuck 
    666      1.1     chuck     } else {
    667      1.1     chuck 
    668      1.1     chuck         register struct sbic_acb *a;
    669      1.1     chuck 
    670      1.1     chuck         for (a = dev->nexus_list.tqh_first; a; a = a->chain.tqe_next) {
    671      1.1     chuck             if ( a == acb ) {
    672      1.1     chuck                 TAILQ_REMOVE(&dev->nexus_list, acb, chain);
    673  1.5.8.1    bouyer                 dev->sc_tinfo[slp->scsipi_scsi.target].lubusy &=
    674  1.5.8.1    bouyer 					~(1 << slp->scsipi_scsi.lun);
    675      1.1     chuck                 break;
    676      1.1     chuck             }
    677      1.1     chuck         }
    678      1.1     chuck 
    679      1.1     chuck         if ( a )
    680      1.1     chuck             ;
    681      1.1     chuck         else if ( acb->chain.tqe_next ) {
    682      1.1     chuck             TAILQ_REMOVE(&dev->ready_list, acb, chain);
    683      1.1     chuck         } else {
    684      1.5  christos             printf("%s: can't find matching acb\n", dev->sc_dev.dv_xname);
    685      1.1     chuck #ifdef DDB
    686      1.1     chuck             Debugger();
    687      1.1     chuck #endif
    688      1.1     chuck         }
    689      1.1     chuck     }
    690      1.1     chuck 
    691      1.1     chuck     /*
    692      1.1     chuck      * Put it on the free list.
    693      1.1     chuck      */
    694      1.1     chuck     acb->flags = ACB_FREE;
    695      1.1     chuck     TAILQ_INSERT_HEAD(&dev->free_list, acb, chain);
    696      1.1     chuck 
    697  1.5.8.1    bouyer     dev->sc_tinfo[slp->scsipi_scsi.target].cmds++;
    698      1.1     chuck 
    699  1.5.8.1    bouyer     scsipi_done(xs);
    700      1.1     chuck 
    701      1.1     chuck     if ( dosched )
    702      1.1     chuck         sbic_sched(dev);
    703      1.1     chuck }
    704      1.1     chuck 
    705      1.1     chuck int
    706      1.1     chuck sbicdmaok(dev, xs)
    707      1.1     chuck     struct sbic_softc   *dev;
    708  1.5.8.1    bouyer     struct scsipi_xfer    *xs;
    709      1.1     chuck {
    710      1.1     chuck     if ( sbic_no_dma || xs->datalen & 0x03 || (int)xs->data & 0x03)
    711      1.1     chuck         return(0);
    712      1.1     chuck 
    713      1.1     chuck     /*
    714      1.1     chuck      * controller supports dma to any addresses?
    715      1.1     chuck      */
    716      1.1     chuck     if ( (dev->sc_flags & SBICF_BADDMA) == 0 )
    717      1.1     chuck         return(1);
    718      1.1     chuck 
    719      1.1     chuck     /*
    720      1.1     chuck      * this address is ok for dma?
    721      1.1     chuck      */
    722      1.1     chuck     if ( sbiccheckdmap(xs->data, xs->datalen, dev->sc_dmamask) == 0 )
    723      1.1     chuck         return(1);
    724      1.1     chuck 
    725      1.1     chuck     return(0);
    726      1.1     chuck }
    727      1.1     chuck 
    728      1.1     chuck int
    729      1.1     chuck sbicwait(regs, until, timeo, line)
    730      1.1     chuck     sbic_regmap_p   regs;
    731      1.1     chuck     u_char          until;
    732      1.1     chuck     int             timeo;
    733      1.1     chuck     int             line;
    734      1.1     chuck {
    735      1.1     chuck     u_char  val;
    736      1.1     chuck 
    737      1.1     chuck     if ( timeo == 0 )
    738      1.1     chuck         timeo = 1000000;    /* some large value.. */
    739      1.1     chuck 
    740      1.1     chuck     GET_SBIC_asr(regs, val);
    741      1.1     chuck 
    742      1.1     chuck     while ( (val & until) == 0 ) {
    743      1.1     chuck 
    744      1.1     chuck         if ( timeo-- == 0 ) {
    745      1.1     chuck             int csr;
    746      1.1     chuck             GET_SBIC_csr(regs, csr);
    747      1.5  christos             printf("sbicwait TIMEO @%d with asr=x%x csr=x%x\n", line, val, csr);
    748      1.1     chuck #if defined(DDB) && defined(DEBUG)
    749      1.1     chuck             Debugger();
    750      1.1     chuck #endif
    751      1.1     chuck             return(val); /* Maybe I should abort */
    752      1.1     chuck             break;
    753      1.1     chuck         }
    754      1.1     chuck 
    755      1.1     chuck         DELAY(1);
    756      1.1     chuck         GET_SBIC_asr(regs, val);
    757      1.1     chuck     }
    758      1.1     chuck 
    759      1.1     chuck     return(val);
    760      1.1     chuck }
    761      1.1     chuck 
    762      1.1     chuck int
    763      1.1     chuck sbicabort(dev, where)
    764      1.1     chuck     struct sbic_softc   *dev;
    765      1.1     chuck     char                *where;
    766      1.1     chuck {
    767      1.1     chuck     sbic_regmap_p   regs = dev->sc_sbicp;
    768      1.1     chuck     u_char          csr,
    769      1.1     chuck                     asr;
    770      1.1     chuck 
    771      1.1     chuck     GET_SBIC_asr(regs, asr);
    772      1.1     chuck     GET_SBIC_csr(regs, csr);
    773      1.1     chuck 
    774      1.5  christos     printf ("%s: abort %s: csr = 0x%02x, asr = 0x%02x\n",
    775      1.1     chuck             dev->sc_dev.dv_xname, where, csr, asr);
    776      1.1     chuck 
    777      1.1     chuck     /*
    778      1.1     chuck      * Clean up chip itself
    779      1.1     chuck      */
    780      1.1     chuck     if ( dev->sc_flags & SBICF_SELECTED ) {
    781      1.1     chuck 
    782      1.1     chuck         while ( asr & SBIC_ASR_DBR ) {
    783      1.1     chuck             /*
    784      1.1     chuck              * sbic is jammed w/data. need to clear it
    785      1.1     chuck              * But we don't know what direction it needs to go
    786      1.1     chuck              */
    787      1.1     chuck             GET_SBIC_data(regs, asr);
    788      1.5  christos             printf("%s: abort %s: clearing data buffer 0x%02x\n",
    789      1.1     chuck                    dev->sc_dev.dv_xname, where, asr);
    790      1.1     chuck             GET_SBIC_asr(regs, asr);
    791      1.1     chuck             if ( asr & SBIC_ASR_DBR ) /* Not the read direction, then */
    792      1.1     chuck                 SET_SBIC_data(regs, asr);
    793      1.1     chuck             GET_SBIC_asr(regs, asr);
    794      1.1     chuck         }
    795      1.1     chuck 
    796      1.1     chuck         WAIT_CIP(regs);
    797      1.1     chuck 
    798      1.5  christos         printf("%s: sbicabort - sending ABORT command\n", dev->sc_dev.dv_xname);
    799      1.1     chuck         SET_SBIC_cmd(regs, SBIC_CMD_ABORT);
    800      1.1     chuck         WAIT_CIP(regs);
    801      1.1     chuck 
    802      1.1     chuck         GET_SBIC_asr(regs, asr);
    803      1.1     chuck 
    804      1.1     chuck         if ( asr & (SBIC_ASR_BSY|SBIC_ASR_LCI) ) {
    805      1.1     chuck             /*
    806      1.1     chuck              * ok, get more drastic..
    807      1.1     chuck              */
    808      1.5  christos             printf("%s: sbicabort - asr %x, trying to reset\n",
    809      1.1     chuck                     dev->sc_dev.dv_xname, asr);
    810      1.1     chuck             sbicreset(dev);
    811      1.1     chuck             dev->sc_flags &= ~SBICF_SELECTED;
    812      1.2     chuck             return SBIC_STATE_ERROR;
    813      1.1     chuck         }
    814      1.1     chuck 
    815      1.5  christos         printf("%s: sbicabort - sending DISC command\n", dev->sc_dev.dv_xname);
    816      1.1     chuck         SET_SBIC_cmd(regs, SBIC_CMD_DISC);
    817      1.1     chuck 
    818      1.1     chuck         do {
    819      1.1     chuck             SBIC_WAIT (regs, SBIC_ASR_INT, 0);
    820      1.1     chuck             GET_SBIC_asr(regs, asr);
    821      1.1     chuck             GET_SBIC_csr (regs, csr);
    822      1.1     chuck             QPRINTF(("csr: 0x%02x, asr: 0x%02x\n", csr, asr));
    823      1.1     chuck         } while ( (csr != SBIC_CSR_DISC) && (csr != SBIC_CSR_DISC_1) &&
    824      1.1     chuck                   (csr != SBIC_CSR_CMD_INVALID) );
    825      1.1     chuck 
    826      1.1     chuck         /*
    827      1.1     chuck          * lets just hope it worked..
    828      1.1     chuck          */
    829      1.1     chuck         dev->sc_flags &= ~SBICF_SELECTED;
    830      1.1     chuck     }
    831      1.1     chuck 
    832      1.2     chuck     return SBIC_STATE_ERROR;
    833      1.1     chuck }
    834      1.1     chuck 
    835      1.1     chuck 
    836      1.1     chuck /*
    837      1.1     chuck  * Initialize driver-private structures
    838      1.1     chuck  */
    839      1.1     chuck void
    840      1.1     chuck sbicinit(dev)
    841      1.1     chuck     struct sbic_softc *dev;
    842      1.1     chuck {
    843      1.1     chuck     u_int   i;
    844      1.1     chuck 
    845      1.1     chuck     extern u_long   scsi_nosync;
    846      1.1     chuck     extern int      shift_nosync;
    847      1.1     chuck 
    848      1.1     chuck     if ( (dev->sc_flags & SBICF_ALIVE) == 0 ) {
    849      1.1     chuck 
    850      1.1     chuck         struct sbic_acb *acb;
    851      1.1     chuck 
    852      1.1     chuck         TAILQ_INIT(&dev->ready_list);
    853      1.1     chuck         TAILQ_INIT(&dev->nexus_list);
    854      1.1     chuck         TAILQ_INIT(&dev->free_list);
    855      1.1     chuck 
    856      1.1     chuck         dev->sc_nexus = NULL;
    857      1.1     chuck         dev->sc_xs    = NULL;
    858      1.1     chuck 
    859      1.1     chuck         acb = dev->sc_acb;
    860      1.1     chuck         bzero(acb, sizeof(dev->sc_acb));
    861      1.1     chuck 
    862      1.1     chuck         for (i = 0; i < sizeof(dev->sc_acb) / sizeof(*acb); i++) {
    863      1.1     chuck             TAILQ_INSERT_TAIL(&dev->free_list, acb, chain);
    864      1.1     chuck             acb++;
    865      1.1     chuck         }
    866      1.1     chuck 
    867      1.1     chuck         bzero(dev->sc_tinfo, sizeof(dev->sc_tinfo));
    868      1.1     chuck 
    869      1.1     chuck #ifdef DEBUG
    870      1.1     chuck         /*
    871      1.1     chuck          * make sure timeout is really not needed
    872      1.1     chuck          */
    873      1.1     chuck         timeout((void *)sbictimeout, dev, 30 * hz);
    874      1.1     chuck #endif
    875      1.1     chuck 
    876      1.1     chuck     } else
    877      1.1     chuck         panic("sbic: reinitializing driver!");
    878      1.1     chuck 
    879      1.1     chuck     dev->sc_flags |=  SBICF_ALIVE;
    880      1.1     chuck     dev->sc_flags &= ~SBICF_SELECTED;
    881      1.1     chuck 
    882      1.1     chuck     /*
    883      1.1     chuck      * initialize inhibit array
    884      1.1     chuck      */
    885      1.1     chuck     if ( scsi_nosync ) {
    886      1.1     chuck 
    887      1.1     chuck         u_int inhibit_sync = (scsi_nosync >> shift_nosync) & 0xff;
    888      1.1     chuck 
    889      1.1     chuck         shift_nosync += 8;
    890      1.1     chuck 
    891      1.1     chuck #ifdef DEBUG
    892      1.1     chuck         if ( inhibit_sync )
    893      1.5  christos             printf("%s: Inhibiting synchronous transfer %02x\n",
    894      1.1     chuck                         dev->sc_dev.dv_xname, inhibit_sync);
    895      1.1     chuck #endif
    896      1.1     chuck         for (i = 0; i < 8; ++i) {
    897      1.1     chuck             if ( inhibit_sync & (1 << i) )
    898      1.1     chuck                 sbic_inhibit_sync[i] = 1;
    899      1.1     chuck         }
    900      1.1     chuck     }
    901      1.1     chuck 
    902      1.1     chuck     sbicreset(dev);
    903      1.1     chuck }
    904      1.1     chuck 
    905      1.1     chuck void
    906      1.1     chuck sbicreset(dev)
    907      1.1     chuck     struct sbic_softc *dev;
    908      1.1     chuck {
    909      1.1     chuck     sbic_regmap_p   regs = dev->sc_sbicp;
    910      1.1     chuck     u_int           my_id,
    911      1.1     chuck                     s;
    912      1.1     chuck     u_char          csr;
    913      1.1     chuck 
    914      1.1     chuck     s = splbio();
    915      1.1     chuck 
    916  1.5.8.1    bouyer     my_id = dev->sc_link.scsipi_scsi.adapter_target & SBIC_ID_MASK;
    917      1.1     chuck 
    918      1.1     chuck     if (dev->sc_clkfreq < 110)
    919      1.1     chuck         my_id |= SBIC_ID_FS_8_10;
    920      1.1     chuck     else if (dev->sc_clkfreq < 160)
    921      1.1     chuck         my_id |= SBIC_ID_FS_12_15;
    922      1.1     chuck     else if (dev->sc_clkfreq < 210)
    923      1.1     chuck         my_id |= SBIC_ID_FS_16_20;
    924      1.1     chuck 
    925      1.1     chuck     SET_SBIC_myid(regs, my_id);
    926      1.1     chuck 
    927      1.1     chuck     /*
    928      1.1     chuck      * Reset the chip
    929      1.1     chuck      */
    930      1.1     chuck     SET_SBIC_cmd(regs, SBIC_CMD_RESET);
    931      1.1     chuck     DELAY(25);
    932      1.1     chuck 
    933      1.1     chuck     SBIC_WAIT(regs, SBIC_ASR_INT, 0);
    934      1.1     chuck     GET_SBIC_csr(regs, csr);       /* clears interrupt also */
    935      1.1     chuck 
    936      1.1     chuck     /*
    937      1.1     chuck      * Set up various chip parameters
    938      1.1     chuck      */
    939      1.1     chuck     SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
    940      1.1     chuck 
    941      1.1     chuck     /*
    942      1.1     chuck      * don't allow Selection (SBIC_RID_ES)
    943      1.1     chuck      * until we can handle target mode!!
    944      1.1     chuck      */
    945      1.1     chuck     SET_SBIC_rselid(regs, SBIC_RID_ER);
    946      1.1     chuck 
    947      1.1     chuck     /*
    948      1.1     chuck      * Asynchronous for now
    949      1.1     chuck      */
    950      1.1     chuck     SET_SBIC_syn(regs, 0);
    951      1.1     chuck 
    952      1.1     chuck     /*
    953      1.1     chuck      * Anything else was zeroed by reset
    954      1.1     chuck      */
    955      1.1     chuck     splx(s);
    956      1.1     chuck 
    957      1.1     chuck     dev->sc_flags &= ~SBICF_SELECTED;
    958      1.1     chuck }
    959      1.1     chuck 
    960      1.1     chuck void
    961      1.1     chuck sbicerror(dev, csr)
    962      1.1     chuck     struct sbic_softc   *dev;
    963      1.1     chuck     u_char              csr;
    964      1.1     chuck {
    965  1.5.8.1    bouyer     struct scsipi_xfer    *xs  = dev->sc_xs;
    966      1.1     chuck 
    967      1.1     chuck #ifdef DIAGNOSTIC
    968      1.1     chuck     if ( xs == NULL )
    969      1.1     chuck         panic("sbicerror: dev->sc_xs == NULL");
    970      1.1     chuck #endif
    971      1.1     chuck 
    972      1.1     chuck     if ( xs->flags & SCSI_SILENT )
    973      1.1     chuck         return;
    974      1.1     chuck 
    975      1.5  christos     printf("%s: csr == 0x%02x\n", dev->sc_dev.dv_xname, csr);
    976      1.1     chuck }
    977      1.1     chuck 
    978      1.1     chuck /*
    979      1.1     chuck  * select the bus, return when selected or error.
    980      1.1     chuck  *
    981      1.1     chuck  * Returns the current CSR following selection and optionally MSG out phase.
    982      1.1     chuck  * i.e. the returned CSR *should* indicate CMD phase...
    983      1.1     chuck  * If the return value is 0, some error happened.
    984      1.1     chuck  */
    985      1.1     chuck u_char
    986      1.1     chuck sbicselectbus(dev)
    987      1.1     chuck     struct sbic_softc   *dev;
    988      1.1     chuck {
    989      1.1     chuck     sbic_regmap_p   regs   = dev->sc_sbicp;
    990      1.1     chuck     u_char          target = dev->target,
    991      1.1     chuck                     lun    = dev->lun,
    992      1.1     chuck                     asr,
    993      1.1     chuck                     csr,
    994      1.1     chuck                     id;
    995      1.1     chuck 
    996      1.1     chuck     /*
    997      1.1     chuck      * if we're already selected, return (XXXX panic maybe?)
    998      1.1     chuck      */
    999      1.1     chuck     if ( dev->sc_flags & SBICF_SELECTED )
   1000      1.1     chuck         return(0);
   1001      1.1     chuck 
   1002      1.1     chuck     QPRINTF(("sbicselectbus %d: ", target));
   1003      1.1     chuck 
   1004      1.1     chuck     /*
   1005      1.1     chuck      * issue select
   1006      1.1     chuck      */
   1007      1.1     chuck     SET_SBIC_selid(regs, target);
   1008      1.1     chuck     SET_SBIC_timeo(regs, SBIC_TIMEOUT(250, dev->sc_clkfreq));
   1009      1.1     chuck 
   1010      1.1     chuck     GET_SBIC_asr(regs, asr);
   1011      1.1     chuck 
   1012      1.1     chuck     if ( asr & (SBIC_ASR_INT|SBIC_ASR_BSY) ) {
   1013      1.1     chuck         /*
   1014      1.1     chuck          * This means we got ourselves reselected upon
   1015      1.1     chuck          */
   1016      1.1     chuck         QPRINTF(("WD busy (reselect?)\n"));
   1017      1.1     chuck         return 0;
   1018      1.1     chuck     }
   1019      1.1     chuck 
   1020      1.1     chuck     SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN);
   1021      1.1     chuck 
   1022      1.1     chuck     /*
   1023      1.1     chuck      * wait for select (merged from seperate function may need
   1024      1.1     chuck      * cleanup)
   1025      1.1     chuck      */
   1026      1.1     chuck     WAIT_CIP(regs);
   1027      1.1     chuck 
   1028      1.1     chuck     do {
   1029      1.1     chuck 
   1030      1.1     chuck         asr = SBIC_WAIT(regs, SBIC_ASR_INT | SBIC_ASR_LCI, 0);
   1031      1.1     chuck 
   1032      1.1     chuck         if ( asr & SBIC_ASR_LCI ) {
   1033      1.1     chuck             QPRINTF(("late LCI: asr %02x\n", asr));
   1034      1.1     chuck             return 0;
   1035      1.1     chuck         }
   1036      1.1     chuck 
   1037      1.1     chuck         /*
   1038      1.1     chuck          * Clear interrupt
   1039      1.1     chuck          */
   1040      1.1     chuck         GET_SBIC_csr (regs, csr);
   1041      1.1     chuck 
   1042      1.1     chuck         QPRINTF(("%02x ", csr));
   1043      1.1     chuck 
   1044      1.1     chuck         /*
   1045      1.1     chuck          * Reselected from under our feet?
   1046      1.1     chuck          */
   1047      1.1     chuck         if ( csr == SBIC_CSR_RSLT_NI || csr == SBIC_CSR_RSLT_IFY ) {
   1048      1.1     chuck             QPRINTF(("got reselected, asr %02x\n", asr));
   1049      1.1     chuck             /*
   1050      1.1     chuck              * We need to handle this now so we don't lock up later
   1051      1.1     chuck              */
   1052      1.1     chuck             sbicnextstate(dev, csr, asr);
   1053      1.1     chuck 
   1054      1.1     chuck             return 0;
   1055      1.1     chuck         }
   1056      1.1     chuck 
   1057      1.1     chuck         /*
   1058      1.1     chuck          * Whoops!
   1059      1.1     chuck          */
   1060      1.1     chuck         if ( csr == SBIC_CSR_SLT || csr == SBIC_CSR_SLT_ATN ) {
   1061      1.1     chuck             panic("sbicselectbus: target issued select!");
   1062      1.1     chuck             return 0;
   1063      1.1     chuck         }
   1064      1.1     chuck 
   1065      1.1     chuck     } while (csr != (SBIC_CSR_MIS_2 | MESG_OUT_PHASE) &&
   1066      1.1     chuck              csr != (SBIC_CSR_MIS_2 | CMD_PHASE) &&
   1067      1.1     chuck              csr != SBIC_CSR_SEL_TIMEO);
   1068      1.1     chuck 
   1069      1.1     chuck     /*
   1070      1.1     chuck      * Anyone at home?
   1071      1.1     chuck      */
   1072      1.1     chuck     if ( csr == SBIC_CSR_SEL_TIMEO ) {
   1073      1.1     chuck         dev->sc_xs->error = XS_SELTIMEOUT;
   1074      1.1     chuck         QPRINTF(("Selection Timeout\n"));
   1075      1.1     chuck         return 0;
   1076      1.1     chuck     }
   1077      1.1     chuck 
   1078      1.1     chuck     QPRINTF(("Selection Complete\n"));
   1079      1.1     chuck 
   1080      1.1     chuck     /*
   1081      1.1     chuck      * Assume we're now selected
   1082      1.1     chuck      */
   1083      1.1     chuck     GET_SBIC_selid(regs, id);
   1084      1.1     chuck     dev->target    = id;
   1085      1.1     chuck     dev->lun       = lun;
   1086      1.1     chuck     dev->sc_flags |= SBICF_SELECTED;
   1087      1.1     chuck 
   1088      1.1     chuck     /*
   1089      1.1     chuck      * Enable (or not) reselection
   1090      1.1     chuck      * XXXSCW This is probably not necessary since we don't use use the
   1091      1.2     chuck      * Select-and-Xfer-with-ATN command to initiate a selection...
   1092      1.1     chuck      */
   1093      1.1     chuck     if ( !sbic_enable_reselect && dev->nexus_list.tqh_first == NULL)
   1094      1.1     chuck         SET_SBIC_rselid (regs, 0);
   1095      1.1     chuck     else
   1096      1.1     chuck         SET_SBIC_rselid (regs, SBIC_RID_ER);
   1097      1.1     chuck 
   1098      1.1     chuck     /*
   1099      1.1     chuck      * We only really need to do anything when the target goes to MSG out
   1100      1.1     chuck      * If the device ignored ATN, it's probably old and brain-dead,
   1101      1.1     chuck      * but we'll try to support it anyhow.
   1102      1.1     chuck      * If it doesn't support message out, it definately doesn't
   1103      1.1     chuck      * support synchronous transfers, so no point in even asking...
   1104      1.1     chuck      */
   1105      1.1     chuck     if ( csr == (SBIC_CSR_MIS_2 | MESG_OUT_PHASE) ) {
   1106      1.1     chuck         /*
   1107      1.1     chuck          * Send identify message (SCSI-2 requires an identify msg)
   1108      1.1     chuck          */
   1109      1.1     chuck         if ( sbic_inhibit_sync[id] && dev->sc_sync[id].state == SYNC_START ) {
   1110      1.1     chuck             /*
   1111      1.1     chuck              * Handle drives that don't want to be asked
   1112      1.1     chuck              * whether to go sync at all.
   1113      1.1     chuck              */
   1114      1.1     chuck             dev->sc_sync[id].offset = 0;
   1115      1.1     chuck             dev->sc_sync[id].period = sbic_min_period;
   1116      1.1     chuck             dev->sc_sync[id].state  = SYNC_DONE;
   1117      1.1     chuck         }
   1118      1.1     chuck 
   1119      1.1     chuck         /*
   1120      1.1     chuck          * Do we need to negotiate Synchronous Xfers for this target?
   1121      1.1     chuck          */
   1122      1.1     chuck         if ( dev->sc_sync[id].state != SYNC_START ) {
   1123      1.1     chuck             /*
   1124      1.1     chuck              * Nope, we've already negotiated.
   1125      1.1     chuck              * Now see if we should allow the target to disconnect/reselect...
   1126      1.1     chuck              */
   1127      1.1     chuck             if ( dev->sc_xs->flags & SCSI_POLL || dev->sc_flags & SBICF_ICMD ||
   1128      1.1     chuck                                                   !sbic_enable_reselect )
   1129      1.1     chuck                 SEND_BYTE (regs, MSG_IDENTIFY | lun);
   1130      1.1     chuck             else
   1131      1.1     chuck                 SEND_BYTE (regs, MSG_IDENTIFY_DR | lun);
   1132      1.1     chuck 
   1133      1.1     chuck         } else {
   1134      1.1     chuck             /*
   1135      1.1     chuck              * try to initiate a sync transfer.
   1136      1.1     chuck              * So compose the sync message we're going
   1137      1.1     chuck              * to send to the target
   1138      1.1     chuck              */
   1139      1.1     chuck #ifdef DEBUG
   1140      1.1     chuck             if ( sync_debug )
   1141      1.5  christos                 printf("\nSending sync request to target %d ... ", id);
   1142      1.1     chuck #endif
   1143      1.1     chuck             /*
   1144      1.1     chuck              * setup scsi message sync message request
   1145      1.1     chuck              */
   1146      1.1     chuck             dev->sc_msg[0] = MSG_IDENTIFY | lun;
   1147      1.1     chuck             dev->sc_msg[1] = MSG_EXT_MESSAGE;
   1148      1.1     chuck             dev->sc_msg[2] = 3;
   1149      1.1     chuck             dev->sc_msg[3] = MSG_SYNC_REQ;
   1150      1.1     chuck             dev->sc_msg[4] = sbictoscsiperiod(dev, sbic_min_period);
   1151      1.1     chuck             dev->sc_msg[5] = sbic_max_offset;
   1152      1.1     chuck 
   1153      1.1     chuck             sbicxfout(regs, 6, dev->sc_msg);
   1154      1.1     chuck 
   1155      1.1     chuck             dev->sc_sync[id].state = SYNC_SENT;
   1156      1.1     chuck #ifdef DEBUG
   1157      1.1     chuck             if ( sync_debug )
   1158      1.5  christos                 printf ("sent\n");
   1159      1.1     chuck #endif
   1160      1.1     chuck         }
   1161      1.1     chuck 
   1162      1.1     chuck         /*
   1163      1.1     chuck          * There's one interrupt still to come: the change to CMD phase...
   1164      1.1     chuck          */
   1165      1.1     chuck         SBIC_WAIT(regs, SBIC_ASR_INT , 0);
   1166      1.1     chuck         GET_SBIC_csr(regs, csr);
   1167      1.1     chuck     }
   1168      1.1     chuck 
   1169      1.2     chuck     /*
   1170      1.2     chuck      * set sync or async
   1171      1.2     chuck      */
   1172      1.2     chuck     if ( dev->sc_sync[target].state == SYNC_DONE ) {
   1173      1.2     chuck #ifdef  DEBUG
   1174      1.2     chuck         if ( sync_debug )
   1175      1.5  christos             printf("select(%d): sync reg = 0x%02x\n", target,
   1176      1.2     chuck                             SBIC_SYN(dev->sc_sync[target].offset,
   1177      1.2     chuck                                      dev->sc_sync[target].period));
   1178      1.2     chuck #endif
   1179      1.2     chuck         SET_SBIC_syn(regs, SBIC_SYN(dev->sc_sync[target].offset,
   1180      1.2     chuck                                     dev->sc_sync[target].period));
   1181      1.2     chuck     } else {
   1182      1.2     chuck #ifdef  DEBUG
   1183      1.2     chuck         if ( sync_debug )
   1184      1.5  christos             printf("select(%d): sync reg = 0x%02x\n", target,
   1185      1.2     chuck                             SBIC_SYN(0,sbic_min_period));
   1186      1.2     chuck #endif
   1187      1.2     chuck         SET_SBIC_syn(regs, SBIC_SYN(0, sbic_min_period));
   1188      1.2     chuck     }
   1189      1.2     chuck 
   1190      1.1     chuck     return csr;
   1191      1.1     chuck }
   1192      1.1     chuck 
   1193      1.1     chuck /*
   1194      1.2     chuck  * Information Transfer *to* a Scsi Target.
   1195      1.2     chuck  *
   1196      1.2     chuck  * Note: Don't expect there to be an interrupt immediately after all
   1197      1.2     chuck  * the data is transferred out. The WD spec sheet says that the Transfer-
   1198      1.2     chuck  * Info command for non-MSG_IN phases only completes when the target
   1199      1.2     chuck  * next asserts 'REQ'. That is, when the SCSI bus changes to a new state.
   1200      1.2     chuck  *
   1201      1.2     chuck  * This can have a nasty effect on commands which take a relatively long
   1202      1.2     chuck  * time to complete, for example a START/STOP unit command may remain in
   1203      1.2     chuck  * CMD phase until the disk has spun up. Only then will the target change
   1204      1.2     chuck  * to STATUS phase. This is really only a problem for immediate commands
   1205      1.2     chuck  * since we don't allow disconnection for them (yet).
   1206      1.1     chuck  */
   1207      1.1     chuck int
   1208      1.1     chuck sbicxfout(regs, len, bp)
   1209      1.1     chuck     sbic_regmap_p   regs;
   1210      1.1     chuck     int             len;
   1211      1.1     chuck     void            *bp;
   1212      1.1     chuck {
   1213      1.1     chuck     int     wait = sbic_data_wait;
   1214      1.1     chuck     u_char  asr,
   1215      1.1     chuck             *buf = bp;
   1216      1.1     chuck 
   1217      1.1     chuck     QPRINTF(("sbicxfout {%d} %02x %02x %02x %02x %02x "
   1218      1.1     chuck         "%02x %02x %02x %02x %02x\n", len, buf[0], buf[1], buf[2],
   1219      1.1     chuck         buf[3], buf[4], buf[5], buf[6], buf[7], buf[8], buf[9]));
   1220      1.1     chuck 
   1221      1.1     chuck     /*
   1222      1.1     chuck      * sigh.. WD-PROTO strikes again.. sending the command in one go
   1223      1.1     chuck      * causes the chip to lock up if talking to certain (misbehaving?)
   1224      1.1     chuck      * targets. Anyway, this procedure should work for all targets, but
   1225      1.1     chuck      * it's slightly slower due to the overhead
   1226      1.1     chuck      */
   1227      1.1     chuck     WAIT_CIP (regs);
   1228      1.1     chuck 
   1229      1.1     chuck     SBIC_TC_PUT (regs, 0);
   1230      1.1     chuck     SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
   1231      1.1     chuck     SBIC_TC_PUT (regs, (unsigned)len);
   1232      1.1     chuck     SET_SBIC_cmd (regs, SBIC_CMD_XFER_INFO);
   1233      1.1     chuck 
   1234      1.1     chuck     /*
   1235      1.1     chuck      * Loop for each byte transferred
   1236      1.1     chuck      */
   1237      1.1     chuck     do {
   1238      1.1     chuck 
   1239      1.1     chuck         GET_SBIC_asr (regs, asr);
   1240      1.1     chuck 
   1241      1.1     chuck         if ( asr & SBIC_ASR_DBR ) {
   1242      1.1     chuck             if ( len ) {
   1243      1.1     chuck                 SET_SBIC_data (regs, *buf);
   1244      1.1     chuck                 buf++;
   1245      1.1     chuck                 len--;
   1246      1.1     chuck             } else {
   1247      1.1     chuck                 SET_SBIC_data (regs, 0);
   1248      1.1     chuck             }
   1249      1.1     chuck             wait = sbic_data_wait;
   1250      1.1     chuck         }
   1251      1.1     chuck 
   1252      1.2     chuck     } while ( len && (asr & SBIC_ASR_INT) == 0 && wait-- > 0 );
   1253      1.1     chuck 
   1254      1.1     chuck #ifdef  DEBUG
   1255      1.1     chuck     QPRINTF(("sbicxfout done: %d bytes remaining (wait:%d)\n", len, wait));
   1256      1.1     chuck #endif
   1257      1.1     chuck 
   1258      1.1     chuck     /*
   1259      1.2     chuck      * Normally, an interrupt will be pending when this routing returns.
   1260      1.1     chuck      */
   1261      1.1     chuck     return(len);
   1262      1.1     chuck }
   1263      1.1     chuck 
   1264      1.1     chuck /*
   1265      1.1     chuck  * Information Transfer *from* a Scsi Target
   1266      1.1     chuck  * returns # bytes left to read
   1267      1.1     chuck  */
   1268      1.1     chuck int
   1269      1.1     chuck sbicxfin(regs, len, bp)
   1270      1.1     chuck     sbic_regmap_p   regs;
   1271      1.1     chuck     int             len;
   1272      1.1     chuck     void            *bp;
   1273      1.1     chuck {
   1274      1.1     chuck     int     wait = sbic_data_wait;
   1275      1.1     chuck     u_char  *buf = bp;
   1276      1.1     chuck     u_char  asr;
   1277      1.1     chuck #ifdef  DEBUG
   1278      1.1     chuck     u_char  *obp = bp;
   1279      1.1     chuck #endif
   1280      1.1     chuck 
   1281      1.1     chuck     WAIT_CIP (regs);
   1282      1.1     chuck 
   1283      1.1     chuck     SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
   1284      1.1     chuck     SBIC_TC_PUT (regs, (unsigned)len);
   1285      1.1     chuck     SET_SBIC_cmd (regs, SBIC_CMD_XFER_INFO);
   1286      1.1     chuck 
   1287      1.1     chuck     /*
   1288      1.1     chuck      * Loop for each byte transferred
   1289      1.1     chuck      */
   1290      1.1     chuck     do {
   1291      1.1     chuck 
   1292      1.1     chuck         GET_SBIC_asr (regs, asr);
   1293      1.1     chuck 
   1294      1.1     chuck         if ( asr & SBIC_ASR_DBR ) {
   1295      1.1     chuck             if ( len ) {
   1296      1.1     chuck                 GET_SBIC_data (regs, *buf);
   1297      1.1     chuck                 buf++;
   1298      1.1     chuck                 len--;
   1299      1.1     chuck             } else {
   1300      1.1     chuck                 u_char foo;
   1301      1.1     chuck                 GET_SBIC_data (regs, foo);
   1302      1.1     chuck             }
   1303      1.1     chuck             wait = sbic_data_wait;
   1304      1.1     chuck         }
   1305      1.1     chuck 
   1306      1.1     chuck     } while ( (asr & SBIC_ASR_INT) == 0 && wait-- > 0 );
   1307      1.1     chuck 
   1308      1.1     chuck     QPRINTF(("sbicxfin {%d} %02x %02x %02x %02x %02x %02x "
   1309      1.1     chuck         "%02x %02x %02x %02x\n", len, obp[0], obp[1], obp[2],
   1310      1.1     chuck         obp[3], obp[4], obp[5], obp[6], obp[7], obp[8], obp[9]));
   1311      1.1     chuck 
   1312      1.1     chuck     SBIC_TC_PUT (regs, 0);
   1313      1.1     chuck 
   1314      1.1     chuck     /*
   1315      1.1     chuck      * this leaves with one csr to be read
   1316      1.1     chuck      */
   1317      1.1     chuck     return len;
   1318      1.1     chuck }
   1319      1.1     chuck 
   1320      1.1     chuck /*
   1321      1.1     chuck  * SCSI 'immediate' command:  issue a command to some SCSI device
   1322      1.1     chuck  * and get back an 'immediate' response (i.e., do programmed xfer
   1323      1.1     chuck  * to get the response data).  'cbuf' is a buffer containing a scsi
   1324      1.1     chuck  * command of length clen bytes.  'buf' is a buffer of length 'len'
   1325      1.1     chuck  * bytes for data.  The transfer direction is determined by the device
   1326      1.1     chuck  * (i.e., by the scsi bus data xfer phase).  If 'len' is zero, the
   1327      1.1     chuck  * command must supply no data.
   1328      1.2     chuck  *
   1329      1.2     chuck  * Note that although this routine looks like it can handle disconnect/
   1330      1.2     chuck  * reselect, the fact is that it can't. There is still some work to be
   1331      1.2     chuck  * done to clean this lot up.
   1332      1.1     chuck  */
   1333      1.1     chuck int
   1334      1.1     chuck sbicicmd(dev, cbuf, clen, buf, len)
   1335      1.1     chuck     struct sbic_softc   *dev;
   1336      1.1     chuck     void                *cbuf,
   1337      1.1     chuck                         *buf;
   1338      1.1     chuck     int                 clen,
   1339      1.1     chuck                         len;
   1340      1.1     chuck {
   1341      1.1     chuck     sbic_regmap_p   regs = dev->sc_sbicp;
   1342      1.1     chuck     struct sbic_acb *acb = dev->sc_nexus;
   1343      1.1     chuck     u_char          csr,
   1344      1.1     chuck                     asr;
   1345      1.2     chuck     int             still_busy = SBIC_STATE_RUNNING;
   1346      1.2     chuck #ifdef  DEBUG
   1347      1.2     chuck     int             counter = 0;
   1348      1.2     chuck #endif
   1349      1.1     chuck 
   1350      1.1     chuck     /*
   1351      1.1     chuck      * Make sure pointers are OK
   1352      1.1     chuck      */
   1353      1.1     chuck     dev->sc_last = dev->sc_cur = &acb->sc_pa;
   1354      1.1     chuck     dev->sc_tcnt = acb->sc_tcnt = 0;
   1355      1.1     chuck 
   1356      1.1     chuck     acb->sc_dmacmd      = 0;
   1357      1.1     chuck     acb->sc_pa.dc_count = 0; /* No DMA */
   1358      1.1     chuck     acb->sc_kv.dc_addr  = buf;
   1359      1.1     chuck     acb->sc_kv.dc_count = len;
   1360      1.1     chuck 
   1361      1.1     chuck #ifdef  DEBUG
   1362      1.1     chuck     if ( data_pointer_debug > 1 )
   1363      1.5  christos         printf("sbicicmd(%d,%d):%d\n", dev->target, dev->lun, acb->sc_kv.dc_count);
   1364      1.1     chuck #endif
   1365      1.1     chuck 
   1366      1.1     chuck     /*
   1367      1.1     chuck      * set the sbic into non-DMA mode
   1368      1.1     chuck      */
   1369      1.1     chuck     SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
   1370      1.1     chuck 
   1371      1.1     chuck     dev->sc_stat[0] = 0xff;
   1372      1.1     chuck     dev->sc_msg[0]  = 0xff;
   1373      1.1     chuck 
   1374      1.1     chuck     /*
   1375      1.1     chuck      * We're stealing the SCSI bus
   1376      1.1     chuck      */
   1377      1.1     chuck     dev->sc_flags |= SBICF_ICMD;
   1378      1.1     chuck 
   1379      1.1     chuck     do {
   1380      1.1     chuck         GET_SBIC_asr (regs, asr);
   1381      1.1     chuck 
   1382      1.1     chuck         /*
   1383      1.1     chuck          * select the SCSI bus (it's an error if bus isn't free)
   1384      1.1     chuck          */
   1385      1.2     chuck         if ( (dev->sc_flags & SBICF_SELECTED) == 0 &&
   1386      1.2     chuck              still_busy != SBIC_STATE_DISCONNECT ) {
   1387      1.1     chuck             if ( (csr = sbicselectbus(dev)) == 0 ) {
   1388      1.1     chuck                 dev->sc_flags &= ~SBICF_ICMD;
   1389      1.1     chuck                 return(-1);
   1390      1.1     chuck             }
   1391      1.1     chuck         } else
   1392      1.2     chuck         if ( (asr & (SBIC_ASR_BSY | SBIC_ASR_INT)) == SBIC_ASR_INT )
   1393      1.1     chuck             GET_SBIC_csr(regs, csr);
   1394      1.2     chuck         else
   1395      1.2     chuck             csr = 0;
   1396      1.2     chuck 
   1397      1.2     chuck         if ( csr ) {
   1398      1.2     chuck 
   1399      1.2     chuck             QPRINTF((">ASR:0x%02x CSR:0x%02x< ", asr, csr));
   1400      1.1     chuck 
   1401      1.2     chuck             switch ( csr ) {
   1402      1.1     chuck 
   1403      1.2     chuck               case SBIC_CSR_S_XFERRED:
   1404      1.2     chuck               case SBIC_CSR_DISC:
   1405      1.2     chuck               case SBIC_CSR_DISC_1:
   1406      1.2     chuck                 {
   1407      1.2     chuck                     u_char  phase;
   1408      1.1     chuck 
   1409      1.2     chuck                     dev->sc_flags &= ~SBICF_SELECTED;
   1410      1.2     chuck                     GET_SBIC_cmd_phase (regs, phase);
   1411      1.2     chuck 
   1412      1.2     chuck                     if ( phase == 0x60 ) {
   1413      1.2     chuck                         GET_SBIC_tlun (regs, dev->sc_stat[0]);
   1414      1.2     chuck                         still_busy = SBIC_STATE_DONE; /* done */
   1415      1.2     chuck                     } else {
   1416      1.1     chuck #ifdef DEBUG
   1417      1.2     chuck                         if ( reselect_debug > 1 )
   1418      1.5  christos                             printf("sbicicmd: handling disconnect\n");
   1419      1.1     chuck #endif
   1420      1.2     chuck                         still_busy = SBIC_STATE_DISCONNECT;
   1421      1.2     chuck                     }
   1422      1.1     chuck                 }
   1423      1.2     chuck                 break;
   1424      1.1     chuck 
   1425      1.2     chuck               case SBIC_CSR_XFERRED | CMD_PHASE:
   1426      1.2     chuck               case SBIC_CSR_MIS     | CMD_PHASE:
   1427      1.2     chuck               case SBIC_CSR_MIS_1   | CMD_PHASE:
   1428      1.2     chuck               case SBIC_CSR_MIS_2   | CMD_PHASE:
   1429      1.2     chuck                 {
   1430      1.2     chuck                     if ( sbicxfout(regs, clen, cbuf) )
   1431      1.2     chuck                         still_busy = sbicabort(dev, "icmd sending cmd");
   1432      1.2     chuck                 }
   1433      1.2     chuck                 break;
   1434      1.1     chuck 
   1435      1.2     chuck               case SBIC_CSR_XFERRED | STATUS_PHASE:
   1436      1.2     chuck               case SBIC_CSR_MIS     | STATUS_PHASE:
   1437      1.2     chuck               case SBIC_CSR_MIS_1   | STATUS_PHASE:
   1438      1.2     chuck               case SBIC_CSR_MIS_2   | STATUS_PHASE:
   1439      1.2     chuck                 {
   1440      1.2     chuck                     /*
   1441      1.2     chuck                      * The sbic does the status/cmd-complete reading ok,
   1442      1.2     chuck                      * so do this with its hi-level commands.
   1443      1.2     chuck                      */
   1444      1.1     chuck #ifdef DEBUG
   1445      1.2     chuck                     if ( sbic_debug )
   1446      1.5  christos                         printf("SBICICMD status phase (bsy=%d)\n", still_busy);
   1447      1.1     chuck #endif
   1448      1.2     chuck                     SET_SBIC_cmd_phase(regs, 0x46);
   1449      1.2     chuck                     SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN_XFER);
   1450      1.2     chuck                 }
   1451      1.2     chuck                 break;
   1452      1.1     chuck 
   1453      1.2     chuck               default:
   1454      1.2     chuck                 {
   1455      1.2     chuck                     still_busy = sbicnextstate(dev, csr, asr);
   1456      1.2     chuck                 }
   1457      1.2     chuck                 break;
   1458      1.1     chuck             }
   1459      1.1     chuck 
   1460      1.2     chuck             /*
   1461      1.2     chuck              * make sure the last command was taken,
   1462      1.2     chuck              * ie. we're not hunting after an ignored command..
   1463      1.2     chuck              */
   1464      1.2     chuck             GET_SBIC_asr(regs, asr);
   1465      1.1     chuck 
   1466      1.2     chuck             /*
   1467      1.2     chuck              * tapes may take a loooong time..
   1468      1.2     chuck              */
   1469      1.2     chuck             while (asr & SBIC_ASR_BSY ) {
   1470      1.1     chuck 
   1471      1.2     chuck                 if ( asr & SBIC_ASR_DBR ) {
   1472      1.2     chuck                     int     i;
   1473      1.1     chuck 
   1474      1.5  christos                     printf("sbicicmd: Waiting while sbic is jammed, CSR:%02x,ASR:%02x\n", csr,asr);
   1475      1.1     chuck #ifdef DDB
   1476      1.2     chuck                     Debugger();
   1477      1.1     chuck #endif
   1478      1.2     chuck                     /*
   1479      1.2     chuck                      * SBIC is jammed
   1480      1.2     chuck                      * DUNNO which direction
   1481      1.2     chuck                      * Try old direction
   1482      1.2     chuck                      */
   1483      1.2     chuck                     GET_SBIC_data(regs, i);
   1484      1.2     chuck                     GET_SBIC_asr(regs, asr);
   1485      1.2     chuck 
   1486      1.2     chuck                     if ( asr & SBIC_ASR_DBR ) /* Wants us to write */
   1487      1.2     chuck                         SET_SBIC_data(regs, i);
   1488      1.2     chuck                 }
   1489      1.2     chuck 
   1490      1.1     chuck                 GET_SBIC_asr(regs, asr);
   1491      1.1     chuck             }
   1492      1.1     chuck         }
   1493      1.1     chuck 
   1494      1.1     chuck         /*
   1495      1.1     chuck          * wait for last command to complete
   1496      1.1     chuck          */
   1497      1.1     chuck         if ( asr & SBIC_ASR_LCI ) {
   1498      1.5  christos             printf("sbicicmd: last command ignored\n");
   1499      1.1     chuck         }
   1500      1.1     chuck         else
   1501      1.2     chuck         if ( still_busy >= SBIC_STATE_RUNNING ) /* Bsy */
   1502      1.1     chuck             SBIC_WAIT (regs, SBIC_ASR_INT, sbic_cmd_wait);
   1503      1.1     chuck 
   1504      1.1     chuck         /*
   1505      1.1     chuck          * do it again
   1506      1.1     chuck          */
   1507      1.2     chuck     } while ( still_busy >= SBIC_STATE_RUNNING && dev->sc_stat[0] == 0xff );
   1508      1.1     chuck 
   1509      1.1     chuck     /*
   1510      1.1     chuck      * Sometimes we need to do an extra read of the CSR
   1511      1.1     chuck      */
   1512      1.1     chuck     GET_SBIC_csr(regs, csr);
   1513      1.1     chuck 
   1514      1.1     chuck #ifdef DEBUG
   1515      1.1     chuck     if ( data_pointer_debug > 1 )
   1516      1.5  christos         printf("sbicicmd done(%d,%d):%d =%d=\n", dev->target, dev->lun,
   1517      1.1     chuck                                                  acb->sc_kv.dc_count,
   1518      1.1     chuck                                                  dev->sc_stat[0]);
   1519      1.1     chuck #endif
   1520      1.1     chuck 
   1521      1.1     chuck     dev->sc_flags &= ~SBICF_ICMD;
   1522      1.1     chuck 
   1523      1.1     chuck     return(dev->sc_stat[0]);
   1524      1.1     chuck }
   1525      1.1     chuck 
   1526      1.1     chuck /*
   1527      1.1     chuck  * Finish SCSI xfer command:  After the completion interrupt from
   1528      1.1     chuck  * a read/write operation, sequence through the final phases in
   1529      1.1     chuck  * programmed i/o.  This routine is a lot like sbicicmd except we
   1530      1.1     chuck  * skip (and don't allow) the select, cmd out and data in/out phases.
   1531      1.1     chuck  */
   1532      1.1     chuck void
   1533      1.1     chuck sbicxfdone(dev)
   1534      1.1     chuck     struct sbic_softc   *dev;
   1535      1.1     chuck {
   1536      1.1     chuck     sbic_regmap_p   regs = dev->sc_sbicp;
   1537      1.1     chuck     u_char          phase,
   1538      1.1     chuck                     csr;
   1539      1.1     chuck     int             s;
   1540      1.1     chuck 
   1541      1.1     chuck     QPRINTF(("{"));
   1542      1.1     chuck     s = splbio();
   1543      1.1     chuck 
   1544      1.1     chuck     /*
   1545      1.1     chuck      * have the sbic complete on its own
   1546      1.1     chuck      */
   1547      1.1     chuck     SBIC_TC_PUT(regs, 0);
   1548      1.1     chuck     SET_SBIC_cmd_phase(regs, 0x46);
   1549      1.1     chuck     SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN_XFER);
   1550      1.1     chuck 
   1551      1.1     chuck     do {
   1552      1.1     chuck 
   1553      1.1     chuck         SBIC_WAIT (regs, SBIC_ASR_INT, 0);
   1554      1.1     chuck         GET_SBIC_csr (regs, csr);
   1555      1.1     chuck         QPRINTF(("%02x:", csr));
   1556      1.1     chuck 
   1557      1.1     chuck     } while ( (csr != SBIC_CSR_DISC) && (csr != SBIC_CSR_DISC_1) &&
   1558      1.1     chuck               (csr != SBIC_CSR_S_XFERRED));
   1559      1.1     chuck 
   1560      1.1     chuck     dev->sc_flags &= ~SBICF_SELECTED;
   1561      1.1     chuck 
   1562      1.1     chuck     GET_SBIC_cmd_phase (regs, phase);
   1563      1.1     chuck     QPRINTF(("}%02x", phase));
   1564      1.1     chuck 
   1565      1.1     chuck     if ( phase == 0x60 )
   1566      1.1     chuck         GET_SBIC_tlun(regs, dev->sc_stat[0]);
   1567      1.1     chuck     else
   1568      1.1     chuck         sbicerror(dev, csr);
   1569      1.1     chuck 
   1570      1.1     chuck     QPRINTF(("=STS:%02x=\n", dev->sc_stat[0]));
   1571      1.1     chuck 
   1572      1.1     chuck     splx(s);
   1573      1.1     chuck }
   1574      1.1     chuck 
   1575      1.1     chuck /*
   1576      1.1     chuck  * No DMA chains
   1577      1.1     chuck  */
   1578      1.1     chuck int
   1579      1.1     chuck sbicgo(dev, xs)
   1580      1.1     chuck     struct sbic_softc   *dev;
   1581  1.5.8.1    bouyer     struct scsipi_xfer    *xs;
   1582      1.1     chuck {
   1583      1.1     chuck     struct sbic_acb *acb = dev->sc_nexus;
   1584      1.1     chuck     sbic_regmap_p   regs = dev->sc_sbicp;
   1585      1.1     chuck     int             i,
   1586      1.1     chuck                     dmaflags,
   1587      1.1     chuck                     count,
   1588      1.1     chuck                     usedma;
   1589      1.1     chuck     u_char          csr,
   1590      1.1     chuck                     asr,
   1591      1.1     chuck                     *addr;
   1592      1.1     chuck 
   1593  1.5.8.1    bouyer     dev->target = xs->sc_link->scsipi_scsi.target;
   1594  1.5.8.1    bouyer     dev->lun    = xs->sc_link->scsipi_scsi.lun;
   1595      1.1     chuck 
   1596      1.1     chuck     usedma = sbicdmaok(dev, xs);
   1597      1.1     chuck 
   1598      1.1     chuck #ifdef DEBUG
   1599      1.1     chuck     if ( data_pointer_debug > 1 )
   1600      1.5  christos         printf("sbicgo(%d,%d): usedma=%d\n", dev->target, dev->lun, usedma);
   1601      1.1     chuck #endif
   1602      1.1     chuck 
   1603      1.1     chuck     /*
   1604      1.1     chuck      * select the SCSI bus (it's an error if bus isn't free)
   1605      1.1     chuck      */
   1606      1.1     chuck     if ( (csr = sbicselectbus(dev)) == 0 )
   1607      1.1     chuck         return(0); /* Not done: needs to be rescheduled */
   1608      1.1     chuck 
   1609      1.1     chuck     dev->sc_stat[0] = 0xff;
   1610      1.1     chuck 
   1611      1.1     chuck     /*
   1612      1.1     chuck      * Calculate DMA chains now
   1613      1.1     chuck      */
   1614      1.1     chuck     if ( acb->flags & ACB_DATAIN )
   1615      1.1     chuck         dmaflags = DMAGO_READ;
   1616      1.1     chuck     else
   1617      1.1     chuck         dmaflags = 0;
   1618      1.1     chuck 
   1619      1.1     chuck     addr  = acb->sc_kv.dc_addr;
   1620      1.1     chuck     count = acb->sc_kv.dc_count;
   1621      1.1     chuck 
   1622      1.1     chuck     if ( count && ((char *)kvtop(addr) != acb->sc_pa.dc_addr) ) {
   1623      1.5  christos         printf("sbic: DMA buffer mapping changed %x->%x\n",
   1624      1.1     chuck                 acb->sc_pa.dc_addr, kvtop(addr));
   1625      1.1     chuck #ifdef DDB
   1626      1.1     chuck         Debugger();
   1627      1.1     chuck #endif
   1628      1.1     chuck     }
   1629      1.1     chuck 
   1630      1.1     chuck #ifdef DEBUG
   1631      1.1     chuck     ++sbicdma_ops;          /* count total DMA operations */
   1632      1.1     chuck #endif
   1633      1.1     chuck 
   1634      1.1     chuck     /*
   1635      1.1     chuck      * Allocate the DMA chain
   1636      1.1     chuck      * Mark end of segment...
   1637      1.1     chuck      */
   1638      1.1     chuck     acb->sc_tcnt        = dev->sc_tcnt = 0;
   1639      1.1     chuck     acb->sc_pa.dc_count = 0;
   1640      1.1     chuck 
   1641      1.1     chuck     sbic_load_ptrs(dev);
   1642      1.1     chuck 
   1643      1.1     chuck     /*
   1644      1.1     chuck      * Enable interrupts but don't do any DMA
   1645      1.1     chuck      * enintr() also enables interrupts for the sbic
   1646      1.1     chuck      */
   1647      1.1     chuck     dev->sc_enintr(dev);
   1648      1.1     chuck 
   1649      1.1     chuck     if ( usedma ) {
   1650      1.1     chuck         dev->sc_tcnt = dev->sc_dmago(dev, acb->sc_pa.dc_addr,
   1651      1.1     chuck                                           acb->sc_pa.dc_count, dmaflags);
   1652      1.1     chuck #ifdef DEBUG
   1653      1.1     chuck         dev->sc_dmatimo = dev->sc_tcnt ? 1 : 0;
   1654      1.1     chuck #endif
   1655      1.1     chuck     } else
   1656      1.1     chuck         dev->sc_dmacmd = 0; /* Don't use DMA */
   1657      1.1     chuck 
   1658      1.1     chuck     acb->sc_dmacmd = dev->sc_dmacmd;
   1659      1.1     chuck 
   1660      1.1     chuck #ifdef DEBUG
   1661      1.1     chuck     if ( data_pointer_debug > 1 ) {
   1662      1.5  christos         printf("sbicgo dmago:%d(%x:%x) dmacmd=0x%02x\n", dev->target,
   1663      1.1     chuck                                            dev->sc_cur->dc_addr,
   1664      1.1     chuck                                            dev->sc_tcnt,
   1665      1.1     chuck                                            dev->sc_dmacmd);
   1666      1.1     chuck     }
   1667      1.1     chuck #endif
   1668      1.1     chuck 
   1669      1.1     chuck     /*
   1670      1.1     chuck      * Lets cycle a while then let the interrupt handler take over.
   1671      1.1     chuck      */
   1672      1.1     chuck     GET_SBIC_asr(regs, asr);
   1673      1.1     chuck 
   1674      1.1     chuck     do {
   1675      1.1     chuck 
   1676      1.1     chuck         QPRINTF(("go "));
   1677      1.1     chuck 
   1678      1.1     chuck         /*
   1679      1.1     chuck          * Handle the new phase
   1680      1.1     chuck          */
   1681      1.1     chuck         i = sbicnextstate(dev, csr, asr);
   1682      1.1     chuck #if 0
   1683      1.1     chuck         WAIT_CIP(regs);
   1684      1.1     chuck #endif
   1685      1.1     chuck         if ( i == SBIC_STATE_RUNNING ) {
   1686      1.1     chuck             GET_SBIC_asr(regs, asr);
   1687      1.1     chuck 
   1688      1.1     chuck             if ( asr & SBIC_ASR_LCI )
   1689      1.5  christos                 printf("sbicgo: LCI asr:%02x csr:%02x\n", asr, csr);
   1690      1.1     chuck 
   1691      1.1     chuck             if ( asr & SBIC_ASR_INT )
   1692      1.1     chuck                 GET_SBIC_csr(regs, csr);
   1693      1.1     chuck         }
   1694      1.1     chuck 
   1695      1.1     chuck     } while ( i == SBIC_STATE_RUNNING && asr & (SBIC_ASR_INT|SBIC_ASR_LCI) );
   1696      1.1     chuck 
   1697      1.1     chuck     if ( i == SBIC_STATE_DONE ) {
   1698      1.1     chuck         if ( dev->sc_stat[0] == 0xff )
   1699      1.1     chuck #if 0
   1700      1.5  christos             printf("sbicgo: done & stat = 0xff\n");
   1701      1.1     chuck #else
   1702      1.1     chuck             ;
   1703      1.1     chuck #endif
   1704      1.1     chuck         else
   1705      1.1     chuck             return 1;   /* Did we really finish that fast? */
   1706      1.1     chuck     }
   1707      1.1     chuck 
   1708      1.1     chuck     return 0;
   1709      1.1     chuck }
   1710      1.1     chuck 
   1711      1.1     chuck 
   1712      1.1     chuck int
   1713      1.1     chuck sbicintr(dev)
   1714      1.1     chuck     struct sbic_softc   *dev;
   1715      1.1     chuck {
   1716      1.1     chuck     sbic_regmap_p       regs = dev->sc_sbicp;
   1717      1.1     chuck     u_char              asr,
   1718      1.1     chuck                         csr;
   1719      1.1     chuck     int                 i;
   1720      1.1     chuck 
   1721      1.1     chuck     /*
   1722      1.1     chuck      * pending interrupt?
   1723      1.1     chuck      */
   1724      1.1     chuck     GET_SBIC_asr (regs, asr);
   1725      1.1     chuck     if ( (asr & SBIC_ASR_INT) == 0 )
   1726      1.1     chuck         return(0);
   1727      1.1     chuck 
   1728      1.2     chuck     GET_SBIC_csr(regs, csr);
   1729      1.2     chuck 
   1730      1.1     chuck     do {
   1731      1.1     chuck 
   1732      1.1     chuck         QPRINTF(("intr[0x%x]", csr));
   1733      1.1     chuck 
   1734      1.1     chuck         i = sbicnextstate(dev, csr, asr);
   1735      1.1     chuck #if 0
   1736      1.1     chuck         WAIT_CIP(regs);
   1737      1.1     chuck #endif
   1738      1.2     chuck         if ( i == SBIC_STATE_RUNNING ) {
   1739      1.2     chuck             GET_SBIC_asr(regs, asr);
   1740      1.2     chuck 
   1741      1.2     chuck             if ( asr & SBIC_ASR_LCI )
   1742      1.5  christos                 printf("sbicgo: LCI asr:%02x csr:%02x\n", asr, csr);
   1743      1.2     chuck 
   1744      1.2     chuck             if ( asr & SBIC_ASR_INT )
   1745      1.2     chuck                 GET_SBIC_csr(regs, csr);
   1746      1.2     chuck         }
   1747      1.1     chuck 
   1748      1.1     chuck     } while ( i == SBIC_STATE_RUNNING && asr & (SBIC_ASR_INT|SBIC_ASR_LCI) );
   1749      1.1     chuck 
   1750      1.1     chuck     QPRINTF(("intr done. state=%d, asr=0x%02x\n", i, asr));
   1751      1.1     chuck 
   1752      1.1     chuck     return(1);
   1753      1.1     chuck }
   1754      1.1     chuck 
   1755      1.1     chuck /*
   1756      1.1     chuck  * Run commands and wait for disconnect.
   1757      1.1     chuck  * This is only ever called when a command is in progress, when we
   1758      1.1     chuck  * want to busy wait for it to finish.
   1759      1.1     chuck  */
   1760      1.1     chuck int
   1761      1.1     chuck sbicpoll(dev)
   1762      1.1     chuck     struct sbic_softc   *dev;
   1763      1.1     chuck {
   1764      1.1     chuck     sbic_regmap_p       regs = dev->sc_sbicp;
   1765      1.1     chuck     u_char              asr,
   1766      1.1     chuck                         csr;
   1767      1.1     chuck     int                 i;
   1768      1.1     chuck 
   1769      1.1     chuck     /*
   1770      1.1     chuck      * Wait for the next interrupt
   1771      1.1     chuck      */
   1772      1.1     chuck     SBIC_WAIT(regs, SBIC_ASR_INT, sbic_cmd_wait);
   1773      1.1     chuck 
   1774      1.1     chuck     do {
   1775      1.1     chuck         GET_SBIC_asr (regs, asr);
   1776      1.1     chuck 
   1777      1.1     chuck         if ( asr & SBIC_ASR_INT )
   1778      1.1     chuck             GET_SBIC_csr(regs, csr);
   1779      1.1     chuck 
   1780      1.1     chuck         QPRINTF(("poll[0x%x]", csr));
   1781      1.1     chuck 
   1782      1.1     chuck         /*
   1783      1.1     chuck          * Handle it
   1784      1.1     chuck          */
   1785      1.1     chuck         i = sbicnextstate(dev, csr, asr);
   1786      1.1     chuck 
   1787      1.1     chuck         WAIT_CIP(regs);
   1788      1.1     chuck         GET_SBIC_asr(regs, asr);
   1789      1.1     chuck 
   1790      1.1     chuck         /*
   1791      1.1     chuck          * tapes may take a loooong time..
   1792      1.1     chuck          */
   1793      1.1     chuck         while ( asr & SBIC_ASR_BSY ) {
   1794      1.2     chuck             u_char z = 0;
   1795      1.1     chuck 
   1796      1.1     chuck             if ( asr & SBIC_ASR_DBR ) {
   1797      1.5  christos                 printf("sbipoll: Waiting while sbic is jammed, CSR:%02x,ASR:%02x\n", csr,asr);
   1798      1.1     chuck #ifdef DDB
   1799      1.1     chuck                 Debugger();
   1800      1.1     chuck #endif
   1801      1.1     chuck                 /*
   1802      1.1     chuck                  * SBIC is jammed
   1803      1.1     chuck                  * DUNNO which direction
   1804      1.1     chuck                  * Try old direction
   1805      1.1     chuck                  */
   1806      1.2     chuck                 GET_SBIC_data(regs, z);
   1807      1.1     chuck                 GET_SBIC_asr(regs, asr);
   1808      1.1     chuck 
   1809      1.1     chuck                 if ( asr & SBIC_ASR_DBR ) /* Wants us to write */
   1810      1.2     chuck                     SET_SBIC_data(regs, z);
   1811      1.1     chuck             }
   1812      1.1     chuck 
   1813      1.1     chuck             GET_SBIC_asr(regs, asr);
   1814      1.1     chuck         }
   1815      1.1     chuck 
   1816      1.1     chuck         if ( asr & SBIC_ASR_LCI )
   1817      1.5  christos             printf("sbicpoll: LCI asr:%02x csr:%02x\n", asr,csr);
   1818      1.1     chuck         else
   1819      1.2     chuck         if ( i == SBIC_STATE_RUNNING ) /* BSY */
   1820      1.1     chuck             SBIC_WAIT(regs, SBIC_ASR_INT, sbic_cmd_wait);
   1821      1.1     chuck 
   1822      1.1     chuck     } while ( i == SBIC_STATE_RUNNING );
   1823      1.1     chuck 
   1824      1.1     chuck     return(1);
   1825      1.1     chuck }
   1826      1.1     chuck 
   1827      1.1     chuck /*
   1828      1.1     chuck  * Handle a single msgin
   1829      1.1     chuck  */
   1830      1.1     chuck int
   1831      1.1     chuck sbicmsgin(dev)
   1832      1.1     chuck     struct sbic_softc   *dev;
   1833      1.1     chuck {
   1834      1.1     chuck     sbic_regmap_p       regs = dev->sc_sbicp;
   1835      1.1     chuck     int                 recvlen = 1;
   1836      1.1     chuck     u_char              asr,
   1837      1.1     chuck                         csr,
   1838      1.1     chuck                         *tmpaddr,
   1839      1.1     chuck                         *msgaddr;
   1840      1.1     chuck 
   1841      1.1     chuck     tmpaddr = msgaddr = dev->sc_msg;
   1842      1.1     chuck 
   1843      1.1     chuck     tmpaddr[0] = 0xff;
   1844      1.1     chuck     tmpaddr[1] = 0xff;
   1845      1.1     chuck 
   1846      1.1     chuck     GET_SBIC_asr(regs, asr);
   1847      1.1     chuck 
   1848      1.1     chuck #ifdef DEBUG
   1849      1.1     chuck     if ( reselect_debug > 1 )
   1850      1.5  christos         printf("sbicmsgin asr=%02x\n", asr);
   1851      1.1     chuck #endif
   1852      1.1     chuck 
   1853      1.1     chuck     GET_SBIC_selid (regs, csr);
   1854      1.1     chuck     SET_SBIC_selid (regs, csr | SBIC_SID_FROM_SCSI);
   1855      1.1     chuck 
   1856      1.1     chuck     SBIC_TC_PUT(regs, 0);
   1857      1.1     chuck     SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
   1858      1.1     chuck 
   1859      1.1     chuck     do {
   1860      1.1     chuck         while( recvlen-- ) {
   1861      1.1     chuck 
   1862      1.1     chuck             /*
   1863      1.1     chuck              * Fetch the next byte of the message
   1864      1.1     chuck              */
   1865      1.1     chuck             RECV_BYTE(regs, *tmpaddr);
   1866      1.1     chuck 
   1867      1.1     chuck             /*
   1868      1.1     chuck              * get the command completion interrupt, or we
   1869      1.1     chuck              * can't send a new command (LCI)
   1870      1.1     chuck              */
   1871      1.1     chuck             SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   1872      1.1     chuck             GET_SBIC_csr(regs, csr);
   1873      1.1     chuck 
   1874      1.1     chuck #ifdef DEBUG
   1875      1.1     chuck             if ( reselect_debug > 1 )
   1876      1.5  christos                 printf("sbicmsgin: got %02x csr %02x\n", *tmpaddr, csr);
   1877      1.1     chuck #endif
   1878      1.1     chuck 
   1879      1.1     chuck             tmpaddr++;
   1880      1.1     chuck 
   1881      1.1     chuck             if ( recvlen ) {
   1882      1.1     chuck                 /*
   1883      1.1     chuck                  * Clear ACK, and wait for the interrupt for the next byte
   1884      1.1     chuck                  */
   1885      1.1     chuck                 SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   1886      1.1     chuck                 SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   1887      1.1     chuck                 GET_SBIC_csr(regs, csr);
   1888      1.1     chuck             }
   1889      1.1     chuck         }
   1890      1.1     chuck 
   1891      1.1     chuck         if ( msgaddr[0] == 0xff ) {
   1892      1.5  christos             printf("sbicmsgin: sbic swallowed our message\n");
   1893      1.1     chuck             break;
   1894      1.1     chuck         }
   1895      1.1     chuck 
   1896      1.1     chuck #ifdef DEBUG
   1897      1.1     chuck         if ( sync_debug ) {
   1898      1.1     chuck             GET_SBIC_asr(regs, asr);
   1899      1.5  christos             printf("msgin done csr 0x%x asr 0x%x msg 0x%x\n", csr, asr, msgaddr[0]);
   1900      1.1     chuck         }
   1901      1.1     chuck #endif
   1902      1.1     chuck         /*
   1903      1.1     chuck          * test whether this is a reply to our sync
   1904      1.1     chuck          * request
   1905      1.1     chuck          */
   1906      1.1     chuck         if ( MSG_ISIDENTIFY(msgaddr[0]) ) {
   1907      1.1     chuck 
   1908      1.1     chuck             /*
   1909      1.1     chuck              * Got IFFY msg -- ack it
   1910      1.1     chuck              */
   1911      1.1     chuck             QPRINTF(("IFFY"));
   1912      1.1     chuck 
   1913      1.1     chuck         } else
   1914      1.1     chuck         if ( msgaddr[0] == MSG_REJECT &&
   1915      1.1     chuck              dev->sc_sync[dev->target].state == SYNC_SENT) {
   1916      1.1     chuck 
   1917      1.1     chuck             /*
   1918      1.1     chuck              * Target probably rejected our Sync negotiation.
   1919      1.1     chuck              */
   1920      1.1     chuck             QPRINTF(("REJECT of SYN"));
   1921      1.1     chuck 
   1922      1.1     chuck #ifdef DEBUG
   1923      1.1     chuck             if ( sync_debug )
   1924      1.5  christos                 printf("target %d rejected sync, going async\n", dev->target);
   1925      1.1     chuck #endif
   1926      1.1     chuck 
   1927      1.1     chuck             dev->sc_sync[dev->target].period = sbic_min_period;
   1928      1.1     chuck             dev->sc_sync[dev->target].offset = 0;
   1929      1.1     chuck             dev->sc_sync[dev->target].state  = SYNC_DONE;
   1930      1.1     chuck             SET_SBIC_syn(regs, SBIC_SYN(dev->sc_sync[dev->target].offset,
   1931      1.1     chuck                                         dev->sc_sync[dev->target].period));
   1932      1.1     chuck 
   1933      1.1     chuck         } else
   1934      1.1     chuck         if ( msgaddr[0] == MSG_REJECT ) {
   1935      1.1     chuck 
   1936      1.1     chuck             /*
   1937      1.1     chuck              * we'll never REJECt a REJECT message..
   1938      1.1     chuck              */
   1939      1.1     chuck             QPRINTF(("REJECT"));
   1940      1.1     chuck 
   1941      1.1     chuck         } else
   1942      1.1     chuck         if ( msgaddr[0] == MSG_SAVE_DATA_PTR ) {
   1943      1.1     chuck 
   1944      1.1     chuck             /*
   1945      1.1     chuck              * don't reject this either.
   1946      1.1     chuck              */
   1947      1.1     chuck             QPRINTF(("MSG_SAVE_DATA_PTR"));
   1948      1.1     chuck 
   1949      1.1     chuck         } else
   1950      1.1     chuck         if ( msgaddr[0] == MSG_RESTORE_PTR ) {
   1951      1.1     chuck 
   1952      1.1     chuck             /*
   1953      1.1     chuck              * don't reject this either.
   1954      1.1     chuck              */
   1955      1.1     chuck             QPRINTF(("MSG_RESTORE_PTR"));
   1956      1.1     chuck 
   1957      1.1     chuck         } else
   1958      1.1     chuck         if ( msgaddr[0] == MSG_DISCONNECT ) {
   1959      1.1     chuck 
   1960      1.1     chuck             /*
   1961      1.1     chuck              * Target is disconnecting...
   1962      1.1     chuck              */
   1963      1.1     chuck             QPRINTF(("DISCONNECT"));
   1964      1.1     chuck 
   1965      1.1     chuck #ifdef DEBUG
   1966      1.1     chuck             if ( reselect_debug > 1 && msgaddr[0] == MSG_DISCONNECT )
   1967      1.5  christos                 printf("sbicmsgin: got disconnect msg %s\n",
   1968      1.1     chuck                        (dev->sc_flags & SBICF_ICMD) ? "rejecting" : "");
   1969      1.1     chuck #endif
   1970      1.1     chuck 
   1971      1.1     chuck             if ( dev->sc_flags & SBICF_ICMD ) {
   1972      1.1     chuck                 /*
   1973      1.1     chuck                  * We're in immediate mode. Prevent disconnects.
   1974      1.1     chuck                  * prepare to reject the message, NACK
   1975      1.1     chuck                  */
   1976      1.1     chuck                 SET_SBIC_cmd(regs, SBIC_CMD_SET_ATN);
   1977      1.1     chuck                 WAIT_CIP(regs);
   1978      1.1     chuck             }
   1979      1.1     chuck 
   1980      1.1     chuck         } else
   1981      1.1     chuck         if ( msgaddr[0] == MSG_CMD_COMPLETE ) {
   1982      1.1     chuck 
   1983      1.1     chuck             /*
   1984      1.1     chuck              * !! KLUDGE ALERT !! quite a few drives don't seem to
   1985      1.1     chuck              * really like the current way of sending the
   1986      1.1     chuck              * sync-handshake together with the ident-message, and
   1987      1.1     chuck              * they react by sending command-complete and
   1988      1.1     chuck              * disconnecting right after returning the valid sync
   1989      1.1     chuck              * handshake. So, all I can do is reselect the drive,
   1990      1.1     chuck              * and hope it won't disconnect again. I don't think
   1991      1.1     chuck              * this is valid behavior, but I can't help fixing a
   1992      1.1     chuck              * problem that apparently exists.
   1993      1.1     chuck              *
   1994      1.1     chuck              * Note: we should not get here on `normal' command
   1995      1.1     chuck              * completion, as that condition is handled by the
   1996      1.1     chuck              * high-level sel&xfer resume command used to walk
   1997      1.1     chuck              * thru status/cc-phase.
   1998      1.1     chuck              */
   1999      1.1     chuck             QPRINTF(("CMD_COMPLETE"));
   2000      1.1     chuck 
   2001      1.1     chuck #ifdef DEBUG
   2002      1.1     chuck             if ( sync_debug )
   2003      1.5  christos                 printf ("GOT MSG %d! target %d acting weird.."
   2004      1.1     chuck                         " waiting for disconnect...\n", msgaddr[0], dev->target);
   2005      1.1     chuck #endif
   2006      1.1     chuck 
   2007      1.1     chuck             /*
   2008      1.1     chuck              * Check to see if sbic is handling this
   2009      1.1     chuck              */
   2010      1.1     chuck             GET_SBIC_asr(regs, asr);
   2011      1.1     chuck 
   2012      1.1     chuck             /*
   2013      1.1     chuck              * XXXSCW: I'm not convinced of this, we haven't negated ACK yet...
   2014      1.1     chuck              */
   2015      1.1     chuck             if ( asr & SBIC_ASR_BSY )
   2016      1.1     chuck                 return SBIC_STATE_RUNNING;
   2017      1.1     chuck 
   2018      1.1     chuck             /*
   2019      1.1     chuck              * Let's try this: Assume it works and set status to 00
   2020      1.1     chuck              */
   2021      1.1     chuck             dev->sc_stat[0] = 0;
   2022      1.1     chuck 
   2023      1.1     chuck         } else
   2024      1.1     chuck         if ( msgaddr[0] == MSG_EXT_MESSAGE && tmpaddr == &(msgaddr[1]) ) {
   2025      1.1     chuck 
   2026      1.1     chuck             /*
   2027      1.1     chuck              * Target is sending us an extended message. We'll assume it's
   2028      1.1     chuck              * the response to our Sync. negotiation.
   2029      1.1     chuck              */
   2030      1.1     chuck             QPRINTF(("ExtMSG\n"));
   2031      1.1     chuck 
   2032      1.1     chuck             /*
   2033      1.1     chuck              * Read in whole extended message. First, negate ACK to accept
   2034      1.1     chuck              * the MSG_EXT_MESSAGE byte...
   2035      1.1     chuck              */
   2036      1.1     chuck             SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   2037      1.1     chuck 
   2038      1.1     chuck             /*
   2039      1.1     chuck              * Wait for the interrupt for the next byte (length)
   2040      1.1     chuck              */
   2041      1.1     chuck             SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   2042      1.1     chuck             GET_SBIC_csr(regs, csr);
   2043      1.1     chuck 
   2044      1.1     chuck #ifdef  DEBUG
   2045      1.1     chuck             QPRINTF(("CLR ACK csr %02x\n", csr));
   2046      1.1     chuck #endif
   2047      1.1     chuck 
   2048      1.1     chuck             /*
   2049      1.1     chuck              * Read the length byte
   2050      1.1     chuck              */
   2051      1.1     chuck             RECV_BYTE(regs, *tmpaddr);
   2052      1.1     chuck 
   2053      1.1     chuck             /*
   2054      1.1     chuck              * Wait for command completion IRQ
   2055      1.1     chuck              */
   2056      1.1     chuck             SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   2057      1.1     chuck             GET_SBIC_csr(regs, csr);
   2058      1.1     chuck 
   2059      1.1     chuck             /*
   2060      1.1     chuck              * Reload the loop counter
   2061      1.1     chuck              */
   2062      1.1     chuck             recvlen = *tmpaddr++;
   2063      1.1     chuck 
   2064      1.1     chuck             QPRINTF(("Recving ext msg, csr %02x len %02x\n", csr, recvlen));
   2065      1.1     chuck 
   2066      1.1     chuck         } else
   2067      1.1     chuck         if ( msgaddr[0] == MSG_EXT_MESSAGE && msgaddr[1] == 3 &&
   2068      1.1     chuck              msgaddr[2] == MSG_SYNC_REQ ) {
   2069      1.1     chuck 
   2070      1.1     chuck             /*
   2071      1.1     chuck              * We've received the complete Extended Message Sync. Request...
   2072      1.1     chuck              */
   2073      1.1     chuck             QPRINTF(("SYN"));
   2074      1.1     chuck 
   2075      1.1     chuck             /*
   2076      1.1     chuck              * Compute the required Transfer Period for the WD chip...
   2077      1.1     chuck              */
   2078      1.1     chuck             dev->sc_sync[dev->target].period = sbicfromscsiperiod(dev, msgaddr[3]);
   2079      1.1     chuck             dev->sc_sync[dev->target].offset = msgaddr[4];
   2080      1.1     chuck             dev->sc_sync[dev->target].state  = SYNC_DONE;
   2081      1.1     chuck 
   2082      1.1     chuck             /*
   2083      1.1     chuck              * Put the WD chip in synchronous mode
   2084      1.1     chuck              */
   2085      1.1     chuck             SET_SBIC_syn(regs, SBIC_SYN(dev->sc_sync[dev->target].offset,
   2086      1.1     chuck                                         dev->sc_sync[dev->target].period));
   2087      1.2     chuck #ifdef  DEBUG
   2088      1.2     chuck             if ( sync_debug )
   2089      1.5  christos                 printf("msgin(%d): sync reg = 0x%02x\n", dev->target,
   2090      1.2     chuck                                 SBIC_SYN(dev->sc_sync[dev->target].offset,
   2091      1.2     chuck                                          dev->sc_sync[dev->target].period));
   2092      1.2     chuck #endif
   2093      1.1     chuck 
   2094      1.5  christos             printf("%s: target %d now synchronous, period=%dns, offset=%d.\n",
   2095      1.1     chuck                    dev->sc_dev.dv_xname, dev->target,
   2096      1.1     chuck                    msgaddr[3] * 4, msgaddr[4]);
   2097      1.1     chuck 
   2098      1.1     chuck         } else {
   2099      1.1     chuck 
   2100      1.1     chuck             /*
   2101      1.1     chuck              * We don't support whatever this message is...
   2102      1.1     chuck              */
   2103      1.1     chuck #ifdef DEBUG
   2104      1.1     chuck             if ( sbic_debug || sync_debug )
   2105      1.5  christos                 printf ("sbicmsgin: Rejecting message 0x%02x\n", msgaddr[0]);
   2106      1.1     chuck #endif
   2107      1.1     chuck 
   2108      1.1     chuck             /*
   2109      1.1     chuck              * prepare to reject the message, NACK
   2110      1.1     chuck              */
   2111      1.1     chuck             SET_SBIC_cmd(regs, SBIC_CMD_SET_ATN);
   2112      1.1     chuck             WAIT_CIP(regs);
   2113      1.1     chuck         }
   2114      1.1     chuck 
   2115      1.1     chuck         /*
   2116      1.1     chuck          * Negate ACK to complete the transfer
   2117      1.1     chuck          */
   2118      1.1     chuck         SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   2119      1.1     chuck 
   2120      1.1     chuck         /*
   2121      1.1     chuck          * Wait for the interrupt for the next byte, or phase change.
   2122      1.1     chuck          * Only read the CSR if we have more data to transfer.
   2123      1.1     chuck          * XXXSCW: We should really verify that we're still in MSG IN phase
   2124      1.1     chuck          * before blindly going back around this loop, but that would mean
   2125      1.1     chuck          * we read the CSR... <sigh>
   2126      1.1     chuck          */
   2127      1.1     chuck         SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   2128      1.1     chuck         if ( recvlen > 0 )
   2129      1.1     chuck             GET_SBIC_csr(regs, csr);
   2130      1.1     chuck 
   2131      1.1     chuck     } while ( recvlen > 0 );
   2132      1.1     chuck 
   2133      1.1     chuck     /*
   2134      1.1     chuck      * Should still have one CSR to read
   2135      1.1     chuck      */
   2136      1.1     chuck     return SBIC_STATE_RUNNING;
   2137      1.1     chuck }
   2138      1.1     chuck 
   2139      1.1     chuck 
   2140      1.1     chuck /*
   2141      1.1     chuck  * sbicnextstate()
   2142      1.1     chuck  * return:
   2143      1.2     chuck  *      SBIC_STATE_DONE        == done
   2144      1.2     chuck  *      SBIC_STATE_RUNNING     == working
   2145      1.2     chuck  *      SBIC_STATE_DISCONNECT  == disconnected
   2146      1.2     chuck  *      SBIC_STATE_ERROR       == error
   2147      1.1     chuck  */
   2148      1.1     chuck int
   2149      1.1     chuck sbicnextstate(dev, csr, asr)
   2150      1.1     chuck     struct sbic_softc   *dev;
   2151      1.1     chuck     u_char              csr,
   2152      1.1     chuck                         asr;
   2153      1.1     chuck {
   2154      1.1     chuck     sbic_regmap_p       regs = dev->sc_sbicp;
   2155      1.1     chuck     struct sbic_acb     *acb = dev->sc_nexus;
   2156      1.1     chuck 
   2157      1.1     chuck     QPRINTF(("next[%02x,%02x]: ",asr,csr));
   2158      1.1     chuck 
   2159      1.1     chuck     switch (csr) {
   2160      1.1     chuck 
   2161      1.1     chuck       case SBIC_CSR_XFERRED | CMD_PHASE:
   2162      1.1     chuck       case SBIC_CSR_MIS     | CMD_PHASE:
   2163      1.1     chuck       case SBIC_CSR_MIS_1   | CMD_PHASE:
   2164      1.1     chuck       case SBIC_CSR_MIS_2   | CMD_PHASE:
   2165      1.1     chuck         {
   2166      1.1     chuck             if ( sbicxfout(regs, acb->clen, &acb->cmd) )
   2167      1.1     chuck                 goto abort;
   2168      1.1     chuck         }
   2169      1.1     chuck         break;
   2170      1.1     chuck 
   2171      1.1     chuck       case SBIC_CSR_XFERRED | STATUS_PHASE:
   2172      1.1     chuck       case SBIC_CSR_MIS     | STATUS_PHASE:
   2173      1.1     chuck       case SBIC_CSR_MIS_1   | STATUS_PHASE:
   2174      1.1     chuck       case SBIC_CSR_MIS_2   | STATUS_PHASE:
   2175      1.1     chuck         {
   2176      1.1     chuck             SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
   2177      1.1     chuck 
   2178      1.1     chuck             /*
   2179      1.1     chuck              * this should be the normal i/o completion case.
   2180      1.1     chuck              * get the status & cmd complete msg then let the
   2181      1.1     chuck              * device driver look at what happened.
   2182      1.1     chuck              */
   2183      1.1     chuck             sbicxfdone(dev);
   2184      1.1     chuck 
   2185      1.1     chuck #ifdef DEBUG
   2186      1.1     chuck             dev->sc_dmatimo = 0;
   2187      1.1     chuck             if ( data_pointer_debug > 1 )
   2188      1.5  christos                 printf("next dmastop: %d(%x:%x)\n", dev->target,
   2189      1.1     chuck                                                     dev->sc_cur->dc_addr,
   2190      1.1     chuck                                                     dev->sc_tcnt);
   2191      1.1     chuck #endif
   2192      1.1     chuck             /*
   2193      1.1     chuck              * Stop the DMA chip
   2194      1.1     chuck              */
   2195      1.1     chuck             dev->sc_dmastop(dev);
   2196      1.1     chuck 
   2197      1.1     chuck             dev->sc_flags &= ~(SBICF_INDMA | SBICF_DCFLUSH);
   2198      1.1     chuck 
   2199      1.1     chuck             /*
   2200      1.1     chuck              * Indicate to the upper layers that the command is done
   2201      1.1     chuck              */
   2202      1.1     chuck             sbic_scsidone(acb, dev->sc_stat[0]);
   2203      1.1     chuck 
   2204      1.1     chuck             return SBIC_STATE_DONE;
   2205      1.1     chuck         }
   2206      1.1     chuck 
   2207      1.1     chuck       case SBIC_CSR_XFERRED | DATA_OUT_PHASE:
   2208      1.1     chuck       case SBIC_CSR_XFERRED | DATA_IN_PHASE:
   2209      1.1     chuck       case SBIC_CSR_MIS     | DATA_OUT_PHASE:
   2210      1.1     chuck       case SBIC_CSR_MIS     | DATA_IN_PHASE:
   2211      1.1     chuck       case SBIC_CSR_MIS_1   | DATA_OUT_PHASE:
   2212      1.1     chuck       case SBIC_CSR_MIS_1   | DATA_IN_PHASE:
   2213      1.1     chuck       case SBIC_CSR_MIS_2   | DATA_OUT_PHASE:
   2214      1.1     chuck       case SBIC_CSR_MIS_2   | DATA_IN_PHASE:
   2215      1.1     chuck         {
   2216      1.1     chuck             /*
   2217      1.1     chuck              * Verify that we expected to transfer data...
   2218      1.1     chuck              */
   2219      1.1     chuck             if ( acb->sc_kv.dc_count <= 0 ) {
   2220      1.5  christos                 printf("next: DATA phase with xfer count == %d, asr:0x%02x csr:0x%02x\n",
   2221      1.1     chuck                         acb->sc_kv.dc_count, asr, csr);
   2222      1.1     chuck                 goto abort;
   2223      1.1     chuck             }
   2224      1.1     chuck 
   2225      1.1     chuck             /*
   2226      1.1     chuck              * Should we transfer using PIO or DMA ?
   2227      1.1     chuck              */
   2228      1.1     chuck             if ( dev->sc_xs->flags & SCSI_POLL || dev->sc_flags & SBICF_ICMD ||
   2229      1.1     chuck                  acb->sc_dmacmd == 0 ) {
   2230      1.1     chuck 
   2231      1.1     chuck                 /*
   2232      1.1     chuck                  * Do PIO transfer
   2233      1.1     chuck                  */
   2234      1.1     chuck                 int     i;
   2235      1.1     chuck 
   2236      1.1     chuck #ifdef DEBUG
   2237      1.1     chuck                 if ( data_pointer_debug > 1 )
   2238      1.5  christos                     printf("next PIO: %d(%x:%x)\n", dev->target,
   2239      1.1     chuck                                                     acb->sc_kv.dc_addr,
   2240      1.1     chuck                                                     acb->sc_kv.dc_count);
   2241      1.1     chuck #endif
   2242      1.1     chuck 
   2243      1.1     chuck                 if ( SBIC_PHASE(csr) == DATA_IN_PHASE )
   2244      1.1     chuck                     /*
   2245      1.1     chuck                      * data in
   2246      1.1     chuck                      */
   2247      1.1     chuck                     i = sbicxfin(regs, acb->sc_kv.dc_count,
   2248      1.1     chuck                                        acb->sc_kv.dc_addr);
   2249      1.1     chuck                 else
   2250      1.1     chuck                     /*
   2251      1.1     chuck                      * data out
   2252      1.1     chuck                      */
   2253      1.1     chuck                     i = sbicxfout(regs, acb->sc_kv.dc_count,
   2254      1.1     chuck                                         acb->sc_kv.dc_addr);
   2255      1.1     chuck 
   2256      1.1     chuck                 acb->sc_kv.dc_addr += (acb->sc_kv.dc_count - i);
   2257      1.1     chuck                 acb->sc_kv.dc_count = i;
   2258      1.1     chuck 
   2259      1.1     chuck                 /*
   2260      1.1     chuck                  * Update current count...
   2261      1.1     chuck                  */
   2262      1.1     chuck                 acb->sc_tcnt = dev->sc_tcnt = i;
   2263      1.1     chuck 
   2264      1.1     chuck                 dev->sc_flags &= ~SBICF_INDMA;
   2265      1.1     chuck 
   2266      1.1     chuck             } else {
   2267      1.1     chuck 
   2268      1.1     chuck                 /*
   2269      1.1     chuck                  * Do DMA transfer
   2270      1.1     chuck                  * set next dma addr and dec count
   2271      1.1     chuck                  */
   2272      1.1     chuck                 sbic_save_ptrs(dev);
   2273      1.1     chuck                 sbic_load_ptrs(dev);
   2274      1.1     chuck 
   2275      1.1     chuck                 SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI |
   2276      1.1     chuck                                        SBIC_MACHINE_DMA_MODE);
   2277      1.1     chuck 
   2278      1.1     chuck #ifdef DEBUG
   2279      1.1     chuck                 dev->sc_dmatimo = 1;
   2280      1.1     chuck                 if ( data_pointer_debug > 1 )
   2281      1.5  christos                     printf("next DMA: %d(%x:%x)\n", dev->target,
   2282      1.1     chuck                                                     dev->sc_cur->dc_addr,
   2283      1.1     chuck                                                     dev->sc_tcnt);
   2284      1.1     chuck #endif
   2285      1.1     chuck                 /*
   2286      1.1     chuck                  * Start the DMA chip going
   2287      1.1     chuck                  */
   2288      1.1     chuck                 dev->sc_tcnt = dev->sc_dmanext(dev);
   2289      1.1     chuck 
   2290      1.1     chuck                 /*
   2291      1.1     chuck                  * Tell the WD chip how much to transfer this time around
   2292      1.1     chuck                  */
   2293      1.1     chuck                 SBIC_TC_PUT(regs, (unsigned)dev->sc_tcnt);
   2294      1.1     chuck 
   2295      1.1     chuck                 /*
   2296      1.1     chuck                  * Start the transfer
   2297      1.1     chuck                  */
   2298      1.1     chuck                 SET_SBIC_cmd(regs, SBIC_CMD_XFER_INFO);
   2299      1.1     chuck 
   2300      1.1     chuck                 /*
   2301      1.1     chuck                  * Indicate that we're in DMA mode
   2302      1.1     chuck                  */
   2303      1.1     chuck                 dev->sc_flags |= SBICF_INDMA;
   2304      1.1     chuck             }
   2305      1.1     chuck         }
   2306      1.1     chuck         break;
   2307      1.1     chuck 
   2308      1.1     chuck       case SBIC_CSR_XFERRED | MESG_IN_PHASE:
   2309      1.1     chuck       case SBIC_CSR_MIS     | MESG_IN_PHASE:
   2310      1.1     chuck       case SBIC_CSR_MIS_1   | MESG_IN_PHASE:
   2311      1.1     chuck       case SBIC_CSR_MIS_2   | MESG_IN_PHASE:
   2312      1.1     chuck         {
   2313      1.1     chuck             sbic_save_ptrs(dev);
   2314      1.1     chuck 
   2315      1.1     chuck             /*
   2316      1.1     chuck              * Handle a single message in...
   2317      1.1     chuck              */
   2318      1.1     chuck             return sbicmsgin(dev);
   2319      1.1     chuck         }
   2320      1.1     chuck 
   2321      1.1     chuck       case SBIC_CSR_MSGIN_W_ACK:
   2322      1.1     chuck         {
   2323      1.1     chuck             /*
   2324      1.1     chuck              * We should never see this since it's handled in 'sbicmsgin()'
   2325      1.1     chuck              * but just for the sake of paranoia...
   2326      1.1     chuck              */
   2327      1.1     chuck             SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK); /* Dunno what I'm ACKing */
   2328      1.5  christos             printf("Acking unknown msgin CSR:%02x",csr);
   2329      1.1     chuck         }
   2330      1.1     chuck         break;
   2331      1.1     chuck 
   2332      1.1     chuck       case SBIC_CSR_XFERRED | MESG_OUT_PHASE:
   2333      1.1     chuck       case SBIC_CSR_MIS     | MESG_OUT_PHASE:
   2334      1.1     chuck       case SBIC_CSR_MIS_1   | MESG_OUT_PHASE:
   2335      1.1     chuck       case SBIC_CSR_MIS_2   | MESG_OUT_PHASE:
   2336      1.1     chuck         {
   2337      1.1     chuck             /*
   2338      1.1     chuck              * We only ever handle a message out phase here for sending a
   2339      1.1     chuck              * REJECT message.
   2340      1.1     chuck              */
   2341      1.1     chuck             sbic_save_ptrs(dev);
   2342      1.1     chuck 
   2343      1.1     chuck #ifdef DEBUG
   2344      1.1     chuck             if (sync_debug)
   2345      1.5  christos                 printf ("sending REJECT msg to last msg.\n");
   2346      1.1     chuck #endif
   2347      1.1     chuck 
   2348      1.1     chuck             SEND_BYTE(regs, MSG_REJECT);
   2349      1.1     chuck             WAIT_CIP(regs);
   2350      1.1     chuck         }
   2351      1.1     chuck         break;
   2352      1.1     chuck 
   2353      1.1     chuck       case SBIC_CSR_DISC:
   2354      1.1     chuck       case SBIC_CSR_DISC_1:
   2355      1.1     chuck         {
   2356      1.1     chuck             /*
   2357      1.1     chuck              * Try to schedule another target
   2358      1.1     chuck              */
   2359      1.1     chuck             sbic_save_ptrs(dev);
   2360      1.1     chuck 
   2361      1.1     chuck             dev->sc_flags &= ~SBICF_SELECTED;
   2362      1.1     chuck 
   2363      1.1     chuck #ifdef DEBUG
   2364      1.1     chuck             if ( reselect_debug > 1 )
   2365      1.5  christos                 printf("sbicnext target %d disconnected\n", dev->target);
   2366      1.1     chuck #endif
   2367      1.1     chuck 
   2368      1.1     chuck             TAILQ_INSERT_HEAD(&dev->nexus_list, acb, chain);
   2369      1.1     chuck 
   2370      1.1     chuck             ++dev->sc_tinfo[dev->target].dconns;
   2371      1.1     chuck 
   2372      1.1     chuck             dev->sc_nexus = NULL;
   2373      1.1     chuck             dev->sc_xs    = NULL;
   2374      1.1     chuck 
   2375      1.1     chuck             if ( acb->xs->flags & SCSI_POLL || dev->sc_flags & SBICF_ICMD ||
   2376      1.1     chuck                                                !sbic_parallel_operations )
   2377      1.1     chuck                 return SBIC_STATE_DISCONNECT;
   2378      1.1     chuck 
   2379      1.1     chuck             QPRINTF(("sbicnext: calling sbic_sched\n"));
   2380      1.1     chuck 
   2381      1.1     chuck             sbic_sched(dev);
   2382      1.1     chuck 
   2383      1.1     chuck             QPRINTF(("sbicnext: sbic_sched returned\n"));
   2384      1.1     chuck 
   2385      1.1     chuck             return SBIC_STATE_DISCONNECT;
   2386      1.1     chuck         }
   2387      1.1     chuck 
   2388      1.1     chuck       case SBIC_CSR_RSLT_NI:
   2389      1.1     chuck       case SBIC_CSR_RSLT_IFY:
   2390      1.1     chuck         {
   2391      1.1     chuck             /*
   2392      1.1     chuck              * A reselection.
   2393      1.1     chuck              * Note that since we don't enable Advanced Features (assuming
   2394      1.1     chuck              * the WD chip is at least the 'A' revision), we're only ever
   2395      1.1     chuck              * likely to see the 'SBIC_CSR_RSLT_NI' status. But for the
   2396      1.1     chuck              * hell of it, we'll handle it anyway, for all the extra code
   2397      1.1     chuck              * it needs...
   2398      1.1     chuck              */
   2399      1.1     chuck             u_char  newtarget,
   2400      1.1     chuck                     newlun;
   2401      1.1     chuck 
   2402      1.1     chuck             GET_SBIC_rselid(regs, newtarget);
   2403      1.1     chuck 
   2404      1.1     chuck             /*
   2405      1.1     chuck              * check SBIC_RID_SIV?
   2406      1.1     chuck              */
   2407      1.1     chuck             newtarget &= SBIC_RID_MASK;
   2408      1.1     chuck 
   2409      1.1     chuck             if ( csr == SBIC_CSR_RSLT_IFY ) {
   2410      1.1     chuck 
   2411      1.1     chuck                 /*
   2412      1.1     chuck                  * Read Identify msg to avoid lockup
   2413      1.1     chuck                  */
   2414      1.1     chuck                 GET_SBIC_data(regs, newlun);
   2415      1.1     chuck                 WAIT_CIP(regs);
   2416      1.1     chuck                 newlun &= SBIC_TLUN_MASK;
   2417      1.1     chuck 
   2418      1.1     chuck             } else {
   2419      1.1     chuck 
   2420      1.1     chuck                 /*
   2421      1.1     chuck                  * Need to read Identify message the hard way, assuming
   2422      1.1     chuck                  * the target even sends us one...
   2423      1.1     chuck                  */
   2424      1.1     chuck                 for (newlun = 255; newlun; --newlun) {
   2425      1.1     chuck                     GET_SBIC_asr(regs, asr);
   2426      1.1     chuck                     if (asr & SBIC_ASR_INT)
   2427      1.1     chuck                         break;
   2428      1.2     chuck                     delay(10);
   2429      1.1     chuck                 }
   2430      1.1     chuck 
   2431      1.1     chuck                 /*
   2432      1.1     chuck                  * If we didn't get an interrupt, somethink's up
   2433      1.1     chuck                  */
   2434      1.1     chuck                 if ( (asr & SBIC_ASR_INT) == 0 ) {
   2435      1.5  christos                     printf("%s: Reselect without identify? asr %x\n",
   2436      1.2     chuck                             dev->sc_dev.dv_xname, asr);
   2437      1.1     chuck                     newlun = 0; /* XXXX */
   2438      1.1     chuck                 } else {
   2439      1.1     chuck                     /*
   2440      1.1     chuck                      * We got an interrupt, verify that it's a change to
   2441      1.1     chuck                      * message in phase, and if so read the message.
   2442      1.1     chuck                      */
   2443      1.1     chuck                     GET_SBIC_csr(regs,csr);
   2444      1.1     chuck 
   2445      1.1     chuck                     if ( csr == SBIC_CSR_MIS   | MESG_IN_PHASE ||
   2446      1.1     chuck                          csr == SBIC_CSR_MIS_1 | MESG_IN_PHASE ||
   2447      1.1     chuck                          csr == SBIC_CSR_MIS_2 | MESG_IN_PHASE ) {
   2448      1.1     chuck                         /*
   2449      1.1     chuck                          * Yup, gone to message in. Fetch the target LUN
   2450      1.1     chuck                          */
   2451      1.1     chuck                         sbicmsgin(dev);
   2452      1.1     chuck                         newlun = dev->sc_msg[0] & 0x07;
   2453      1.1     chuck 
   2454      1.1     chuck                     } else {
   2455      1.1     chuck                         /*
   2456      1.1     chuck                          * Whoops! Target didn't go to message in phase!!
   2457      1.1     chuck                          */
   2458      1.5  christos                         printf("RSLT_NI - not MESG_IN_PHASE %x\n", csr);
   2459      1.1     chuck                         newlun = 0; /* XXXSCW */
   2460      1.1     chuck                     }
   2461      1.1     chuck                 }
   2462      1.1     chuck             }
   2463      1.1     chuck 
   2464      1.1     chuck             /*
   2465      1.1     chuck              * Ok, we have the identity of the reselecting target.
   2466      1.1     chuck              */
   2467      1.1     chuck #ifdef DEBUG
   2468      1.1     chuck             if ( reselect_debug > 1 ||
   2469      1.1     chuck                 (reselect_debug && csr == SBIC_CSR_RSLT_NI) ) {
   2470      1.5  christos                 printf("sbicnext: reselect %s from targ %d lun %d\n",
   2471      1.1     chuck                         csr == SBIC_CSR_RSLT_NI ? "NI" : "IFY", newtarget, newlun);
   2472      1.1     chuck             }
   2473      1.1     chuck #endif
   2474      1.1     chuck 
   2475      1.1     chuck             if ( dev->sc_nexus ) {
   2476      1.1     chuck                 /*
   2477      1.1     chuck                  * Whoops! We've been reselected with an command in progress!
   2478      1.1     chuck                  * The best we can do is to put the current command back on the
   2479      1.1     chuck                  * ready list and hope for the best.
   2480      1.1     chuck                  */
   2481      1.1     chuck #ifdef DEBUG
   2482      1.1     chuck                 if ( reselect_debug > 1 ) {
   2483      1.5  christos                     printf("%s: reselect %s with active command\n",
   2484      1.1     chuck                         dev->sc_dev.dv_xname,
   2485      1.1     chuck                         csr == SBIC_CSR_RSLT_NI ? "NI" : "IFY");
   2486      1.1     chuck                 }
   2487      1.1     chuck #endif
   2488      1.1     chuck 
   2489      1.1     chuck                 TAILQ_INSERT_HEAD(&dev->ready_list, dev->sc_nexus, chain);
   2490      1.1     chuck 
   2491      1.1     chuck                 dev->sc_tinfo[dev->target].lubusy &= ~(1 << dev->lun);
   2492      1.1     chuck 
   2493      1.1     chuck                 dev->sc_nexus = NULL;
   2494      1.1     chuck                 dev->sc_xs    = NULL;
   2495      1.1     chuck             }
   2496      1.1     chuck 
   2497      1.1     chuck             /*
   2498      1.1     chuck              * Reload sync values for this target
   2499      1.1     chuck              */
   2500      1.1     chuck             if ( dev->sc_sync[newtarget].state == SYNC_DONE )
   2501      1.1     chuck                 SET_SBIC_syn(regs, SBIC_SYN (dev->sc_sync[newtarget].offset,
   2502      1.1     chuck                                              dev->sc_sync[newtarget].period));
   2503      1.1     chuck             else
   2504      1.1     chuck                 SET_SBIC_syn(regs, SBIC_SYN (0, sbic_min_period));
   2505      1.1     chuck 
   2506      1.1     chuck             /*
   2507      1.1     chuck              * Loop through the nexus list until we find the saved entry
   2508      1.1     chuck              * for the reselecting target...
   2509      1.1     chuck              */
   2510      1.1     chuck             for (acb = dev->nexus_list.tqh_first; acb;
   2511      1.1     chuck                                                   acb = acb->chain.tqe_next) {
   2512      1.1     chuck 
   2513  1.5.8.1    bouyer                 if ( acb->xs->sc_link->scsipi_scsi.target == newtarget &&
   2514  1.5.8.1    bouyer                      acb->xs->sc_link->scsipi_scsi.lun    == newlun) {
   2515      1.1     chuck                     /*
   2516      1.1     chuck                      * We've found the saved entry. Dequeue it, and
   2517      1.1     chuck                      * make it current again.
   2518      1.1     chuck                      */
   2519      1.1     chuck                     TAILQ_REMOVE(&dev->nexus_list, acb, chain);
   2520      1.1     chuck 
   2521      1.1     chuck                     dev->sc_nexus  = acb;
   2522      1.1     chuck                     dev->sc_xs     = acb->xs;
   2523      1.1     chuck                     dev->sc_flags |= SBICF_SELECTED;
   2524      1.1     chuck                     dev->target    = newtarget;
   2525      1.1     chuck                     dev->lun       = newlun;
   2526      1.1     chuck                     break;
   2527      1.1     chuck                 }
   2528      1.1     chuck             }
   2529      1.1     chuck 
   2530      1.1     chuck             if ( acb == NULL ) {
   2531      1.5  christos                 printf("%s: reselect %s targ %d not in nexus_list %x\n",
   2532      1.1     chuck                         dev->sc_dev.dv_xname,
   2533      1.1     chuck                         csr == SBIC_CSR_RSLT_NI ? "NI" : "IFY", newtarget,
   2534      1.1     chuck                         &dev->nexus_list.tqh_first);
   2535      1.1     chuck                 panic("bad reselect in sbic");
   2536      1.1     chuck             }
   2537      1.1     chuck 
   2538      1.1     chuck             if ( csr == SBIC_CSR_RSLT_IFY )
   2539      1.1     chuck                 SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   2540      1.1     chuck         }
   2541      1.1     chuck         break;
   2542      1.1     chuck 
   2543      1.1     chuck       default:
   2544      1.1     chuck         abort:
   2545      1.1     chuck         {
   2546      1.1     chuck             /*
   2547      1.1     chuck              * Something unexpected happened -- deal with it.
   2548      1.1     chuck              */
   2549      1.5  christos             printf("next: aborting asr 0x%02x csr 0x%02x\n", asr, csr);
   2550      1.1     chuck 
   2551      1.1     chuck #ifdef DDB
   2552      1.1     chuck             Debugger();
   2553      1.1     chuck #endif
   2554      1.1     chuck 
   2555      1.1     chuck #ifdef DEBUG
   2556      1.1     chuck             dev->sc_dmatimo = 0;
   2557      1.1     chuck             if ( data_pointer_debug > 1 )
   2558      1.5  christos                 printf("next dmastop: %d(%x:%x)\n", dev->target,
   2559      1.1     chuck                                                     dev->sc_cur->dc_addr,
   2560      1.1     chuck                                                     dev->sc_tcnt);
   2561      1.1     chuck #endif
   2562      1.1     chuck 
   2563      1.1     chuck             dev->sc_dmastop(dev);
   2564      1.1     chuck             SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
   2565      1.1     chuck             if ( dev->sc_xs ) sbicerror(dev, csr);
   2566      1.1     chuck             sbicabort(dev, "next");
   2567      1.1     chuck 
   2568      1.1     chuck             if ( dev->sc_flags & SBICF_INDMA ) {
   2569      1.1     chuck                 dev->sc_flags &= ~(SBICF_INDMA | SBICF_DCFLUSH);
   2570      1.1     chuck 
   2571      1.1     chuck #ifdef DEBUG
   2572      1.1     chuck                 dev->sc_dmatimo = 0;
   2573      1.1     chuck                 if ( data_pointer_debug > 1 )
   2574      1.5  christos                     printf("next dmastop: %d(%x:%x)\n", dev->target,
   2575      1.1     chuck                                                         dev->sc_cur->dc_addr,
   2576      1.1     chuck                                                         dev->sc_tcnt);
   2577      1.1     chuck #endif
   2578      1.1     chuck                 sbic_scsidone(acb, -1);
   2579      1.1     chuck             }
   2580      1.1     chuck 
   2581      1.1     chuck             return SBIC_STATE_ERROR;
   2582      1.1     chuck         }
   2583      1.1     chuck     }
   2584      1.1     chuck 
   2585      1.1     chuck     return(SBIC_STATE_RUNNING);
   2586      1.1     chuck }
   2587      1.1     chuck 
   2588      1.1     chuck 
   2589      1.1     chuck /*
   2590      1.1     chuck  * Check if DMA can not be used with specified buffer
   2591      1.1     chuck  */
   2592      1.1     chuck int
   2593      1.1     chuck sbiccheckdmap(bp, len, mask)
   2594      1.1     chuck     void    *bp;
   2595      1.1     chuck     u_long  len,
   2596      1.1     chuck             mask;
   2597      1.1     chuck {
   2598      1.1     chuck     u_char  *buffer;
   2599      1.1     chuck     u_long  phy_buf;
   2600      1.1     chuck     u_long  phy_len;
   2601      1.1     chuck 
   2602      1.1     chuck     buffer = bp;
   2603      1.1     chuck 
   2604      1.1     chuck     if ( len == 0 )
   2605      1.1     chuck         return(1);
   2606      1.1     chuck 
   2607      1.1     chuck     while ( len ) {
   2608      1.1     chuck 
   2609      1.1     chuck         phy_buf = kvtop(buffer);
   2610      1.1     chuck         phy_len = NBPG - ((int) buffer & PGOFSET);
   2611      1.1     chuck 
   2612      1.1     chuck         if ( len < phy_len )
   2613      1.1     chuck             phy_len = len;
   2614      1.1     chuck 
   2615      1.1     chuck         if ( phy_buf & mask )
   2616      1.1     chuck             return(1);
   2617      1.1     chuck 
   2618      1.1     chuck         buffer += phy_len;
   2619      1.1     chuck         len    -= phy_len;
   2620      1.1     chuck     }
   2621      1.1     chuck 
   2622      1.1     chuck     return(0);
   2623      1.1     chuck }
   2624      1.1     chuck 
   2625      1.1     chuck int
   2626      1.1     chuck sbictoscsiperiod(dev, a)
   2627      1.1     chuck     struct sbic_softc   *dev;
   2628      1.1     chuck     int                 a;
   2629      1.1     chuck {
   2630      1.1     chuck     unsigned int fs;
   2631      1.1     chuck 
   2632      1.1     chuck     /*
   2633      1.1     chuck      * cycle = DIV / (2 * CLK)
   2634      1.1     chuck      * DIV = FS + 2
   2635      1.1     chuck      * best we can do is 200ns at 20Mhz, 2 cycles
   2636      1.1     chuck      */
   2637      1.1     chuck 
   2638      1.1     chuck     GET_SBIC_myid(dev->sc_sbicp, fs);
   2639      1.1     chuck 
   2640      1.1     chuck     fs = (fs >> 6) + 2;         /* DIV */
   2641      1.1     chuck 
   2642      1.1     chuck     fs = (fs * 10000) / (dev->sc_clkfreq << 1); /* Cycle, in ns */
   2643      1.1     chuck 
   2644      1.1     chuck     if ( a < 2 )
   2645      1.1     chuck         a = 8;                  /* map to Cycles */
   2646      1.1     chuck 
   2647      1.1     chuck     return ( (fs * a) >> 2 );   /* in 4 ns units */
   2648      1.1     chuck }
   2649      1.1     chuck 
   2650      1.1     chuck int
   2651      1.1     chuck sbicfromscsiperiod(dev, p)
   2652      1.1     chuck     struct sbic_softc   *dev;
   2653      1.1     chuck     int                 p;
   2654      1.1     chuck {
   2655      1.1     chuck     unsigned    fs,
   2656      1.1     chuck                 ret;
   2657      1.1     chuck 
   2658      1.1     chuck     /*
   2659      1.1     chuck      * Just the inverse of the above
   2660      1.1     chuck      */
   2661      1.1     chuck     GET_SBIC_myid(dev->sc_sbicp, fs);
   2662      1.1     chuck 
   2663      1.1     chuck     fs = (fs >> 6) + 2;     /* DIV */
   2664      1.1     chuck 
   2665      1.1     chuck     fs = (fs * 10000) / (dev->sc_clkfreq << 1); /* Cycle, in ns */
   2666      1.1     chuck 
   2667      1.1     chuck     ret = p << 2;           /* in ns units */
   2668      1.1     chuck     ret = ret / fs;         /* in Cycles */
   2669      1.1     chuck 
   2670      1.1     chuck     if ( ret < sbic_min_period )
   2671      1.1     chuck         return(sbic_min_period);
   2672      1.1     chuck 
   2673      1.1     chuck     /*
   2674      1.1     chuck      * verify rounding
   2675      1.1     chuck      */
   2676      1.1     chuck     if ( sbictoscsiperiod(dev, ret) < p )
   2677      1.1     chuck         ret++;
   2678      1.1     chuck 
   2679      1.1     chuck     return( (ret >= 8) ? 0 : ret );
   2680      1.1     chuck }
   2681      1.1     chuck 
   2682      1.1     chuck #ifdef DEBUG
   2683      1.1     chuck void
   2684      1.1     chuck sbictimeout(dev)
   2685      1.1     chuck     struct sbic_softc   *dev;
   2686      1.1     chuck {
   2687      1.1     chuck     int     s,
   2688      1.1     chuck             asr;
   2689      1.1     chuck 
   2690      1.1     chuck     s = splbio();
   2691      1.1     chuck 
   2692      1.1     chuck     if ( dev->sc_dmatimo ) {
   2693      1.1     chuck 
   2694      1.1     chuck         if ( dev->sc_dmatimo > 1 ) {
   2695      1.1     chuck 
   2696      1.5  christos             printf("%s: dma timeout #%d\n", dev->sc_dev.dv_xname,
   2697      1.1     chuck                                             dev->sc_dmatimo - 1);
   2698      1.1     chuck 
   2699      1.1     chuck             GET_SBIC_asr(dev->sc_sbicp, asr);
   2700      1.1     chuck 
   2701      1.1     chuck             if ( asr & SBIC_ASR_INT ) {
   2702      1.1     chuck                 /*
   2703      1.1     chuck                  * We need to service a missed IRQ
   2704      1.1     chuck                  */
   2705      1.1     chuck                 sbicintr(dev);
   2706      1.2     chuck             } else {
   2707      1.2     chuck                 (void) sbicabort(dev, "timeout");
   2708      1.2     chuck                 splx(s);
   2709      1.2     chuck                 return;
   2710      1.1     chuck             }
   2711      1.1     chuck         }
   2712      1.1     chuck 
   2713      1.1     chuck         dev->sc_dmatimo++;
   2714      1.1     chuck     }
   2715      1.1     chuck 
   2716      1.1     chuck     splx(s);
   2717      1.1     chuck 
   2718      1.1     chuck     timeout((void *)sbictimeout, dev, 30 * hz);
   2719      1.1     chuck }
   2720      1.1     chuck #endif
   2721