Home | History | Annotate | Line # | Download | only in dev
wdsc.c revision 1.17
      1  1.17       scw /*	$NetBSD: wdsc.c,v 1.17 2000/03/18 22:33:05 scw Exp $	*/
      2   1.1     chuck 
      3   1.1     chuck /*
      4   1.1     chuck  * Copyright (c) 1996 Steve Woodford
      5   1.1     chuck  * Copyright (c) 1982, 1990 The Regents of the University of California.
      6   1.1     chuck  * All rights reserved.
      7   1.1     chuck  *
      8   1.1     chuck  * Redistribution and use in source and binary forms, with or without
      9   1.1     chuck  * modification, are permitted provided that the following conditions
     10   1.1     chuck  * are met:
     11   1.1     chuck  * 1. Redistributions of source code must retain the above copyright
     12   1.1     chuck  *    notice, this list of conditions and the following disclaimer.
     13   1.1     chuck  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1     chuck  *    notice, this list of conditions and the following disclaimer in the
     15   1.1     chuck  *    documentation and/or other materials provided with the distribution.
     16   1.1     chuck  * 3. All advertising materials mentioning features or use of this software
     17   1.1     chuck  *    must display the following acknowledgement:
     18   1.1     chuck  *  This product includes software developed by the University of
     19   1.1     chuck  *  California, Berkeley and its contributors.
     20   1.1     chuck  * 4. Neither the name of the University nor the names of its contributors
     21   1.1     chuck  *    may be used to endorse or promote products derived from this software
     22   1.1     chuck  *    without specific prior written permission.
     23   1.1     chuck  *
     24   1.1     chuck  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     25   1.1     chuck  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     26   1.1     chuck  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     27   1.1     chuck  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     28   1.1     chuck  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     29   1.1     chuck  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     30   1.1     chuck  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31   1.1     chuck  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32   1.1     chuck  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33   1.1     chuck  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34   1.1     chuck  * SUCH DAMAGE.
     35   1.1     chuck  *
     36   1.1     chuck  *  @(#)wdsc.c
     37   1.1     chuck  */
     38   1.2     chuck 
     39   1.1     chuck #include <sys/param.h>
     40   1.1     chuck #include <sys/systm.h>
     41   1.1     chuck #include <sys/kernel.h>
     42   1.1     chuck #include <sys/device.h>
     43   1.2     chuck 
     44  1.10    bouyer #include <dev/scsipi/scsi_all.h>
     45  1.10    bouyer #include <dev/scsipi/scsipi_all.h>
     46  1.10    bouyer #include <dev/scsipi/scsiconf.h>
     47   1.2     chuck 
     48  1.16       scw #include <machine/cpu.h>
     49  1.17       scw #include <machine/bus.h>
     50   1.3     chuck #include <machine/autoconf.h>
     51   1.3     chuck 
     52   1.2     chuck #include <mvme68k/dev/dmavar.h>
     53   1.1     chuck #include <mvme68k/dev/pccreg.h>
     54   1.2     chuck #include <mvme68k/dev/pccvar.h>
     55   1.1     chuck #include <mvme68k/dev/sbicreg.h>
     56   1.1     chuck #include <mvme68k/dev/sbicvar.h>
     57   1.1     chuck #include <mvme68k/dev/wdscreg.h>
     58   1.1     chuck 
     59   1.2     chuck void    wdsc_pcc_attach __P((struct device *, struct device *, void *));
     60   1.9       gwr int     wdsc_pcc_match  __P((struct device *, struct cfdata *, void *));
     61   1.1     chuck 
     62  1.17       scw struct cfattach wdsc_pcc_ca = {
     63  1.17       scw 	sizeof(struct sbic_softc), wdsc_pcc_match, wdsc_pcc_attach
     64  1.17       scw };
     65  1.17       scw 
     66  1.17       scw extern struct cfdriver wdsc_cd;
     67  1.17       scw 
     68   1.1     chuck void    wdsc_enintr     __P((struct sbic_softc *));
     69   1.1     chuck int     wdsc_dmago      __P((struct sbic_softc *, char *, int, int));
     70   1.1     chuck int     wdsc_dmanext    __P((struct sbic_softc *));
     71   1.1     chuck void    wdsc_dmastop    __P((struct sbic_softc *));
     72   1.2     chuck int     wdsc_dmaintr    __P((void *));
     73   1.2     chuck int     wdsc_scsiintr   __P((void *));
     74   1.1     chuck 
     75  1.10    bouyer struct scsipi_device wdsc_scsidev = {
     76   1.1     chuck     NULL,       /* use default error handler */
     77   1.1     chuck     NULL,       /* do not have a start functio */
     78   1.1     chuck     NULL,       /* have no async handler */
     79   1.1     chuck     NULL,       /* Use default done routine */
     80   1.1     chuck };
     81   1.1     chuck 
     82   1.1     chuck 
     83   1.1     chuck /*
     84   1.1     chuck  * Match for SCSI devices on the onboard WD33C93 chip
     85   1.1     chuck  */
     86   1.1     chuck int
     87   1.9       gwr wdsc_pcc_match(pdp, cf, auxp)
     88   1.1     chuck     struct device *pdp;
     89   1.9       gwr 	struct cfdata *cf;
     90   1.9       gwr     void *auxp;
     91   1.1     chuck {
     92   1.2     chuck     struct pcc_attach_args *pa = auxp;
     93   1.2     chuck 
     94   1.2     chuck     if (strcmp(pa->pa_name, wdsc_cd.cd_name))
     95   1.2     chuck 	return (0);
     96   1.2     chuck 
     97   1.2     chuck     pa->pa_ipl = cf->pcccf_ipl;
     98   1.2     chuck     return (1);
     99   1.1     chuck }
    100   1.1     chuck 
    101   1.1     chuck /*
    102   1.1     chuck  * Attach the wdsc driver
    103   1.1     chuck  */
    104   1.1     chuck void
    105   1.2     chuck wdsc_pcc_attach(pdp, dp, auxp)
    106   1.1     chuck     struct device *pdp, *dp;
    107   1.1     chuck     void *auxp;
    108   1.1     chuck {
    109  1.17       scw     struct sbic_softc *sc;
    110  1.17       scw     struct pcc_attach_args *pa;
    111  1.17       scw     bus_space_handle_t bush;
    112   1.3     chuck     int tmp;
    113   1.1     chuck 
    114  1.17       scw     sc = (struct sbic_softc *)dp;
    115  1.17       scw     pa = auxp;
    116  1.17       scw 
    117  1.17       scw     bus_space_map(pa->pa_bust, pa->pa_offset, 0x20, 0, &bush);
    118   1.1     chuck 
    119  1.17       scw     /*
    120  1.17       scw      * XXXSCW: We *need* an MI, bus_spaced WD33C93 driver...
    121  1.17       scw      */
    122  1.17       scw     sc->sc_sbicp = (sbic_regmap_p) bush;
    123   1.1     chuck 
    124   1.1     chuck     sc->sc_enintr  = wdsc_enintr;
    125   1.1     chuck     sc->sc_dmago   = wdsc_dmago;
    126   1.1     chuck     sc->sc_dmanext = wdsc_dmanext;
    127   1.1     chuck     sc->sc_dmastop = wdsc_dmastop;
    128   1.1     chuck     sc->sc_dmacmd  = 0;
    129   1.1     chuck 
    130  1.13   thorpej     sc->sc_adapter.scsipi_cmd = sbic_scsicmd;
    131  1.13   thorpej     sc->sc_adapter.scsipi_minphys = sbic_minphys;
    132  1.13   thorpej 
    133  1.10    bouyer     sc->sc_link.scsipi_scsi.channel        = SCSI_CHANNEL_ONLY_ONE;
    134   1.1     chuck     sc->sc_link.adapter_softc  = sc;
    135  1.10    bouyer     sc->sc_link.scsipi_scsi.adapter_target = 7;
    136  1.13   thorpej     sc->sc_link.adapter        = &sc->sc_adapter;
    137   1.1     chuck     sc->sc_link.device         = &wdsc_scsidev;
    138   1.1     chuck     sc->sc_link.openings       = 2;
    139  1.10    bouyer     sc->sc_link.scsipi_scsi.max_target     = 7;
    140  1.14    mjacob     sc->sc_link.scsipi_scsi.max_lun = 7;
    141  1.14    mjacob     sc->sc_link.type = BUS_SCSI;
    142   1.1     chuck 
    143  1.10    bouyer     printf(": WD33C93 SCSI, target %d\n",
    144  1.10    bouyer 		sc->sc_link.scsipi_scsi.adapter_target);
    145   1.1     chuck 
    146   1.1     chuck     /*
    147   1.1     chuck      * Eveything is a valid dma address.
    148   1.1     chuck      */
    149   1.1     chuck     sc->sc_dmamask = 0;
    150   1.1     chuck 
    151   1.1     chuck     /*
    152   1.1     chuck      * The onboard WD33C93 of the '147 is usually clocked at 10MHz...
    153   1.1     chuck      * (We use 10 times this for accuracy in later calculations)
    154   1.1     chuck      */
    155   1.1     chuck     sc->sc_clkfreq = 100;
    156   1.1     chuck 
    157   1.1     chuck     /*
    158   1.1     chuck      * Initialise the hardware
    159   1.1     chuck      */
    160   1.1     chuck     sbicinit(sc);
    161   1.1     chuck 
    162   1.1     chuck     /*
    163   1.1     chuck      * Fix up the interrupts
    164   1.1     chuck      */
    165   1.2     chuck     sc->sc_ipl = pa->pa_ipl & PCC_IMASK;
    166   1.1     chuck 
    167  1.17       scw     pcc_reg_write(sys_pcc, PCCREG_SCSI_INTR_CTRL, PCC_ICLEAR);
    168  1.17       scw     pcc_reg_write(sys_pcc, PCCREG_DMA_INTR_CTRL, PCC_ICLEAR);
    169  1.17       scw     pcc_reg_write(sys_pcc, PCCREG_DMA_CONTROL, 0);
    170  1.17       scw 
    171  1.17       scw     pccintr_establish(PCCV_DMA, wdsc_dmaintr,  sc->sc_ipl, sc);
    172  1.17       scw     pccintr_establish(PCCV_SCSI, wdsc_scsiintr, sc->sc_ipl, sc);
    173  1.17       scw     pcc_reg_write(sys_pcc, PCCREG_SCSI_INTR_CTRL,
    174  1.17       scw         sc->sc_ipl | PCC_IENABLE | PCC_ICLEAR);
    175   1.1     chuck 
    176   1.1     chuck     /*
    177   1.3     chuck      * Attach all scsi units on us, watching for boot device
    178   1.3     chuck      * (see dk_establish).
    179   1.1     chuck      */
    180   1.3     chuck     tmp = bootpart;
    181   1.3     chuck     if (PCC_PADDR(pa->pa_offset) != bootaddr)
    182   1.3     chuck 	bootpart = -1;		/* invalid flag to dk_establish */
    183   1.5       cgd     (void)config_found(dp, &sc->sc_link, scsiprint);
    184   1.3     chuck     bootpart = tmp;		/* restore old value */
    185   1.1     chuck }
    186   1.1     chuck 
    187   1.1     chuck /*
    188   1.1     chuck  * Enable DMA interrupts
    189   1.1     chuck  */
    190   1.1     chuck void
    191   1.1     chuck wdsc_enintr(dev)
    192   1.1     chuck     struct sbic_softc *dev;
    193   1.1     chuck {
    194   1.1     chuck     dev->sc_flags |= SBICF_INTR;
    195   1.1     chuck 
    196  1.17       scw     pcc_reg_write(sys_pcc, PCCREG_DMA_INTR_CTRL,
    197  1.17       scw         dev->sc_ipl | PCC_IENABLE | PCC_ICLEAR);
    198   1.1     chuck }
    199   1.1     chuck 
    200   1.1     chuck /*
    201   1.1     chuck  * Prime the hardware for a DMA transfer
    202   1.1     chuck  */
    203   1.1     chuck int
    204   1.1     chuck wdsc_dmago(dev, addr, count, flags)
    205   1.1     chuck     struct sbic_softc *dev;
    206   1.1     chuck     char *addr;
    207   1.1     chuck     int count, flags;
    208   1.1     chuck {
    209   1.1     chuck     /*
    210   1.1     chuck      * Set up the command word based on flags
    211   1.1     chuck      */
    212   1.1     chuck     if ( (flags & DMAGO_READ) == 0 )
    213   1.1     chuck         dev->sc_dmacmd = DMAC_CSR_ENABLE | DMAC_CSR_WRITE;
    214   1.1     chuck     else
    215   1.1     chuck         dev->sc_dmacmd = DMAC_CSR_ENABLE;
    216   1.1     chuck 
    217   1.1     chuck     dev->sc_flags |= SBICF_INTR;
    218   1.1     chuck     dev->sc_tcnt   = dev->sc_cur->dc_count << 1;
    219   1.1     chuck 
    220   1.1     chuck     /*
    221   1.1     chuck      * Prime the hardware.
    222   1.1     chuck      * Note, it's probably not necessary to do this here, since dmanext
    223   1.1     chuck      * is called just prior to the actual transfer.
    224   1.1     chuck      */
    225  1.17       scw     pcc_reg_write(sys_pcc, PCCREG_DMA_CONTROL, 0);
    226  1.17       scw     pcc_reg_write(sys_pcc, PCCREG_DMA_INTR_CTRL,
    227  1.17       scw         dev->sc_ipl | PCC_IENABLE | PCC_ICLEAR);
    228  1.17       scw     pcc_reg_write32(sys_pcc, PCCREG_DMA_DATA_ADDR,
    229  1.17       scw 	(u_int32_t) dev->sc_cur->dc_addr);
    230  1.17       scw     pcc_reg_write32(sys_pcc, PCCREG_DMA_BYTE_COUNT,
    231  1.17       scw 	(u_int32_t) dev->sc_tcnt | (1 << 24));
    232  1.17       scw     pcc_reg_write(sys_pcc, PCCREG_DMA_CONTROL, dev->sc_dmacmd);
    233   1.1     chuck 
    234   1.1     chuck     return(dev->sc_tcnt);
    235   1.1     chuck }
    236   1.1     chuck 
    237   1.1     chuck /*
    238   1.1     chuck  * Prime the hardware for the next DMA transfer
    239   1.1     chuck  */
    240   1.1     chuck int
    241   1.1     chuck wdsc_dmanext(dev)
    242   1.1     chuck     struct sbic_softc *dev;
    243   1.1     chuck {
    244   1.1     chuck     if ( dev->sc_cur > dev->sc_last ) {
    245   1.1     chuck         /*
    246   1.1     chuck          * Shouldn't happen !!
    247   1.1     chuck          */
    248   1.7  christos         printf("wdsc_dmanext at end !!!\n");
    249   1.1     chuck         wdsc_dmastop(dev);
    250   1.1     chuck         return(0);
    251   1.1     chuck     }
    252   1.1     chuck 
    253   1.1     chuck     dev->sc_tcnt = dev->sc_cur->dc_count << 1;
    254   1.1     chuck 
    255   1.1     chuck     /*
    256   1.1     chuck      * Load the next DMA address
    257   1.1     chuck      */
    258  1.17       scw     pcc_reg_write(sys_pcc, PCCREG_DMA_CONTROL, 0);
    259  1.17       scw     pcc_reg_write(sys_pcc, PCCREG_DMA_INTR_CTRL,
    260  1.17       scw         dev->sc_ipl | PCC_IENABLE | PCC_ICLEAR);
    261  1.17       scw     pcc_reg_write32(sys_pcc, PCCREG_DMA_DATA_ADDR,
    262  1.17       scw 	(u_int32_t) dev->sc_cur->dc_addr);
    263  1.17       scw     pcc_reg_write32(sys_pcc, PCCREG_DMA_BYTE_COUNT,
    264  1.17       scw 	(u_int32_t) dev->sc_tcnt | (1 << 24));
    265  1.17       scw     pcc_reg_write(sys_pcc, PCCREG_DMA_CONTROL, dev->sc_dmacmd);
    266   1.1     chuck 
    267   1.1     chuck     return(dev->sc_tcnt);
    268   1.1     chuck }
    269   1.1     chuck 
    270   1.1     chuck /*
    271   1.1     chuck  * Stop DMA, and disable interrupts
    272   1.1     chuck  */
    273   1.1     chuck void
    274   1.1     chuck wdsc_dmastop(dev)
    275   1.1     chuck     struct sbic_softc *dev;
    276   1.1     chuck {
    277  1.17       scw     int s;
    278   1.1     chuck 
    279   1.1     chuck     s = splbio();
    280   1.1     chuck 
    281  1.17       scw     pcc_reg_write(sys_pcc, PCCREG_DMA_CONTROL, 0);
    282  1.17       scw     pcc_reg_write(sys_pcc, PCCREG_DMA_INTR_CTRL, dev->sc_ipl | PCC_ICLEAR);
    283   1.1     chuck 
    284   1.1     chuck     splx(s);
    285   1.1     chuck }
    286   1.1     chuck 
    287   1.1     chuck /*
    288   1.1     chuck  * Come here following a DMA interrupt
    289   1.1     chuck  */
    290   1.1     chuck int
    291   1.2     chuck wdsc_dmaintr(arg)
    292   1.2     chuck     void *arg;
    293   1.1     chuck {
    294   1.2     chuck     struct sbic_softc *dev = arg;
    295  1.17       scw     int found = 0;
    296   1.1     chuck 
    297   1.1     chuck     /*
    298   1.1     chuck      * Really a DMA interrupt?
    299   1.1     chuck      */
    300  1.17       scw     if ( (pcc_reg_read(sys_pcc, PCCREG_DMA_INTR_CTRL) & 0x80) == 0 )
    301   1.1     chuck         return(0);
    302   1.1     chuck 
    303   1.1     chuck     /*
    304   1.1     chuck      * Was it a completion interrupt?
    305   1.1     chuck      * XXXSCW Note: Support for other DMA interrupts is required, eg. buserr
    306   1.1     chuck      */
    307  1.17       scw     if ( pcc_reg_read(sys_pcc, PCCREG_DMA_CONTROL) & DMAC_CSR_DONE ) {
    308   1.1     chuck         ++found;
    309   1.1     chuck 
    310  1.17       scw 	pcc_reg_write(sys_pcc, PCCREG_DMA_INTR_CTRL,
    311  1.17       scw 	    dev->sc_ipl | PCC_IENABLE | PCC_ICLEAR);
    312   1.1     chuck     }
    313   1.1     chuck 
    314   1.1     chuck     return(found);
    315   1.1     chuck }
    316   1.1     chuck 
    317   1.1     chuck /*
    318   1.1     chuck  * Come here for SCSI interrupts
    319   1.1     chuck  */
    320   1.1     chuck int
    321   1.2     chuck wdsc_scsiintr(arg)
    322   1.2     chuck     void *arg;
    323   1.1     chuck {
    324   1.2     chuck     struct sbic_softc *dev = arg;
    325  1.17       scw     int found;
    326   1.1     chuck 
    327   1.1     chuck     /*
    328   1.1     chuck      * Really a SCSI interrupt?
    329   1.1     chuck      */
    330  1.17       scw     if ( (pcc_reg_read(sys_pcc, PCCREG_SCSI_INTR_CTRL) & 0x80) == 0 )
    331   1.1     chuck         return(0);
    332   1.1     chuck 
    333   1.1     chuck     /*
    334   1.1     chuck      * Go handle it
    335   1.1     chuck      */
    336   1.1     chuck     found = sbicintr(dev);
    337   1.1     chuck 
    338   1.1     chuck     /*
    339   1.1     chuck      * Acknowledge and clear the interrupt
    340   1.1     chuck      */
    341  1.17       scw     pcc_reg_write(sys_pcc, PCCREG_SCSI_INTR_CTRL,
    342  1.17       scw 	    dev->sc_ipl | PCC_IENABLE | PCC_ICLEAR);
    343   1.1     chuck 
    344   1.1     chuck     return(found);
    345   1.1     chuck }
    346