zs.c revision 1.26 1 1.26 scw /* $NetBSD: zs.c,v 1.26 2000/11/21 11:41:37 scw Exp $ */
2 1.1 chuck
3 1.10 thorpej /*-
4 1.10 thorpej * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.1 chuck * All rights reserved.
6 1.1 chuck *
7 1.10 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.10 thorpej * by Gordon W. Ross.
9 1.10 thorpej *
10 1.1 chuck * Redistribution and use in source and binary forms, with or without
11 1.1 chuck * modification, are permitted provided that the following conditions
12 1.1 chuck * are met:
13 1.1 chuck * 1. Redistributions of source code must retain the above copyright
14 1.1 chuck * notice, this list of conditions and the following disclaimer.
15 1.1 chuck * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 chuck * notice, this list of conditions and the following disclaimer in the
17 1.1 chuck * documentation and/or other materials provided with the distribution.
18 1.10 thorpej * 3. All advertising materials mentioning features or use of this software
19 1.4 chuck * must display the following acknowledgement:
20 1.10 thorpej * This product includes software developed by the NetBSD
21 1.10 thorpej * Foundation, Inc. and its contributors.
22 1.10 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.10 thorpej * contributors may be used to endorse or promote products derived
24 1.10 thorpej * from this software without specific prior written permission.
25 1.1 chuck *
26 1.10 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.10 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.10 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.12 gwr * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.12 gwr * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.10 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.10 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.10 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.10 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.10 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.10 thorpej * POSSIBILITY OF SUCH DAMAGE.
37 1.1 chuck */
38 1.4 chuck
39 1.1 chuck /*
40 1.4 chuck * Zilog Z8530 Dual UART driver (machine-dependent part)
41 1.4 chuck *
42 1.4 chuck * Runs two serial lines per chip using slave drivers.
43 1.4 chuck * Plain tty/async lines use the zs_async slave.
44 1.4 chuck *
45 1.4 chuck * Modified for NetBSD/mvme68k by Jason R. Thorpe <thorpej (at) NetBSD.ORG>
46 1.1 chuck */
47 1.4 chuck
48 1.1 chuck #include <sys/param.h>
49 1.4 chuck #include <sys/systm.h>
50 1.11 gwr #include <sys/conf.h>
51 1.4 chuck #include <sys/device.h>
52 1.4 chuck #include <sys/file.h>
53 1.1 chuck #include <sys/ioctl.h>
54 1.11 gwr #include <sys/kernel.h>
55 1.11 gwr #include <sys/proc.h>
56 1.1 chuck #include <sys/tty.h>
57 1.4 chuck #include <sys/time.h>
58 1.1 chuck #include <sys/syslog.h>
59 1.4 chuck
60 1.1 chuck #include <dev/cons.h>
61 1.4 chuck #include <dev/ic/z8530reg.h>
62 1.4 chuck #include <machine/z8530var.h>
63 1.1 chuck
64 1.4 chuck #include <machine/cpu.h>
65 1.19 scw #include <machine/bus.h>
66 1.20 scw #include <machine/intr.h>
67 1.1 chuck
68 1.4 chuck #include <mvme68k/dev/zsvar.h>
69 1.1 chuck
70 1.11 gwr /*
71 1.11 gwr * Some warts needed by z8530tty.c -
72 1.11 gwr * The default parity REALLY needs to be the same as the PROM uses,
73 1.11 gwr * or you can not see messages done with printf during boot-up...
74 1.11 gwr */
75 1.11 gwr int zs_def_cflag = (CREAD | CS8 | HUPCL);
76 1.11 gwr /* XXX Shouldn't hardcode the minor number... */
77 1.11 gwr int zs_major = 12;
78 1.11 gwr
79 1.4 chuck /* Flags from zscnprobe() */
80 1.11 gwr static int zs_hwflags[NZSC][2];
81 1.1 chuck
82 1.4 chuck /* Default speed for each channel */
83 1.11 gwr static int zs_defspeed[NZSC][2] = {
84 1.4 chuck { 9600, /* port 1 */
85 1.4 chuck 9600 }, /* port 2 */
86 1.4 chuck { 9600, /* port 3 */
87 1.4 chuck 9600 }, /* port 4 */
88 1.4 chuck };
89 1.1 chuck
90 1.4 chuck static struct zs_chanstate zs_conschan_store;
91 1.4 chuck static struct zs_chanstate *zs_conschan;
92 1.1 chuck
93 1.4 chuck u_char zs_init_reg[16] = {
94 1.4 chuck 0, /* 0: CMD (reset, etc.) */
95 1.11 gwr 0, /* 1: No interrupts yet. */
96 1.4 chuck 0x18 + ZSHARD_PRI, /* IVECT */
97 1.4 chuck ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
98 1.4 chuck ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
99 1.4 chuck ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
100 1.4 chuck 0, /* 6: TXSYNC/SYNCLO */
101 1.4 chuck 0, /* 7: RXSYNC/SYNCHI */
102 1.4 chuck 0, /* 8: alias for data port */
103 1.4 chuck ZSWR9_MASTER_IE,
104 1.4 chuck 0, /*10: Misc. TX/RX control bits */
105 1.4 chuck ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
106 1.22 scw 0, /*12: BAUDLO (default=9600) */
107 1.17 mycroft 0, /*13: BAUDHI (default=9600) */
108 1.11 gwr ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
109 1.16 mycroft ZSWR15_BREAK_IE,
110 1.2 thorpej };
111 1.2 thorpej
112 1.1 chuck
113 1.4 chuck /****************************************************************
114 1.4 chuck * Autoconfig
115 1.4 chuck ****************************************************************/
116 1.1 chuck
117 1.4 chuck /* Definition of the driver for autoconfig. */
118 1.7 cgd static int zsc_print __P((void *, const char *name));
119 1.19 scw int zs_getc __P((void *));
120 1.19 scw void zs_putc __P((void *, int));
121 1.1 chuck
122 1.19 scw #if 0
123 1.11 gwr static int zs_get_speed __P((struct zs_chanstate *));
124 1.19 scw #endif
125 1.11 gwr
126 1.14 thorpej extern struct cfdriver zsc_cd;
127 1.1 chuck
128 1.19 scw cons_decl(zsc_pcc);
129 1.19 scw
130 1.19 scw
131 1.4 chuck /*
132 1.4 chuck * Configure children of an SCC.
133 1.4 chuck */
134 1.4 chuck void
135 1.22 scw zs_config(zsc, zs, vector, pclk)
136 1.4 chuck struct zsc_softc *zsc;
137 1.22 scw struct zsdevice *zs;
138 1.22 scw int vector, pclk;
139 1.4 chuck {
140 1.4 chuck struct zsc_attach_args zsc_args;
141 1.4 chuck volatile struct zschan *zc;
142 1.4 chuck struct zs_chanstate *cs;
143 1.4 chuck int zsc_unit, channel, s;
144 1.4 chuck
145 1.4 chuck zsc_unit = zsc->zsc_dev.dv_unit;
146 1.22 scw printf(": Zilog 8530 SCC at vector 0x%x\n", vector);
147 1.19 scw
148 1.4 chuck /*
149 1.4 chuck * Initialize software state for each channel.
150 1.4 chuck */
151 1.4 chuck for (channel = 0; channel < 2; channel++) {
152 1.11 gwr zsc_args.channel = channel;
153 1.11 gwr zsc_args.hwflags = zs_hwflags[zsc_unit][channel];
154 1.11 gwr cs = &zsc->zsc_cs_store[channel];
155 1.11 gwr zsc->zsc_cs[channel] = cs;
156 1.4 chuck
157 1.4 chuck /*
158 1.4 chuck * If we're the console, copy the channel state, and
159 1.4 chuck * adjust the console channel pointer.
160 1.4 chuck */
161 1.11 gwr if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE) {
162 1.4 chuck bcopy(zs_conschan, cs, sizeof(struct zs_chanstate));
163 1.4 chuck zs_conschan = cs;
164 1.4 chuck } else {
165 1.19 scw zc = (channel == 0) ? &zs->zs_chan_a : &zs->zs_chan_b;
166 1.22 scw cs->cs_reg_csr = zc->zc_csr;
167 1.22 scw cs->cs_reg_data = zc->zc_data;
168 1.4 chuck bcopy(zs_init_reg, cs->cs_creg, 16);
169 1.4 chuck bcopy(zs_init_reg, cs->cs_preg, 16);
170 1.11 gwr cs->cs_defspeed = zs_defspeed[zsc_unit][channel];
171 1.4 chuck }
172 1.26 scw
173 1.26 scw cs->cs_brg_clk = pclk / 16;
174 1.22 scw cs->cs_creg[2] = cs->cs_preg[2] = vector;
175 1.26 scw zs_set_speed(cs, cs->cs_defspeed);
176 1.26 scw cs->cs_creg[12] = cs->cs_preg[12];
177 1.26 scw cs->cs_creg[13] = cs->cs_preg[13];
178 1.11 gwr cs->cs_defcflag = zs_def_cflag;
179 1.1 chuck
180 1.12 gwr /* Make these correspond to cs_defcflag (-crtscts) */
181 1.12 gwr cs->cs_rr0_dcd = ZSRR0_DCD;
182 1.12 gwr cs->cs_rr0_cts = 0;
183 1.12 gwr cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
184 1.12 gwr cs->cs_wr5_rts = 0;
185 1.12 gwr
186 1.4 chuck cs->cs_channel = channel;
187 1.4 chuck cs->cs_private = NULL;
188 1.4 chuck cs->cs_ops = &zsops_null;
189 1.4 chuck
190 1.4 chuck /*
191 1.4 chuck * Clear the master interrupt enable.
192 1.4 chuck * The INTENA is common to both channels,
193 1.4 chuck * so just do it on the A channel.
194 1.22 scw * Write the interrupt vector while we're at it.
195 1.4 chuck */
196 1.4 chuck if (channel == 0) {
197 1.4 chuck zs_write_reg(cs, 9, 0);
198 1.22 scw zs_write_reg(cs, 2, vector);
199 1.4 chuck }
200 1.1 chuck
201 1.4 chuck /*
202 1.4 chuck * Look for a child driver for this channel.
203 1.4 chuck * The child attach will setup the hardware.
204 1.4 chuck */
205 1.11 gwr if (!config_found(&zsc->zsc_dev, (void *)&zsc_args, zsc_print)) {
206 1.4 chuck /* No sub-driver. Just reset it. */
207 1.11 gwr u_char reset = (channel == 0) ?
208 1.4 chuck ZSWR9_A_RESET : ZSWR9_B_RESET;
209 1.4 chuck s = splzs();
210 1.4 chuck zs_write_reg(cs, 9, reset);
211 1.4 chuck splx(s);
212 1.4 chuck }
213 1.4 chuck }
214 1.1 chuck
215 1.4 chuck /*
216 1.20 scw * Allocate a software interrupt cookie.
217 1.4 chuck */
218 1.20 scw zsc->zsc_softintr_cookie = softintr_establish(IPL_SOFTSERIAL,
219 1.20 scw (void (*)(void *)) zsc_intr_soft, zsc);
220 1.21 scw #ifdef DEBUG
221 1.20 scw assert(zsc->zsc_softintr_cookie);
222 1.21 scw #endif
223 1.1 chuck }
224 1.1 chuck
225 1.4 chuck static int
226 1.4 chuck zsc_print(aux, name)
227 1.4 chuck void *aux;
228 1.7 cgd const char *name;
229 1.1 chuck {
230 1.4 chuck struct zsc_attach_args *args = aux;
231 1.1 chuck
232 1.4 chuck if (name != NULL)
233 1.9 christos printf("%s: ", name);
234 1.1 chuck
235 1.4 chuck if (args->channel != -1)
236 1.9 christos printf(" channel %d", args->channel);
237 1.1 chuck
238 1.4 chuck return UNCONF;
239 1.1 chuck }
240 1.1 chuck
241 1.25 scw #if defined(MVME162) || defined(MVME172)
242 1.22 scw /*
243 1.22 scw * Our ZS chips each have their own interrupt vector.
244 1.22 scw */
245 1.22 scw int
246 1.22 scw zshard_unshared(arg)
247 1.22 scw void *arg;
248 1.22 scw {
249 1.22 scw struct zsc_softc *zsc = arg;
250 1.22 scw int rval;
251 1.22 scw
252 1.22 scw rval = zsc_intr_hard(zsc);
253 1.22 scw
254 1.26 scw if ((zsc->zsc_cs[0]->cs_softreq) || (zsc->zsc_cs[1]->cs_softreq))
255 1.22 scw softintr_schedule(zsc->zsc_softintr_cookie);
256 1.22 scw
257 1.22 scw return (rval);
258 1.22 scw }
259 1.22 scw #endif
260 1.22 scw
261 1.22 scw #ifdef MVME147
262 1.11 gwr /*
263 1.22 scw * Our ZS chips all share a common, PCC-vectored interrupt,
264 1.11 gwr * so we have to look at all of them on each interrupt.
265 1.11 gwr */
266 1.1 chuck int
267 1.22 scw zshard_shared(arg)
268 1.4 chuck void *arg;
269 1.4 chuck {
270 1.15 scw struct zsc_softc *zsc;
271 1.15 scw int unit, rval;
272 1.1 chuck
273 1.4 chuck rval = 0;
274 1.11 gwr for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
275 1.4 chuck zsc = zsc_cd.cd_devs[unit];
276 1.11 gwr if (zsc == NULL)
277 1.11 gwr continue;
278 1.11 gwr rval |= zsc_intr_hard(zsc);
279 1.11 gwr if ((zsc->zsc_cs[0]->cs_softreq) ||
280 1.20 scw (zsc->zsc_cs[1]->cs_softreq))
281 1.21 scw softintr_schedule(zsc->zsc_softintr_cookie);
282 1.1 chuck }
283 1.4 chuck return (rval);
284 1.1 chuck }
285 1.22 scw #endif
286 1.1 chuck
287 1.1 chuck
288 1.19 scw #if 0
289 1.4 chuck /*
290 1.11 gwr * Compute the current baud rate given a ZSCC channel.
291 1.11 gwr */
292 1.11 gwr static int
293 1.11 gwr zs_get_speed(cs)
294 1.11 gwr struct zs_chanstate *cs;
295 1.11 gwr {
296 1.11 gwr int tconst;
297 1.11 gwr
298 1.11 gwr tconst = zs_read_reg(cs, 12);
299 1.11 gwr tconst |= zs_read_reg(cs, 13) << 8;
300 1.11 gwr return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
301 1.11 gwr }
302 1.19 scw #endif
303 1.11 gwr
304 1.11 gwr /*
305 1.11 gwr * MD functions for setting the baud rate and control modes.
306 1.11 gwr */
307 1.11 gwr int
308 1.11 gwr zs_set_speed(cs, bps)
309 1.11 gwr struct zs_chanstate *cs;
310 1.11 gwr int bps; /* bits per second */
311 1.11 gwr {
312 1.11 gwr int tconst, real_bps;
313 1.11 gwr
314 1.11 gwr if (bps == 0)
315 1.11 gwr return (0);
316 1.11 gwr
317 1.11 gwr #ifdef DIAGNOSTIC
318 1.11 gwr if (cs->cs_brg_clk == 0)
319 1.11 gwr panic("zs_set_speed");
320 1.11 gwr #endif
321 1.11 gwr
322 1.11 gwr tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
323 1.11 gwr if (tconst < 0)
324 1.11 gwr return (EINVAL);
325 1.11 gwr
326 1.11 gwr /* Convert back to make sure we can do it. */
327 1.11 gwr real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
328 1.11 gwr
329 1.23 scw /* Allow 2% tolerance WRT the required bps */
330 1.24 scw if (((abs(real_bps - bps) * 1000) / bps) > 20)
331 1.11 gwr return (EINVAL);
332 1.11 gwr
333 1.11 gwr cs->cs_preg[12] = tconst;
334 1.11 gwr cs->cs_preg[13] = tconst >> 8;
335 1.11 gwr
336 1.11 gwr /* Caller will stuff the pending registers. */
337 1.11 gwr return (0);
338 1.11 gwr }
339 1.11 gwr
340 1.11 gwr int
341 1.11 gwr zs_set_modes(cs, cflag)
342 1.11 gwr struct zs_chanstate *cs;
343 1.11 gwr int cflag; /* bits per second */
344 1.11 gwr {
345 1.11 gwr int s;
346 1.11 gwr
347 1.11 gwr /*
348 1.11 gwr * Output hardware flow control on the chip is horrendous:
349 1.11 gwr * if carrier detect drops, the receiver is disabled, and if
350 1.11 gwr * CTS drops, the transmitter is stoped IN MID CHARACTER!
351 1.11 gwr * Therefore, NEVER set the HFC bit, and instead use the
352 1.11 gwr * status interrupt to detect CTS changes.
353 1.11 gwr */
354 1.11 gwr s = splzs();
355 1.18 wrstuden cs->cs_rr0_pps = 0;
356 1.18 wrstuden if ((cflag & (CLOCAL | MDMBUF)) != 0) {
357 1.11 gwr cs->cs_rr0_dcd = 0;
358 1.18 wrstuden if ((cflag & MDMBUF) == 0)
359 1.18 wrstuden cs->cs_rr0_pps = ZSRR0_DCD;
360 1.18 wrstuden } else
361 1.11 gwr cs->cs_rr0_dcd = ZSRR0_DCD;
362 1.13 mycroft if ((cflag & CRTSCTS) != 0) {
363 1.11 gwr cs->cs_wr5_dtr = ZSWR5_DTR;
364 1.11 gwr cs->cs_wr5_rts = ZSWR5_RTS;
365 1.11 gwr cs->cs_rr0_cts = ZSRR0_CTS;
366 1.13 mycroft } else if ((cflag & MDMBUF) != 0) {
367 1.13 mycroft cs->cs_wr5_dtr = 0;
368 1.13 mycroft cs->cs_wr5_rts = ZSWR5_DTR;
369 1.13 mycroft cs->cs_rr0_cts = ZSRR0_DCD;
370 1.11 gwr } else {
371 1.11 gwr cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
372 1.11 gwr cs->cs_wr5_rts = 0;
373 1.11 gwr cs->cs_rr0_cts = 0;
374 1.11 gwr }
375 1.11 gwr splx(s);
376 1.11 gwr
377 1.11 gwr /* Caller will stuff the pending registers. */
378 1.11 gwr return (0);
379 1.11 gwr }
380 1.11 gwr
381 1.11 gwr
382 1.11 gwr /*
383 1.4 chuck * Read or write the chip with suitable delays.
384 1.4 chuck */
385 1.1 chuck
386 1.4 chuck u_char
387 1.4 chuck zs_read_reg(cs, reg)
388 1.4 chuck struct zs_chanstate *cs;
389 1.4 chuck u_char reg;
390 1.4 chuck {
391 1.4 chuck u_char val;
392 1.4 chuck
393 1.4 chuck *cs->cs_reg_csr = reg;
394 1.4 chuck ZS_DELAY();
395 1.4 chuck val = *cs->cs_reg_csr;
396 1.4 chuck ZS_DELAY();
397 1.4 chuck return val;
398 1.1 chuck }
399 1.1 chuck
400 1.4 chuck void
401 1.4 chuck zs_write_reg(cs, reg, val)
402 1.4 chuck struct zs_chanstate *cs;
403 1.4 chuck u_char reg, val;
404 1.4 chuck {
405 1.4 chuck *cs->cs_reg_csr = reg;
406 1.4 chuck ZS_DELAY();
407 1.4 chuck *cs->cs_reg_csr = val;
408 1.4 chuck ZS_DELAY();
409 1.1 chuck }
410 1.1 chuck
411 1.4 chuck u_char zs_read_csr(cs)
412 1.4 chuck struct zs_chanstate *cs;
413 1.1 chuck {
414 1.15 scw u_char val;
415 1.1 chuck
416 1.11 gwr val = *cs->cs_reg_csr;
417 1.4 chuck ZS_DELAY();
418 1.11 gwr return val;
419 1.1 chuck }
420 1.1 chuck
421 1.11 gwr void zs_write_csr(cs, val)
422 1.4 chuck struct zs_chanstate *cs;
423 1.11 gwr u_char val;
424 1.1 chuck {
425 1.11 gwr *cs->cs_reg_csr = val;
426 1.4 chuck ZS_DELAY();
427 1.1 chuck }
428 1.1 chuck
429 1.11 gwr u_char zs_read_data(cs)
430 1.4 chuck struct zs_chanstate *cs;
431 1.1 chuck {
432 1.15 scw u_char val;
433 1.11 gwr
434 1.11 gwr val = *cs->cs_reg_data;
435 1.4 chuck ZS_DELAY();
436 1.11 gwr return val;
437 1.1 chuck }
438 1.1 chuck
439 1.4 chuck void zs_write_data(cs, val)
440 1.4 chuck struct zs_chanstate *cs;
441 1.4 chuck u_char val;
442 1.1 chuck {
443 1.4 chuck *cs->cs_reg_data = val;
444 1.4 chuck ZS_DELAY();
445 1.1 chuck }
446 1.1 chuck
447 1.4 chuck /****************************************************************
448 1.4 chuck * Console support functions (MVME specific!)
449 1.4 chuck ****************************************************************/
450 1.4 chuck
451 1.1 chuck /*
452 1.4 chuck * Polled input char.
453 1.1 chuck */
454 1.1 chuck int
455 1.4 chuck zs_getc(arg)
456 1.4 chuck void *arg;
457 1.1 chuck {
458 1.15 scw struct zs_chanstate *cs = arg;
459 1.15 scw int s, c, rr0, stat;
460 1.1 chuck
461 1.4 chuck s = splhigh();
462 1.4 chuck top:
463 1.4 chuck /* Wait for a character to arrive. */
464 1.4 chuck do {
465 1.5 chuck rr0 = *cs->cs_reg_csr;
466 1.4 chuck ZS_DELAY();
467 1.4 chuck } while ((rr0 & ZSRR0_RX_READY) == 0);
468 1.4 chuck
469 1.4 chuck /* Read error register. */
470 1.4 chuck stat = zs_read_reg(cs, 1) & (ZSRR1_FE | ZSRR1_DO | ZSRR1_PE);
471 1.4 chuck if (stat) {
472 1.4 chuck zs_write_csr(cs, ZSM_RESET_ERR);
473 1.4 chuck goto top;
474 1.4 chuck }
475 1.4 chuck
476 1.4 chuck /* Read character. */
477 1.4 chuck c = *cs->cs_reg_data;
478 1.4 chuck ZS_DELAY();
479 1.4 chuck splx(s);
480 1.1 chuck
481 1.4 chuck return (c);
482 1.1 chuck }
483 1.1 chuck
484 1.4 chuck /*
485 1.4 chuck * Polled output char.
486 1.4 chuck */
487 1.1 chuck void
488 1.4 chuck zs_putc(arg, c)
489 1.4 chuck void *arg;
490 1.4 chuck int c;
491 1.4 chuck {
492 1.15 scw struct zs_chanstate *cs = arg;
493 1.15 scw int s, rr0;
494 1.4 chuck
495 1.4 chuck s = splhigh();
496 1.4 chuck /* Wait for transmitter to become ready. */
497 1.4 chuck do {
498 1.4 chuck rr0 = *cs->cs_reg_csr;
499 1.4 chuck ZS_DELAY();
500 1.4 chuck } while ((rr0 & ZSRR0_TX_READY) == 0);
501 1.1 chuck
502 1.4 chuck *cs->cs_reg_data = c;
503 1.4 chuck ZS_DELAY();
504 1.4 chuck splx(s);
505 1.1 chuck }
506 1.1 chuck
507 1.1 chuck /*
508 1.4 chuck * Common parts of console init.
509 1.1 chuck */
510 1.4 chuck void
511 1.22 scw zs_cnconfig(zsc_unit, channel, zs, pclk)
512 1.4 chuck int zsc_unit, channel;
513 1.22 scw struct zsdevice *zs;
514 1.22 scw int pclk;
515 1.4 chuck {
516 1.4 chuck struct zs_chanstate *cs;
517 1.19 scw struct zschan *zc;
518 1.19 scw
519 1.19 scw zc = (channel == 0) ? &zs->zs_chan_a : &zs->zs_chan_b;
520 1.4 chuck
521 1.4 chuck /*
522 1.4 chuck * Pointer to channel state. Later, the console channel
523 1.4 chuck * state is copied into the softc, and the console channel
524 1.4 chuck * pointer adjusted to point to the new copy.
525 1.4 chuck */
526 1.4 chuck zs_conschan = cs = &zs_conschan_store;
527 1.4 chuck zs_hwflags[zsc_unit][channel] = ZS_HWFLAG_CONSOLE;
528 1.4 chuck
529 1.11 gwr /* Setup temporary chanstate. */
530 1.26 scw cs->cs_brg_clk = pclk / 16;
531 1.22 scw cs->cs_reg_csr = zc->zc_csr;
532 1.22 scw cs->cs_reg_data = zc->zc_data;
533 1.4 chuck
534 1.11 gwr /* Initialize the pending registers. */
535 1.11 gwr bcopy(zs_init_reg, cs->cs_preg, 16);
536 1.11 gwr cs->cs_preg[5] |= (ZSWR5_DTR | ZSWR5_RTS);
537 1.4 chuck
538 1.19 scw #if 0
539 1.11 gwr /* XXX: Preserve BAUD rate from boot loader. */
540 1.11 gwr /* XXX: Also, why reset the chip here? -gwr */
541 1.19 scw cs->cs_defspeed = zs_get_speed(cs);
542 1.19 scw #else
543 1.11 gwr cs->cs_defspeed = 9600; /* XXX */
544 1.19 scw #endif
545 1.26 scw zs_set_speed(cs, cs->cs_defspeed);
546 1.26 scw cs->cs_creg[12] = cs->cs_preg[12];
547 1.26 scw cs->cs_creg[13] = cs->cs_preg[13];
548 1.4 chuck
549 1.11 gwr /* Clear the master interrupt enable. */
550 1.11 gwr zs_write_reg(cs, 9, 0);
551 1.4 chuck
552 1.11 gwr /* Reset the whole SCC chip. */
553 1.4 chuck zs_write_reg(cs, 9, ZSWR9_HARD_RESET);
554 1.4 chuck
555 1.11 gwr /* Copy "pending" to "current" and H/W. */
556 1.11 gwr zs_loadchannelregs(cs);
557 1.1 chuck }
558 1.1 chuck
559 1.4 chuck /*
560 1.4 chuck * Polled console input putchar.
561 1.4 chuck */
562 1.1 chuck int
563 1.19 scw zsc_pcccngetc(dev)
564 1.4 chuck dev_t dev;
565 1.1 chuck {
566 1.15 scw struct zs_chanstate *cs = zs_conschan;
567 1.15 scw int c;
568 1.1 chuck
569 1.4 chuck c = zs_getc(cs);
570 1.4 chuck return (c);
571 1.1 chuck }
572 1.1 chuck
573 1.4 chuck /*
574 1.4 chuck * Polled console output putchar.
575 1.4 chuck */
576 1.4 chuck void
577 1.19 scw zsc_pcccnputc(dev, c)
578 1.4 chuck dev_t dev;
579 1.4 chuck int c;
580 1.1 chuck {
581 1.15 scw struct zs_chanstate *cs = zs_conschan;
582 1.1 chuck
583 1.4 chuck zs_putc(cs, c);
584 1.1 chuck }
585 1.1 chuck
586 1.4 chuck /*
587 1.4 chuck * Handle user request to enter kernel debugger.
588 1.4 chuck */
589 1.4 chuck void
590 1.11 gwr zs_abort(cs)
591 1.11 gwr struct zs_chanstate *cs;
592 1.1 chuck {
593 1.4 chuck int rr0;
594 1.1 chuck
595 1.4 chuck /* Wait for end of break to avoid PROM abort. */
596 1.4 chuck /* XXX - Limit the wait? */
597 1.4 chuck do {
598 1.4 chuck rr0 = *cs->cs_reg_csr;
599 1.4 chuck ZS_DELAY();
600 1.4 chuck } while (rr0 & ZSRR0_BREAK);
601 1.1 chuck
602 1.4 chuck mvme68k_abort("SERIAL LINE ABORT");
603 1.1 chuck }
604