Home | History | Annotate | Line # | Download | only in dev
zs.c revision 1.36
      1  1.36        ad /*	$NetBSD: zs.c,v 1.36 2007/11/09 00:05:05 ad Exp $	*/
      2   1.1     chuck 
      3  1.10   thorpej /*-
      4  1.10   thorpej  * Copyright (c) 1996 The NetBSD Foundation, Inc.
      5   1.1     chuck  * All rights reserved.
      6   1.1     chuck  *
      7  1.10   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8  1.10   thorpej  * by Gordon W. Ross.
      9  1.10   thorpej  *
     10   1.1     chuck  * Redistribution and use in source and binary forms, with or without
     11   1.1     chuck  * modification, are permitted provided that the following conditions
     12   1.1     chuck  * are met:
     13   1.1     chuck  * 1. Redistributions of source code must retain the above copyright
     14   1.1     chuck  *    notice, this list of conditions and the following disclaimer.
     15   1.1     chuck  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1     chuck  *    notice, this list of conditions and the following disclaimer in the
     17   1.1     chuck  *    documentation and/or other materials provided with the distribution.
     18  1.10   thorpej  * 3. All advertising materials mentioning features or use of this software
     19   1.4     chuck  *    must display the following acknowledgement:
     20  1.10   thorpej  *        This product includes software developed by the NetBSD
     21  1.10   thorpej  *        Foundation, Inc. and its contributors.
     22  1.10   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.10   thorpej  *    contributors may be used to endorse or promote products derived
     24  1.10   thorpej  *    from this software without specific prior written permission.
     25   1.1     chuck  *
     26  1.10   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.10   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.10   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.12       gwr  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.12       gwr  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.10   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.10   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.10   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.10   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.10   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.10   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     37   1.1     chuck  */
     38   1.4     chuck 
     39   1.1     chuck /*
     40   1.4     chuck  * Zilog Z8530 Dual UART driver (machine-dependent part)
     41   1.4     chuck  *
     42   1.4     chuck  * Runs two serial lines per chip using slave drivers.
     43   1.4     chuck  * Plain tty/async lines use the zs_async slave.
     44   1.4     chuck  *
     45  1.33    keihan  * Modified for NetBSD/mvme68k by Jason R. Thorpe <thorpej (at) NetBSD.org>
     46   1.1     chuck  */
     47  1.32     lukem 
     48  1.32     lukem #include <sys/cdefs.h>
     49  1.36        ad __KERNEL_RCSID(0, "$NetBSD: zs.c,v 1.36 2007/11/09 00:05:05 ad Exp $");
     50   1.4     chuck 
     51   1.1     chuck #include <sys/param.h>
     52   1.4     chuck #include <sys/systm.h>
     53  1.11       gwr #include <sys/conf.h>
     54   1.4     chuck #include <sys/device.h>
     55   1.4     chuck #include <sys/file.h>
     56   1.1     chuck #include <sys/ioctl.h>
     57  1.11       gwr #include <sys/kernel.h>
     58  1.11       gwr #include <sys/proc.h>
     59   1.1     chuck #include <sys/tty.h>
     60   1.4     chuck #include <sys/time.h>
     61   1.1     chuck #include <sys/syslog.h>
     62   1.4     chuck 
     63   1.1     chuck #include <dev/cons.h>
     64   1.4     chuck #include <dev/ic/z8530reg.h>
     65   1.4     chuck #include <machine/z8530var.h>
     66   1.1     chuck 
     67   1.4     chuck #include <machine/cpu.h>
     68  1.19       scw #include <machine/bus.h>
     69  1.20       scw #include <machine/intr.h>
     70   1.1     chuck 
     71   1.4     chuck #include <mvme68k/dev/zsvar.h>
     72   1.1     chuck 
     73  1.11       gwr /*
     74  1.11       gwr  * Some warts needed by z8530tty.c -
     75  1.11       gwr  * The default parity REALLY needs to be the same as the PROM uses,
     76  1.11       gwr  * or you can not see messages done with printf during boot-up...
     77  1.11       gwr  */
     78  1.11       gwr int zs_def_cflag = (CREAD | CS8 | HUPCL);
     79  1.11       gwr 
     80   1.4     chuck /* Flags from zscnprobe() */
     81  1.11       gwr static int zs_hwflags[NZSC][2];
     82   1.1     chuck 
     83   1.4     chuck /* Default speed for each channel */
     84  1.11       gwr static int zs_defspeed[NZSC][2] = {
     85   1.4     chuck 	{ 9600, 	/* port 1 */
     86   1.4     chuck 	  9600 },	/* port 2 */
     87   1.4     chuck 	{ 9600, 	/* port 3 */
     88   1.4     chuck 	  9600 },	/* port 4 */
     89   1.4     chuck };
     90   1.1     chuck 
     91   1.4     chuck static struct zs_chanstate zs_conschan_store;
     92   1.4     chuck static struct zs_chanstate *zs_conschan;
     93   1.1     chuck 
     94   1.4     chuck u_char zs_init_reg[16] = {
     95   1.4     chuck 	0,	/* 0: CMD (reset, etc.) */
     96  1.11       gwr 	0,	/* 1: No interrupts yet. */
     97   1.4     chuck 	0x18 + ZSHARD_PRI,	/* IVECT */
     98   1.4     chuck 	ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
     99   1.4     chuck 	ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
    100   1.4     chuck 	ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
    101   1.4     chuck 	0,	/* 6: TXSYNC/SYNCLO */
    102   1.4     chuck 	0,	/* 7: RXSYNC/SYNCHI */
    103   1.4     chuck 	0,	/* 8: alias for data port */
    104   1.4     chuck 	ZSWR9_MASTER_IE,
    105   1.4     chuck 	0,	/*10: Misc. TX/RX control bits */
    106   1.4     chuck 	ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
    107  1.22       scw 	0,			/*12: BAUDLO (default=9600) */
    108  1.17   mycroft 	0,			/*13: BAUDHI (default=9600) */
    109  1.11       gwr 	ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
    110  1.16   mycroft 	ZSWR15_BREAK_IE,
    111   1.2   thorpej };
    112   1.2   thorpej 
    113   1.1     chuck 
    114   1.4     chuck /****************************************************************
    115   1.4     chuck  * Autoconfig
    116   1.4     chuck  ****************************************************************/
    117   1.1     chuck 
    118   1.4     chuck /* Definition of the driver for autoconfig. */
    119   1.7       cgd static int	zsc_print __P((void *, const char *name));
    120  1.19       scw int	zs_getc __P((void *));
    121  1.19       scw void	zs_putc __P((void *, int));
    122   1.1     chuck 
    123  1.19       scw #if 0
    124  1.11       gwr static int zs_get_speed __P((struct zs_chanstate *));
    125  1.19       scw #endif
    126  1.11       gwr 
    127  1.14   thorpej extern struct cfdriver zsc_cd;
    128   1.1     chuck 
    129  1.19       scw cons_decl(zsc_pcc);
    130  1.19       scw 
    131  1.19       scw 
    132   1.4     chuck /*
    133   1.4     chuck  * Configure children of an SCC.
    134   1.4     chuck  */
    135   1.4     chuck void
    136  1.22       scw zs_config(zsc, zs, vector, pclk)
    137   1.4     chuck 	struct zsc_softc *zsc;
    138  1.22       scw 	struct zsdevice *zs;
    139  1.22       scw 	int vector, pclk;
    140   1.4     chuck {
    141   1.4     chuck 	struct zsc_attach_args zsc_args;
    142   1.4     chuck 	volatile struct zschan *zc;
    143   1.4     chuck 	struct zs_chanstate *cs;
    144   1.4     chuck 	int zsc_unit, channel, s;
    145   1.4     chuck 
    146  1.35   thorpej 	zsc_unit = device_unit(&zsc->zsc_dev);
    147  1.22       scw 	printf(": Zilog 8530 SCC at vector 0x%x\n", vector);
    148  1.19       scw 
    149   1.4     chuck 	/*
    150   1.4     chuck 	 * Initialize software state for each channel.
    151   1.4     chuck 	 */
    152   1.4     chuck 	for (channel = 0; channel < 2; channel++) {
    153  1.11       gwr 		zsc_args.channel = channel;
    154  1.11       gwr 		zsc_args.hwflags = zs_hwflags[zsc_unit][channel];
    155  1.11       gwr 		cs = &zsc->zsc_cs_store[channel];
    156  1.11       gwr 		zsc->zsc_cs[channel] = cs;
    157  1.36        ad 		zs_lock_init(cs);
    158   1.4     chuck 
    159   1.4     chuck 		/*
    160   1.4     chuck 		 * If we're the console, copy the channel state, and
    161   1.4     chuck 		 * adjust the console channel pointer.
    162   1.4     chuck 		 */
    163  1.11       gwr 		if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE) {
    164  1.28       scw 			memcpy(cs, zs_conschan, sizeof(struct zs_chanstate));
    165   1.4     chuck 			zs_conschan = cs;
    166   1.4     chuck 		} else {
    167  1.19       scw 			zc = (channel == 0) ? &zs->zs_chan_a : &zs->zs_chan_b;
    168  1.22       scw 			cs->cs_reg_csr  = zc->zc_csr;
    169  1.22       scw 			cs->cs_reg_data = zc->zc_data;
    170  1.28       scw 			memcpy(cs->cs_creg, zs_init_reg, 16);
    171  1.28       scw 			memcpy(cs->cs_preg, zs_init_reg, 16);
    172  1.11       gwr 			cs->cs_defspeed = zs_defspeed[zsc_unit][channel];
    173   1.4     chuck 		}
    174  1.26       scw 
    175  1.26       scw 		cs->cs_brg_clk = pclk / 16;
    176  1.22       scw 		cs->cs_creg[2] = cs->cs_preg[2] = vector;
    177  1.26       scw 		zs_set_speed(cs, cs->cs_defspeed);
    178  1.26       scw 		cs->cs_creg[12] = cs->cs_preg[12];
    179  1.26       scw 		cs->cs_creg[13] = cs->cs_preg[13];
    180  1.11       gwr 		cs->cs_defcflag = zs_def_cflag;
    181   1.1     chuck 
    182  1.12       gwr 		/* Make these correspond to cs_defcflag (-crtscts) */
    183  1.12       gwr 		cs->cs_rr0_dcd = ZSRR0_DCD;
    184  1.12       gwr 		cs->cs_rr0_cts = 0;
    185  1.12       gwr 		cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
    186  1.12       gwr 		cs->cs_wr5_rts = 0;
    187  1.12       gwr 
    188   1.4     chuck 		cs->cs_channel = channel;
    189   1.4     chuck 		cs->cs_private = NULL;
    190   1.4     chuck 		cs->cs_ops = &zsops_null;
    191   1.4     chuck 
    192   1.4     chuck 		/*
    193   1.4     chuck 		 * Clear the master interrupt enable.
    194   1.4     chuck 		 * The INTENA is common to both channels,
    195   1.4     chuck 		 * so just do it on the A channel.
    196  1.22       scw 		 * Write the interrupt vector while we're at it.
    197   1.4     chuck 		 */
    198   1.4     chuck 		if (channel == 0) {
    199   1.4     chuck 			zs_write_reg(cs, 9, 0);
    200  1.22       scw 			zs_write_reg(cs, 2, vector);
    201   1.4     chuck 		}
    202   1.1     chuck 
    203   1.4     chuck 		/*
    204   1.4     chuck 		 * Look for a child driver for this channel.
    205   1.4     chuck 		 * The child attach will setup the hardware.
    206   1.4     chuck 		 */
    207  1.11       gwr 		if (!config_found(&zsc->zsc_dev, (void *)&zsc_args, zsc_print)) {
    208   1.4     chuck 			/* No sub-driver.  Just reset it. */
    209  1.11       gwr 			u_char reset = (channel == 0) ?
    210   1.4     chuck 				ZSWR9_A_RESET : ZSWR9_B_RESET;
    211   1.4     chuck 			s = splzs();
    212   1.4     chuck 			zs_write_reg(cs,  9, reset);
    213   1.4     chuck 			splx(s);
    214   1.4     chuck 		}
    215   1.4     chuck 	}
    216   1.1     chuck 
    217   1.4     chuck 	/*
    218  1.20       scw 	 * Allocate a software interrupt cookie.
    219   1.4     chuck 	 */
    220  1.20       scw 	zsc->zsc_softintr_cookie = softintr_establish(IPL_SOFTSERIAL,
    221  1.20       scw 	    (void (*)(void *)) zsc_intr_soft, zsc);
    222  1.21       scw #ifdef DEBUG
    223  1.20       scw 	assert(zsc->zsc_softintr_cookie);
    224  1.21       scw #endif
    225   1.1     chuck }
    226   1.1     chuck 
    227   1.4     chuck static int
    228   1.4     chuck zsc_print(aux, name)
    229   1.4     chuck 	void *aux;
    230   1.7       cgd 	const char *name;
    231   1.1     chuck {
    232   1.4     chuck 	struct zsc_attach_args *args = aux;
    233   1.1     chuck 
    234   1.4     chuck 	if (name != NULL)
    235  1.30   thorpej 		aprint_normal("%s: ", name);
    236   1.1     chuck 
    237   1.4     chuck 	if (args->channel != -1)
    238  1.30   thorpej 		aprint_normal(" channel %d", args->channel);
    239   1.1     chuck 
    240   1.4     chuck 	return UNCONF;
    241   1.1     chuck }
    242   1.1     chuck 
    243  1.25       scw #if defined(MVME162) || defined(MVME172)
    244  1.22       scw /*
    245  1.22       scw  * Our ZS chips each have their own interrupt vector.
    246  1.22       scw  */
    247  1.22       scw int
    248  1.22       scw zshard_unshared(arg)
    249  1.22       scw 	void *arg;
    250  1.22       scw {
    251  1.22       scw 	struct zsc_softc *zsc = arg;
    252  1.22       scw 	int rval;
    253  1.22       scw 
    254  1.22       scw 	rval = zsc_intr_hard(zsc);
    255  1.22       scw 
    256  1.27       scw 	if (rval) {
    257  1.27       scw 		if ((zsc->zsc_cs[0]->cs_softreq) ||
    258  1.27       scw 		    (zsc->zsc_cs[1]->cs_softreq))
    259  1.27       scw 			softintr_schedule(zsc->zsc_softintr_cookie);
    260  1.27       scw 		zsc->zsc_evcnt.ev_count++;
    261  1.27       scw 	}
    262  1.22       scw 
    263  1.22       scw 	return (rval);
    264  1.22       scw }
    265  1.22       scw #endif
    266  1.22       scw 
    267  1.22       scw #ifdef MVME147
    268  1.11       gwr /*
    269  1.22       scw  * Our ZS chips all share a common, PCC-vectored interrupt,
    270  1.11       gwr  * so we have to look at all of them on each interrupt.
    271  1.11       gwr  */
    272   1.1     chuck int
    273  1.22       scw zshard_shared(arg)
    274   1.4     chuck 	void *arg;
    275   1.4     chuck {
    276  1.15       scw 	struct zsc_softc *zsc;
    277  1.15       scw 	int unit, rval;
    278   1.1     chuck 
    279   1.4     chuck 	rval = 0;
    280  1.11       gwr 	for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
    281   1.4     chuck 		zsc = zsc_cd.cd_devs[unit];
    282  1.27       scw 		if (zsc != NULL && zsc_intr_hard(zsc)) {
    283  1.27       scw 			if ((zsc->zsc_cs[0]->cs_softreq) ||
    284  1.27       scw 			    (zsc->zsc_cs[1]->cs_softreq))
    285  1.27       scw 				softintr_schedule(zsc->zsc_softintr_cookie);
    286  1.27       scw 			zsc->zsc_evcnt.ev_count++;
    287  1.27       scw 			rval++;
    288  1.27       scw 		}
    289   1.1     chuck 	}
    290   1.4     chuck 	return (rval);
    291   1.1     chuck }
    292  1.22       scw #endif
    293   1.1     chuck 
    294   1.1     chuck 
    295  1.19       scw #if 0
    296   1.4     chuck /*
    297  1.11       gwr  * Compute the current baud rate given a ZSCC channel.
    298  1.11       gwr  */
    299  1.11       gwr static int
    300  1.11       gwr zs_get_speed(cs)
    301  1.11       gwr 	struct zs_chanstate *cs;
    302  1.11       gwr {
    303  1.11       gwr 	int tconst;
    304  1.11       gwr 
    305  1.11       gwr 	tconst = zs_read_reg(cs, 12);
    306  1.11       gwr 	tconst |= zs_read_reg(cs, 13) << 8;
    307  1.11       gwr 	return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
    308  1.11       gwr }
    309  1.19       scw #endif
    310  1.11       gwr 
    311  1.11       gwr /*
    312  1.11       gwr  * MD functions for setting the baud rate and control modes.
    313  1.11       gwr  */
    314  1.11       gwr int
    315  1.11       gwr zs_set_speed(cs, bps)
    316  1.11       gwr 	struct zs_chanstate *cs;
    317  1.11       gwr 	int bps;	/* bits per second */
    318  1.11       gwr {
    319  1.11       gwr 	int tconst, real_bps;
    320  1.11       gwr 
    321  1.11       gwr 	if (bps == 0)
    322  1.11       gwr 		return (0);
    323  1.11       gwr 
    324  1.11       gwr #ifdef	DIAGNOSTIC
    325  1.11       gwr 	if (cs->cs_brg_clk == 0)
    326  1.11       gwr 		panic("zs_set_speed");
    327  1.11       gwr #endif
    328  1.11       gwr 
    329  1.11       gwr 	tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
    330  1.11       gwr 	if (tconst < 0)
    331  1.11       gwr 		return (EINVAL);
    332  1.11       gwr 
    333  1.11       gwr 	/* Convert back to make sure we can do it. */
    334  1.11       gwr 	real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
    335  1.11       gwr 
    336  1.23       scw 	/* Allow 2% tolerance WRT the required bps */
    337  1.24       scw 	if (((abs(real_bps - bps) * 1000) / bps) > 20)
    338  1.11       gwr 		return (EINVAL);
    339  1.11       gwr 
    340  1.11       gwr 	cs->cs_preg[12] = tconst;
    341  1.11       gwr 	cs->cs_preg[13] = tconst >> 8;
    342  1.11       gwr 
    343  1.11       gwr 	/* Caller will stuff the pending registers. */
    344  1.11       gwr 	return (0);
    345  1.11       gwr }
    346  1.11       gwr 
    347  1.11       gwr int
    348  1.11       gwr zs_set_modes(cs, cflag)
    349  1.11       gwr 	struct zs_chanstate *cs;
    350  1.11       gwr 	int cflag;	/* bits per second */
    351  1.11       gwr {
    352  1.11       gwr 	int s;
    353  1.11       gwr 
    354  1.11       gwr 	/*
    355  1.11       gwr 	 * Output hardware flow control on the chip is horrendous:
    356  1.11       gwr 	 * if carrier detect drops, the receiver is disabled, and if
    357  1.11       gwr 	 * CTS drops, the transmitter is stoped IN MID CHARACTER!
    358  1.11       gwr 	 * Therefore, NEVER set the HFC bit, and instead use the
    359  1.11       gwr 	 * status interrupt to detect CTS changes.
    360  1.11       gwr 	 */
    361  1.11       gwr 	s = splzs();
    362  1.18  wrstuden 	cs->cs_rr0_pps = 0;
    363  1.18  wrstuden 	if ((cflag & (CLOCAL | MDMBUF)) != 0) {
    364  1.11       gwr 		cs->cs_rr0_dcd = 0;
    365  1.18  wrstuden 		if ((cflag & MDMBUF) == 0)
    366  1.18  wrstuden 			cs->cs_rr0_pps = ZSRR0_DCD;
    367  1.18  wrstuden 	} else
    368  1.11       gwr 		cs->cs_rr0_dcd = ZSRR0_DCD;
    369  1.13   mycroft 	if ((cflag & CRTSCTS) != 0) {
    370  1.11       gwr 		cs->cs_wr5_dtr = ZSWR5_DTR;
    371  1.11       gwr 		cs->cs_wr5_rts = ZSWR5_RTS;
    372  1.11       gwr 		cs->cs_rr0_cts = ZSRR0_CTS;
    373  1.13   mycroft 	} else if ((cflag & MDMBUF) != 0) {
    374  1.13   mycroft 		cs->cs_wr5_dtr = 0;
    375  1.13   mycroft 		cs->cs_wr5_rts = ZSWR5_DTR;
    376  1.13   mycroft 		cs->cs_rr0_cts = ZSRR0_DCD;
    377  1.11       gwr 	} else {
    378  1.11       gwr 		cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
    379  1.11       gwr 		cs->cs_wr5_rts = 0;
    380  1.11       gwr 		cs->cs_rr0_cts = 0;
    381  1.11       gwr 	}
    382  1.11       gwr 	splx(s);
    383  1.11       gwr 
    384  1.11       gwr 	/* Caller will stuff the pending registers. */
    385  1.11       gwr 	return (0);
    386  1.11       gwr }
    387  1.11       gwr 
    388  1.11       gwr 
    389  1.11       gwr /*
    390   1.4     chuck  * Read or write the chip with suitable delays.
    391   1.4     chuck  */
    392   1.1     chuck 
    393   1.4     chuck u_char
    394   1.4     chuck zs_read_reg(cs, reg)
    395   1.4     chuck 	struct zs_chanstate *cs;
    396   1.4     chuck 	u_char reg;
    397   1.4     chuck {
    398   1.4     chuck 	u_char val;
    399   1.4     chuck 
    400   1.4     chuck 	*cs->cs_reg_csr = reg;
    401   1.4     chuck 	ZS_DELAY();
    402   1.4     chuck 	val = *cs->cs_reg_csr;
    403   1.4     chuck 	ZS_DELAY();
    404   1.4     chuck 	return val;
    405   1.1     chuck }
    406   1.1     chuck 
    407   1.4     chuck void
    408   1.4     chuck zs_write_reg(cs, reg, val)
    409   1.4     chuck 	struct zs_chanstate *cs;
    410   1.4     chuck 	u_char reg, val;
    411   1.4     chuck {
    412   1.4     chuck 	*cs->cs_reg_csr = reg;
    413   1.4     chuck 	ZS_DELAY();
    414   1.4     chuck 	*cs->cs_reg_csr = val;
    415   1.4     chuck 	ZS_DELAY();
    416   1.1     chuck }
    417   1.1     chuck 
    418   1.4     chuck u_char zs_read_csr(cs)
    419   1.4     chuck 	struct zs_chanstate *cs;
    420   1.1     chuck {
    421  1.15       scw 	u_char val;
    422   1.1     chuck 
    423  1.11       gwr 	val = *cs->cs_reg_csr;
    424   1.4     chuck 	ZS_DELAY();
    425  1.11       gwr 	return val;
    426   1.1     chuck }
    427   1.1     chuck 
    428  1.11       gwr void  zs_write_csr(cs, val)
    429   1.4     chuck 	struct zs_chanstate *cs;
    430  1.11       gwr 	u_char val;
    431   1.1     chuck {
    432  1.11       gwr 	*cs->cs_reg_csr = val;
    433   1.4     chuck 	ZS_DELAY();
    434   1.1     chuck }
    435   1.1     chuck 
    436  1.11       gwr u_char zs_read_data(cs)
    437   1.4     chuck 	struct zs_chanstate *cs;
    438   1.1     chuck {
    439  1.15       scw 	u_char val;
    440  1.11       gwr 
    441  1.11       gwr 	val = *cs->cs_reg_data;
    442   1.4     chuck 	ZS_DELAY();
    443  1.11       gwr 	return val;
    444   1.1     chuck }
    445   1.1     chuck 
    446   1.4     chuck void  zs_write_data(cs, val)
    447   1.4     chuck 	struct zs_chanstate *cs;
    448   1.4     chuck 	u_char val;
    449   1.1     chuck {
    450   1.4     chuck 	*cs->cs_reg_data = val;
    451   1.4     chuck 	ZS_DELAY();
    452   1.1     chuck }
    453   1.1     chuck 
    454   1.4     chuck /****************************************************************
    455   1.4     chuck  * Console support functions (MVME specific!)
    456   1.4     chuck  ****************************************************************/
    457   1.4     chuck 
    458   1.1     chuck /*
    459   1.4     chuck  * Polled input char.
    460   1.1     chuck  */
    461   1.1     chuck int
    462   1.4     chuck zs_getc(arg)
    463   1.4     chuck 	void *arg;
    464   1.1     chuck {
    465  1.15       scw 	struct zs_chanstate *cs = arg;
    466  1.15       scw 	int s, c, rr0, stat;
    467   1.1     chuck 
    468   1.4     chuck 	s = splhigh();
    469   1.4     chuck  top:
    470   1.4     chuck 	/* Wait for a character to arrive. */
    471   1.4     chuck 	do {
    472   1.5     chuck 		rr0 = *cs->cs_reg_csr;
    473   1.4     chuck 		ZS_DELAY();
    474   1.4     chuck 	} while ((rr0 & ZSRR0_RX_READY) == 0);
    475   1.4     chuck 
    476   1.4     chuck 	/* Read error register. */
    477   1.4     chuck 	stat = zs_read_reg(cs, 1) & (ZSRR1_FE | ZSRR1_DO | ZSRR1_PE);
    478   1.4     chuck 	if (stat) {
    479   1.4     chuck 		zs_write_csr(cs, ZSM_RESET_ERR);
    480   1.4     chuck 		goto top;
    481   1.4     chuck 	}
    482   1.4     chuck 
    483   1.4     chuck 	/* Read character. */
    484   1.4     chuck 	c = *cs->cs_reg_data;
    485   1.4     chuck 	ZS_DELAY();
    486   1.4     chuck 	splx(s);
    487   1.1     chuck 
    488   1.4     chuck 	return (c);
    489   1.1     chuck }
    490   1.1     chuck 
    491   1.4     chuck /*
    492   1.4     chuck  * Polled output char.
    493   1.4     chuck  */
    494   1.1     chuck void
    495   1.4     chuck zs_putc(arg, c)
    496   1.4     chuck 	void *arg;
    497   1.4     chuck 	int c;
    498   1.4     chuck {
    499  1.15       scw 	struct zs_chanstate *cs = arg;
    500  1.15       scw 	int s, rr0;
    501   1.4     chuck 
    502   1.4     chuck 	s = splhigh();
    503   1.4     chuck 	/* Wait for transmitter to become ready. */
    504   1.4     chuck 	do {
    505   1.4     chuck 		rr0 = *cs->cs_reg_csr;
    506   1.4     chuck 		ZS_DELAY();
    507   1.4     chuck 	} while ((rr0 & ZSRR0_TX_READY) == 0);
    508   1.1     chuck 
    509   1.4     chuck 	*cs->cs_reg_data = c;
    510   1.4     chuck 	ZS_DELAY();
    511   1.4     chuck 	splx(s);
    512   1.1     chuck }
    513   1.1     chuck 
    514   1.1     chuck /*
    515   1.4     chuck  * Common parts of console init.
    516   1.1     chuck  */
    517   1.4     chuck void
    518  1.22       scw zs_cnconfig(zsc_unit, channel, zs, pclk)
    519   1.4     chuck 	int zsc_unit, channel;
    520  1.22       scw 	struct zsdevice *zs;
    521  1.22       scw 	int pclk;
    522   1.4     chuck {
    523   1.4     chuck 	struct zs_chanstate *cs;
    524  1.19       scw 	struct zschan *zc;
    525  1.19       scw 
    526  1.19       scw 	zc = (channel == 0) ? &zs->zs_chan_a : &zs->zs_chan_b;
    527   1.4     chuck 
    528   1.4     chuck 	/*
    529   1.4     chuck 	 * Pointer to channel state.  Later, the console channel
    530   1.4     chuck 	 * state is copied into the softc, and the console channel
    531   1.4     chuck 	 * pointer adjusted to point to the new copy.
    532   1.4     chuck 	 */
    533   1.4     chuck 	zs_conschan = cs = &zs_conschan_store;
    534   1.4     chuck 	zs_hwflags[zsc_unit][channel] = ZS_HWFLAG_CONSOLE;
    535   1.4     chuck 
    536  1.11       gwr 	/* Setup temporary chanstate. */
    537  1.26       scw 	cs->cs_brg_clk = pclk / 16;
    538  1.22       scw 	cs->cs_reg_csr  = zc->zc_csr;
    539  1.22       scw 	cs->cs_reg_data = zc->zc_data;
    540   1.4     chuck 
    541  1.11       gwr 	/* Initialize the pending registers. */
    542  1.28       scw 	memcpy(cs->cs_preg, zs_init_reg, 16);
    543  1.11       gwr 	cs->cs_preg[5] |= (ZSWR5_DTR | ZSWR5_RTS);
    544   1.4     chuck 
    545  1.19       scw #if 0
    546  1.11       gwr 	/* XXX: Preserve BAUD rate from boot loader. */
    547  1.11       gwr 	/* XXX: Also, why reset the chip here? -gwr */
    548  1.19       scw 	cs->cs_defspeed = zs_get_speed(cs);
    549  1.19       scw #else
    550  1.11       gwr 	cs->cs_defspeed = 9600;	/* XXX */
    551  1.19       scw #endif
    552  1.26       scw 	zs_set_speed(cs, cs->cs_defspeed);
    553  1.26       scw 	cs->cs_creg[12] = cs->cs_preg[12];
    554  1.26       scw 	cs->cs_creg[13] = cs->cs_preg[13];
    555   1.4     chuck 
    556  1.11       gwr 	/* Clear the master interrupt enable. */
    557  1.11       gwr 	zs_write_reg(cs, 9, 0);
    558   1.4     chuck 
    559  1.11       gwr 	/* Reset the whole SCC chip. */
    560   1.4     chuck 	zs_write_reg(cs, 9, ZSWR9_HARD_RESET);
    561   1.4     chuck 
    562  1.11       gwr 	/* Copy "pending" to "current" and H/W. */
    563  1.11       gwr 	zs_loadchannelregs(cs);
    564   1.1     chuck }
    565   1.1     chuck 
    566   1.4     chuck /*
    567   1.4     chuck  * Polled console input putchar.
    568   1.4     chuck  */
    569   1.1     chuck int
    570  1.19       scw zsc_pcccngetc(dev)
    571   1.4     chuck 	dev_t dev;
    572   1.1     chuck {
    573  1.15       scw 	struct zs_chanstate *cs = zs_conschan;
    574  1.15       scw 	int c;
    575   1.1     chuck 
    576   1.4     chuck 	c = zs_getc(cs);
    577   1.4     chuck 	return (c);
    578   1.1     chuck }
    579   1.1     chuck 
    580   1.4     chuck /*
    581   1.4     chuck  * Polled console output putchar.
    582   1.4     chuck  */
    583   1.4     chuck void
    584  1.19       scw zsc_pcccnputc(dev, c)
    585   1.4     chuck 	dev_t dev;
    586   1.4     chuck 	int c;
    587   1.1     chuck {
    588  1.15       scw 	struct zs_chanstate *cs = zs_conschan;
    589   1.1     chuck 
    590   1.4     chuck 	zs_putc(cs, c);
    591   1.1     chuck }
    592   1.1     chuck 
    593   1.4     chuck /*
    594   1.4     chuck  * Handle user request to enter kernel debugger.
    595   1.4     chuck  */
    596   1.4     chuck void
    597  1.11       gwr zs_abort(cs)
    598  1.11       gwr 	struct zs_chanstate *cs;
    599   1.1     chuck {
    600   1.4     chuck 	int rr0;
    601   1.1     chuck 
    602   1.4     chuck 	/* Wait for end of break to avoid PROM abort. */
    603   1.4     chuck 	/* XXX - Limit the wait? */
    604   1.4     chuck 	do {
    605   1.4     chuck 		rr0 = *cs->cs_reg_csr;
    606   1.4     chuck 		ZS_DELAY();
    607   1.4     chuck 	} while (rr0 & ZSRR0_BREAK);
    608   1.1     chuck 
    609   1.4     chuck 	mvme68k_abort("SERIAL LINE ABORT");
    610   1.1     chuck }
    611