zs.c revision 1.37 1 1.37 ad /* $NetBSD: zs.c,v 1.37 2007/12/03 15:33:59 ad Exp $ */
2 1.1 chuck
3 1.10 thorpej /*-
4 1.10 thorpej * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.1 chuck * All rights reserved.
6 1.1 chuck *
7 1.10 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.10 thorpej * by Gordon W. Ross.
9 1.10 thorpej *
10 1.1 chuck * Redistribution and use in source and binary forms, with or without
11 1.1 chuck * modification, are permitted provided that the following conditions
12 1.1 chuck * are met:
13 1.1 chuck * 1. Redistributions of source code must retain the above copyright
14 1.1 chuck * notice, this list of conditions and the following disclaimer.
15 1.1 chuck * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 chuck * notice, this list of conditions and the following disclaimer in the
17 1.1 chuck * documentation and/or other materials provided with the distribution.
18 1.10 thorpej * 3. All advertising materials mentioning features or use of this software
19 1.4 chuck * must display the following acknowledgement:
20 1.10 thorpej * This product includes software developed by the NetBSD
21 1.10 thorpej * Foundation, Inc. and its contributors.
22 1.10 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.10 thorpej * contributors may be used to endorse or promote products derived
24 1.10 thorpej * from this software without specific prior written permission.
25 1.1 chuck *
26 1.10 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.10 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.10 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.12 gwr * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.12 gwr * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.10 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.10 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.10 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.10 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.10 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.10 thorpej * POSSIBILITY OF SUCH DAMAGE.
37 1.1 chuck */
38 1.4 chuck
39 1.1 chuck /*
40 1.4 chuck * Zilog Z8530 Dual UART driver (machine-dependent part)
41 1.4 chuck *
42 1.4 chuck * Runs two serial lines per chip using slave drivers.
43 1.4 chuck * Plain tty/async lines use the zs_async slave.
44 1.4 chuck *
45 1.33 keihan * Modified for NetBSD/mvme68k by Jason R. Thorpe <thorpej (at) NetBSD.org>
46 1.1 chuck */
47 1.32 lukem
48 1.32 lukem #include <sys/cdefs.h>
49 1.37 ad __KERNEL_RCSID(0, "$NetBSD: zs.c,v 1.37 2007/12/03 15:33:59 ad Exp $");
50 1.4 chuck
51 1.1 chuck #include <sys/param.h>
52 1.4 chuck #include <sys/systm.h>
53 1.11 gwr #include <sys/conf.h>
54 1.4 chuck #include <sys/device.h>
55 1.4 chuck #include <sys/file.h>
56 1.1 chuck #include <sys/ioctl.h>
57 1.11 gwr #include <sys/kernel.h>
58 1.11 gwr #include <sys/proc.h>
59 1.1 chuck #include <sys/tty.h>
60 1.4 chuck #include <sys/time.h>
61 1.1 chuck #include <sys/syslog.h>
62 1.37 ad #include <sys/cpu.h>
63 1.37 ad #include <sys/bus.h>
64 1.37 ad #include <sys/intr.h>
65 1.4 chuck
66 1.1 chuck #include <dev/cons.h>
67 1.4 chuck #include <dev/ic/z8530reg.h>
68 1.4 chuck #include <machine/z8530var.h>
69 1.1 chuck
70 1.4 chuck #include <mvme68k/dev/zsvar.h>
71 1.1 chuck
72 1.11 gwr /*
73 1.11 gwr * Some warts needed by z8530tty.c -
74 1.11 gwr * The default parity REALLY needs to be the same as the PROM uses,
75 1.11 gwr * or you can not see messages done with printf during boot-up...
76 1.11 gwr */
77 1.11 gwr int zs_def_cflag = (CREAD | CS8 | HUPCL);
78 1.11 gwr
79 1.4 chuck /* Flags from zscnprobe() */
80 1.11 gwr static int zs_hwflags[NZSC][2];
81 1.1 chuck
82 1.4 chuck /* Default speed for each channel */
83 1.11 gwr static int zs_defspeed[NZSC][2] = {
84 1.4 chuck { 9600, /* port 1 */
85 1.4 chuck 9600 }, /* port 2 */
86 1.4 chuck { 9600, /* port 3 */
87 1.4 chuck 9600 }, /* port 4 */
88 1.4 chuck };
89 1.1 chuck
90 1.4 chuck static struct zs_chanstate zs_conschan_store;
91 1.4 chuck static struct zs_chanstate *zs_conschan;
92 1.1 chuck
93 1.4 chuck u_char zs_init_reg[16] = {
94 1.4 chuck 0, /* 0: CMD (reset, etc.) */
95 1.11 gwr 0, /* 1: No interrupts yet. */
96 1.4 chuck 0x18 + ZSHARD_PRI, /* IVECT */
97 1.4 chuck ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
98 1.4 chuck ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
99 1.4 chuck ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
100 1.4 chuck 0, /* 6: TXSYNC/SYNCLO */
101 1.4 chuck 0, /* 7: RXSYNC/SYNCHI */
102 1.4 chuck 0, /* 8: alias for data port */
103 1.4 chuck ZSWR9_MASTER_IE,
104 1.4 chuck 0, /*10: Misc. TX/RX control bits */
105 1.4 chuck ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
106 1.22 scw 0, /*12: BAUDLO (default=9600) */
107 1.17 mycroft 0, /*13: BAUDHI (default=9600) */
108 1.11 gwr ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
109 1.16 mycroft ZSWR15_BREAK_IE,
110 1.2 thorpej };
111 1.2 thorpej
112 1.1 chuck
113 1.4 chuck /****************************************************************
114 1.4 chuck * Autoconfig
115 1.4 chuck ****************************************************************/
116 1.1 chuck
117 1.4 chuck /* Definition of the driver for autoconfig. */
118 1.7 cgd static int zsc_print __P((void *, const char *name));
119 1.19 scw int zs_getc __P((void *));
120 1.19 scw void zs_putc __P((void *, int));
121 1.1 chuck
122 1.19 scw #if 0
123 1.11 gwr static int zs_get_speed __P((struct zs_chanstate *));
124 1.19 scw #endif
125 1.11 gwr
126 1.14 thorpej extern struct cfdriver zsc_cd;
127 1.1 chuck
128 1.19 scw cons_decl(zsc_pcc);
129 1.19 scw
130 1.19 scw
131 1.4 chuck /*
132 1.4 chuck * Configure children of an SCC.
133 1.4 chuck */
134 1.4 chuck void
135 1.22 scw zs_config(zsc, zs, vector, pclk)
136 1.4 chuck struct zsc_softc *zsc;
137 1.22 scw struct zsdevice *zs;
138 1.22 scw int vector, pclk;
139 1.4 chuck {
140 1.4 chuck struct zsc_attach_args zsc_args;
141 1.4 chuck volatile struct zschan *zc;
142 1.4 chuck struct zs_chanstate *cs;
143 1.4 chuck int zsc_unit, channel, s;
144 1.4 chuck
145 1.35 thorpej zsc_unit = device_unit(&zsc->zsc_dev);
146 1.22 scw printf(": Zilog 8530 SCC at vector 0x%x\n", vector);
147 1.19 scw
148 1.4 chuck /*
149 1.4 chuck * Initialize software state for each channel.
150 1.4 chuck */
151 1.4 chuck for (channel = 0; channel < 2; channel++) {
152 1.11 gwr zsc_args.channel = channel;
153 1.11 gwr zsc_args.hwflags = zs_hwflags[zsc_unit][channel];
154 1.11 gwr cs = &zsc->zsc_cs_store[channel];
155 1.11 gwr zsc->zsc_cs[channel] = cs;
156 1.36 ad zs_lock_init(cs);
157 1.4 chuck
158 1.4 chuck /*
159 1.4 chuck * If we're the console, copy the channel state, and
160 1.4 chuck * adjust the console channel pointer.
161 1.4 chuck */
162 1.11 gwr if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE) {
163 1.28 scw memcpy(cs, zs_conschan, sizeof(struct zs_chanstate));
164 1.4 chuck zs_conschan = cs;
165 1.4 chuck } else {
166 1.19 scw zc = (channel == 0) ? &zs->zs_chan_a : &zs->zs_chan_b;
167 1.22 scw cs->cs_reg_csr = zc->zc_csr;
168 1.22 scw cs->cs_reg_data = zc->zc_data;
169 1.28 scw memcpy(cs->cs_creg, zs_init_reg, 16);
170 1.28 scw memcpy(cs->cs_preg, zs_init_reg, 16);
171 1.11 gwr cs->cs_defspeed = zs_defspeed[zsc_unit][channel];
172 1.4 chuck }
173 1.26 scw
174 1.26 scw cs->cs_brg_clk = pclk / 16;
175 1.22 scw cs->cs_creg[2] = cs->cs_preg[2] = vector;
176 1.26 scw zs_set_speed(cs, cs->cs_defspeed);
177 1.26 scw cs->cs_creg[12] = cs->cs_preg[12];
178 1.26 scw cs->cs_creg[13] = cs->cs_preg[13];
179 1.11 gwr cs->cs_defcflag = zs_def_cflag;
180 1.1 chuck
181 1.12 gwr /* Make these correspond to cs_defcflag (-crtscts) */
182 1.12 gwr cs->cs_rr0_dcd = ZSRR0_DCD;
183 1.12 gwr cs->cs_rr0_cts = 0;
184 1.12 gwr cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
185 1.12 gwr cs->cs_wr5_rts = 0;
186 1.12 gwr
187 1.4 chuck cs->cs_channel = channel;
188 1.4 chuck cs->cs_private = NULL;
189 1.4 chuck cs->cs_ops = &zsops_null;
190 1.4 chuck
191 1.4 chuck /*
192 1.4 chuck * Clear the master interrupt enable.
193 1.4 chuck * The INTENA is common to both channels,
194 1.4 chuck * so just do it on the A channel.
195 1.22 scw * Write the interrupt vector while we're at it.
196 1.4 chuck */
197 1.4 chuck if (channel == 0) {
198 1.4 chuck zs_write_reg(cs, 9, 0);
199 1.22 scw zs_write_reg(cs, 2, vector);
200 1.4 chuck }
201 1.1 chuck
202 1.4 chuck /*
203 1.4 chuck * Look for a child driver for this channel.
204 1.4 chuck * The child attach will setup the hardware.
205 1.4 chuck */
206 1.11 gwr if (!config_found(&zsc->zsc_dev, (void *)&zsc_args, zsc_print)) {
207 1.4 chuck /* No sub-driver. Just reset it. */
208 1.11 gwr u_char reset = (channel == 0) ?
209 1.4 chuck ZSWR9_A_RESET : ZSWR9_B_RESET;
210 1.4 chuck s = splzs();
211 1.4 chuck zs_write_reg(cs, 9, reset);
212 1.4 chuck splx(s);
213 1.4 chuck }
214 1.4 chuck }
215 1.1 chuck
216 1.4 chuck /*
217 1.20 scw * Allocate a software interrupt cookie.
218 1.4 chuck */
219 1.37 ad zsc->zsc_softintr_cookie = softint_establish(SOFTINT_SERIAL,
220 1.20 scw (void (*)(void *)) zsc_intr_soft, zsc);
221 1.21 scw #ifdef DEBUG
222 1.20 scw assert(zsc->zsc_softintr_cookie);
223 1.21 scw #endif
224 1.1 chuck }
225 1.1 chuck
226 1.4 chuck static int
227 1.4 chuck zsc_print(aux, name)
228 1.4 chuck void *aux;
229 1.7 cgd const char *name;
230 1.1 chuck {
231 1.4 chuck struct zsc_attach_args *args = aux;
232 1.1 chuck
233 1.4 chuck if (name != NULL)
234 1.30 thorpej aprint_normal("%s: ", name);
235 1.1 chuck
236 1.4 chuck if (args->channel != -1)
237 1.30 thorpej aprint_normal(" channel %d", args->channel);
238 1.1 chuck
239 1.4 chuck return UNCONF;
240 1.1 chuck }
241 1.1 chuck
242 1.25 scw #if defined(MVME162) || defined(MVME172)
243 1.22 scw /*
244 1.22 scw * Our ZS chips each have their own interrupt vector.
245 1.22 scw */
246 1.22 scw int
247 1.22 scw zshard_unshared(arg)
248 1.22 scw void *arg;
249 1.22 scw {
250 1.22 scw struct zsc_softc *zsc = arg;
251 1.22 scw int rval;
252 1.22 scw
253 1.22 scw rval = zsc_intr_hard(zsc);
254 1.22 scw
255 1.27 scw if (rval) {
256 1.27 scw if ((zsc->zsc_cs[0]->cs_softreq) ||
257 1.27 scw (zsc->zsc_cs[1]->cs_softreq))
258 1.37 ad softint_schedule(zsc->zsc_softintr_cookie);
259 1.27 scw zsc->zsc_evcnt.ev_count++;
260 1.27 scw }
261 1.22 scw
262 1.22 scw return (rval);
263 1.22 scw }
264 1.22 scw #endif
265 1.22 scw
266 1.22 scw #ifdef MVME147
267 1.11 gwr /*
268 1.22 scw * Our ZS chips all share a common, PCC-vectored interrupt,
269 1.11 gwr * so we have to look at all of them on each interrupt.
270 1.11 gwr */
271 1.1 chuck int
272 1.22 scw zshard_shared(arg)
273 1.4 chuck void *arg;
274 1.4 chuck {
275 1.15 scw struct zsc_softc *zsc;
276 1.15 scw int unit, rval;
277 1.1 chuck
278 1.4 chuck rval = 0;
279 1.11 gwr for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
280 1.4 chuck zsc = zsc_cd.cd_devs[unit];
281 1.27 scw if (zsc != NULL && zsc_intr_hard(zsc)) {
282 1.27 scw if ((zsc->zsc_cs[0]->cs_softreq) ||
283 1.27 scw (zsc->zsc_cs[1]->cs_softreq))
284 1.37 ad softint_schedule(zsc->zsc_softintr_cookie);
285 1.27 scw zsc->zsc_evcnt.ev_count++;
286 1.27 scw rval++;
287 1.27 scw }
288 1.1 chuck }
289 1.4 chuck return (rval);
290 1.1 chuck }
291 1.22 scw #endif
292 1.1 chuck
293 1.1 chuck
294 1.19 scw #if 0
295 1.4 chuck /*
296 1.11 gwr * Compute the current baud rate given a ZSCC channel.
297 1.11 gwr */
298 1.11 gwr static int
299 1.11 gwr zs_get_speed(cs)
300 1.11 gwr struct zs_chanstate *cs;
301 1.11 gwr {
302 1.11 gwr int tconst;
303 1.11 gwr
304 1.11 gwr tconst = zs_read_reg(cs, 12);
305 1.11 gwr tconst |= zs_read_reg(cs, 13) << 8;
306 1.11 gwr return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
307 1.11 gwr }
308 1.19 scw #endif
309 1.11 gwr
310 1.11 gwr /*
311 1.11 gwr * MD functions for setting the baud rate and control modes.
312 1.11 gwr */
313 1.11 gwr int
314 1.11 gwr zs_set_speed(cs, bps)
315 1.11 gwr struct zs_chanstate *cs;
316 1.11 gwr int bps; /* bits per second */
317 1.11 gwr {
318 1.11 gwr int tconst, real_bps;
319 1.11 gwr
320 1.11 gwr if (bps == 0)
321 1.11 gwr return (0);
322 1.11 gwr
323 1.11 gwr #ifdef DIAGNOSTIC
324 1.11 gwr if (cs->cs_brg_clk == 0)
325 1.11 gwr panic("zs_set_speed");
326 1.11 gwr #endif
327 1.11 gwr
328 1.11 gwr tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
329 1.11 gwr if (tconst < 0)
330 1.11 gwr return (EINVAL);
331 1.11 gwr
332 1.11 gwr /* Convert back to make sure we can do it. */
333 1.11 gwr real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
334 1.11 gwr
335 1.23 scw /* Allow 2% tolerance WRT the required bps */
336 1.24 scw if (((abs(real_bps - bps) * 1000) / bps) > 20)
337 1.11 gwr return (EINVAL);
338 1.11 gwr
339 1.11 gwr cs->cs_preg[12] = tconst;
340 1.11 gwr cs->cs_preg[13] = tconst >> 8;
341 1.11 gwr
342 1.11 gwr /* Caller will stuff the pending registers. */
343 1.11 gwr return (0);
344 1.11 gwr }
345 1.11 gwr
346 1.11 gwr int
347 1.11 gwr zs_set_modes(cs, cflag)
348 1.11 gwr struct zs_chanstate *cs;
349 1.11 gwr int cflag; /* bits per second */
350 1.11 gwr {
351 1.11 gwr int s;
352 1.11 gwr
353 1.11 gwr /*
354 1.11 gwr * Output hardware flow control on the chip is horrendous:
355 1.11 gwr * if carrier detect drops, the receiver is disabled, and if
356 1.11 gwr * CTS drops, the transmitter is stoped IN MID CHARACTER!
357 1.11 gwr * Therefore, NEVER set the HFC bit, and instead use the
358 1.11 gwr * status interrupt to detect CTS changes.
359 1.11 gwr */
360 1.11 gwr s = splzs();
361 1.18 wrstuden cs->cs_rr0_pps = 0;
362 1.18 wrstuden if ((cflag & (CLOCAL | MDMBUF)) != 0) {
363 1.11 gwr cs->cs_rr0_dcd = 0;
364 1.18 wrstuden if ((cflag & MDMBUF) == 0)
365 1.18 wrstuden cs->cs_rr0_pps = ZSRR0_DCD;
366 1.18 wrstuden } else
367 1.11 gwr cs->cs_rr0_dcd = ZSRR0_DCD;
368 1.13 mycroft if ((cflag & CRTSCTS) != 0) {
369 1.11 gwr cs->cs_wr5_dtr = ZSWR5_DTR;
370 1.11 gwr cs->cs_wr5_rts = ZSWR5_RTS;
371 1.11 gwr cs->cs_rr0_cts = ZSRR0_CTS;
372 1.13 mycroft } else if ((cflag & MDMBUF) != 0) {
373 1.13 mycroft cs->cs_wr5_dtr = 0;
374 1.13 mycroft cs->cs_wr5_rts = ZSWR5_DTR;
375 1.13 mycroft cs->cs_rr0_cts = ZSRR0_DCD;
376 1.11 gwr } else {
377 1.11 gwr cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
378 1.11 gwr cs->cs_wr5_rts = 0;
379 1.11 gwr cs->cs_rr0_cts = 0;
380 1.11 gwr }
381 1.11 gwr splx(s);
382 1.11 gwr
383 1.11 gwr /* Caller will stuff the pending registers. */
384 1.11 gwr return (0);
385 1.11 gwr }
386 1.11 gwr
387 1.11 gwr
388 1.11 gwr /*
389 1.4 chuck * Read or write the chip with suitable delays.
390 1.4 chuck */
391 1.1 chuck
392 1.4 chuck u_char
393 1.4 chuck zs_read_reg(cs, reg)
394 1.4 chuck struct zs_chanstate *cs;
395 1.4 chuck u_char reg;
396 1.4 chuck {
397 1.4 chuck u_char val;
398 1.4 chuck
399 1.4 chuck *cs->cs_reg_csr = reg;
400 1.4 chuck ZS_DELAY();
401 1.4 chuck val = *cs->cs_reg_csr;
402 1.4 chuck ZS_DELAY();
403 1.4 chuck return val;
404 1.1 chuck }
405 1.1 chuck
406 1.4 chuck void
407 1.4 chuck zs_write_reg(cs, reg, val)
408 1.4 chuck struct zs_chanstate *cs;
409 1.4 chuck u_char reg, val;
410 1.4 chuck {
411 1.4 chuck *cs->cs_reg_csr = reg;
412 1.4 chuck ZS_DELAY();
413 1.4 chuck *cs->cs_reg_csr = val;
414 1.4 chuck ZS_DELAY();
415 1.1 chuck }
416 1.1 chuck
417 1.4 chuck u_char zs_read_csr(cs)
418 1.4 chuck struct zs_chanstate *cs;
419 1.1 chuck {
420 1.15 scw u_char val;
421 1.1 chuck
422 1.11 gwr val = *cs->cs_reg_csr;
423 1.4 chuck ZS_DELAY();
424 1.11 gwr return val;
425 1.1 chuck }
426 1.1 chuck
427 1.11 gwr void zs_write_csr(cs, val)
428 1.4 chuck struct zs_chanstate *cs;
429 1.11 gwr u_char val;
430 1.1 chuck {
431 1.11 gwr *cs->cs_reg_csr = val;
432 1.4 chuck ZS_DELAY();
433 1.1 chuck }
434 1.1 chuck
435 1.11 gwr u_char zs_read_data(cs)
436 1.4 chuck struct zs_chanstate *cs;
437 1.1 chuck {
438 1.15 scw u_char val;
439 1.11 gwr
440 1.11 gwr val = *cs->cs_reg_data;
441 1.4 chuck ZS_DELAY();
442 1.11 gwr return val;
443 1.1 chuck }
444 1.1 chuck
445 1.4 chuck void zs_write_data(cs, val)
446 1.4 chuck struct zs_chanstate *cs;
447 1.4 chuck u_char val;
448 1.1 chuck {
449 1.4 chuck *cs->cs_reg_data = val;
450 1.4 chuck ZS_DELAY();
451 1.1 chuck }
452 1.1 chuck
453 1.4 chuck /****************************************************************
454 1.4 chuck * Console support functions (MVME specific!)
455 1.4 chuck ****************************************************************/
456 1.4 chuck
457 1.1 chuck /*
458 1.4 chuck * Polled input char.
459 1.1 chuck */
460 1.1 chuck int
461 1.4 chuck zs_getc(arg)
462 1.4 chuck void *arg;
463 1.1 chuck {
464 1.15 scw struct zs_chanstate *cs = arg;
465 1.15 scw int s, c, rr0, stat;
466 1.1 chuck
467 1.4 chuck s = splhigh();
468 1.4 chuck top:
469 1.4 chuck /* Wait for a character to arrive. */
470 1.4 chuck do {
471 1.5 chuck rr0 = *cs->cs_reg_csr;
472 1.4 chuck ZS_DELAY();
473 1.4 chuck } while ((rr0 & ZSRR0_RX_READY) == 0);
474 1.4 chuck
475 1.4 chuck /* Read error register. */
476 1.4 chuck stat = zs_read_reg(cs, 1) & (ZSRR1_FE | ZSRR1_DO | ZSRR1_PE);
477 1.4 chuck if (stat) {
478 1.4 chuck zs_write_csr(cs, ZSM_RESET_ERR);
479 1.4 chuck goto top;
480 1.4 chuck }
481 1.4 chuck
482 1.4 chuck /* Read character. */
483 1.4 chuck c = *cs->cs_reg_data;
484 1.4 chuck ZS_DELAY();
485 1.4 chuck splx(s);
486 1.1 chuck
487 1.4 chuck return (c);
488 1.1 chuck }
489 1.1 chuck
490 1.4 chuck /*
491 1.4 chuck * Polled output char.
492 1.4 chuck */
493 1.1 chuck void
494 1.4 chuck zs_putc(arg, c)
495 1.4 chuck void *arg;
496 1.4 chuck int c;
497 1.4 chuck {
498 1.15 scw struct zs_chanstate *cs = arg;
499 1.15 scw int s, rr0;
500 1.4 chuck
501 1.4 chuck s = splhigh();
502 1.4 chuck /* Wait for transmitter to become ready. */
503 1.4 chuck do {
504 1.4 chuck rr0 = *cs->cs_reg_csr;
505 1.4 chuck ZS_DELAY();
506 1.4 chuck } while ((rr0 & ZSRR0_TX_READY) == 0);
507 1.1 chuck
508 1.4 chuck *cs->cs_reg_data = c;
509 1.4 chuck ZS_DELAY();
510 1.4 chuck splx(s);
511 1.1 chuck }
512 1.1 chuck
513 1.1 chuck /*
514 1.4 chuck * Common parts of console init.
515 1.1 chuck */
516 1.4 chuck void
517 1.22 scw zs_cnconfig(zsc_unit, channel, zs, pclk)
518 1.4 chuck int zsc_unit, channel;
519 1.22 scw struct zsdevice *zs;
520 1.22 scw int pclk;
521 1.4 chuck {
522 1.4 chuck struct zs_chanstate *cs;
523 1.19 scw struct zschan *zc;
524 1.19 scw
525 1.19 scw zc = (channel == 0) ? &zs->zs_chan_a : &zs->zs_chan_b;
526 1.4 chuck
527 1.4 chuck /*
528 1.4 chuck * Pointer to channel state. Later, the console channel
529 1.4 chuck * state is copied into the softc, and the console channel
530 1.4 chuck * pointer adjusted to point to the new copy.
531 1.4 chuck */
532 1.4 chuck zs_conschan = cs = &zs_conschan_store;
533 1.4 chuck zs_hwflags[zsc_unit][channel] = ZS_HWFLAG_CONSOLE;
534 1.4 chuck
535 1.11 gwr /* Setup temporary chanstate. */
536 1.26 scw cs->cs_brg_clk = pclk / 16;
537 1.22 scw cs->cs_reg_csr = zc->zc_csr;
538 1.22 scw cs->cs_reg_data = zc->zc_data;
539 1.4 chuck
540 1.11 gwr /* Initialize the pending registers. */
541 1.28 scw memcpy(cs->cs_preg, zs_init_reg, 16);
542 1.11 gwr cs->cs_preg[5] |= (ZSWR5_DTR | ZSWR5_RTS);
543 1.4 chuck
544 1.19 scw #if 0
545 1.11 gwr /* XXX: Preserve BAUD rate from boot loader. */
546 1.11 gwr /* XXX: Also, why reset the chip here? -gwr */
547 1.19 scw cs->cs_defspeed = zs_get_speed(cs);
548 1.19 scw #else
549 1.11 gwr cs->cs_defspeed = 9600; /* XXX */
550 1.19 scw #endif
551 1.26 scw zs_set_speed(cs, cs->cs_defspeed);
552 1.26 scw cs->cs_creg[12] = cs->cs_preg[12];
553 1.26 scw cs->cs_creg[13] = cs->cs_preg[13];
554 1.4 chuck
555 1.11 gwr /* Clear the master interrupt enable. */
556 1.11 gwr zs_write_reg(cs, 9, 0);
557 1.4 chuck
558 1.11 gwr /* Reset the whole SCC chip. */
559 1.4 chuck zs_write_reg(cs, 9, ZSWR9_HARD_RESET);
560 1.4 chuck
561 1.11 gwr /* Copy "pending" to "current" and H/W. */
562 1.11 gwr zs_loadchannelregs(cs);
563 1.1 chuck }
564 1.1 chuck
565 1.4 chuck /*
566 1.4 chuck * Polled console input putchar.
567 1.4 chuck */
568 1.1 chuck int
569 1.19 scw zsc_pcccngetc(dev)
570 1.4 chuck dev_t dev;
571 1.1 chuck {
572 1.15 scw struct zs_chanstate *cs = zs_conschan;
573 1.15 scw int c;
574 1.1 chuck
575 1.4 chuck c = zs_getc(cs);
576 1.4 chuck return (c);
577 1.1 chuck }
578 1.1 chuck
579 1.4 chuck /*
580 1.4 chuck * Polled console output putchar.
581 1.4 chuck */
582 1.4 chuck void
583 1.19 scw zsc_pcccnputc(dev, c)
584 1.4 chuck dev_t dev;
585 1.4 chuck int c;
586 1.1 chuck {
587 1.15 scw struct zs_chanstate *cs = zs_conschan;
588 1.1 chuck
589 1.4 chuck zs_putc(cs, c);
590 1.1 chuck }
591 1.1 chuck
592 1.4 chuck /*
593 1.4 chuck * Handle user request to enter kernel debugger.
594 1.4 chuck */
595 1.4 chuck void
596 1.11 gwr zs_abort(cs)
597 1.11 gwr struct zs_chanstate *cs;
598 1.1 chuck {
599 1.4 chuck int rr0;
600 1.1 chuck
601 1.4 chuck /* Wait for end of break to avoid PROM abort. */
602 1.4 chuck /* XXX - Limit the wait? */
603 1.4 chuck do {
604 1.4 chuck rr0 = *cs->cs_reg_csr;
605 1.4 chuck ZS_DELAY();
606 1.4 chuck } while (rr0 & ZSRR0_BREAK);
607 1.1 chuck
608 1.4 chuck mvme68k_abort("SERIAL LINE ABORT");
609 1.1 chuck }
610