Home | History | Annotate | Line # | Download | only in dev
zs.c revision 1.41
      1  1.41    cegger /*	$NetBSD: zs.c,v 1.41 2008/06/13 12:26:02 cegger Exp $	*/
      2   1.1     chuck 
      3  1.10   thorpej /*-
      4  1.10   thorpej  * Copyright (c) 1996 The NetBSD Foundation, Inc.
      5   1.1     chuck  * All rights reserved.
      6   1.1     chuck  *
      7  1.10   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8  1.10   thorpej  * by Gordon W. Ross.
      9  1.10   thorpej  *
     10   1.1     chuck  * Redistribution and use in source and binary forms, with or without
     11   1.1     chuck  * modification, are permitted provided that the following conditions
     12   1.1     chuck  * are met:
     13   1.1     chuck  * 1. Redistributions of source code must retain the above copyright
     14   1.1     chuck  *    notice, this list of conditions and the following disclaimer.
     15   1.1     chuck  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1     chuck  *    notice, this list of conditions and the following disclaimer in the
     17   1.1     chuck  *    documentation and/or other materials provided with the distribution.
     18   1.1     chuck  *
     19  1.10   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.10   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.10   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.12       gwr  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.12       gwr  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.10   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.10   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.10   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.10   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.10   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.10   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1     chuck  */
     31   1.4     chuck 
     32   1.1     chuck /*
     33   1.4     chuck  * Zilog Z8530 Dual UART driver (machine-dependent part)
     34   1.4     chuck  *
     35   1.4     chuck  * Runs two serial lines per chip using slave drivers.
     36   1.4     chuck  * Plain tty/async lines use the zs_async slave.
     37   1.4     chuck  *
     38  1.33    keihan  * Modified for NetBSD/mvme68k by Jason R. Thorpe <thorpej (at) NetBSD.org>
     39   1.1     chuck  */
     40  1.32     lukem 
     41  1.32     lukem #include <sys/cdefs.h>
     42  1.41    cegger __KERNEL_RCSID(0, "$NetBSD: zs.c,v 1.41 2008/06/13 12:26:02 cegger Exp $");
     43   1.4     chuck 
     44   1.1     chuck #include <sys/param.h>
     45   1.4     chuck #include <sys/systm.h>
     46  1.11       gwr #include <sys/conf.h>
     47   1.4     chuck #include <sys/device.h>
     48   1.4     chuck #include <sys/file.h>
     49   1.1     chuck #include <sys/ioctl.h>
     50  1.11       gwr #include <sys/kernel.h>
     51  1.11       gwr #include <sys/proc.h>
     52   1.1     chuck #include <sys/tty.h>
     53   1.4     chuck #include <sys/time.h>
     54   1.1     chuck #include <sys/syslog.h>
     55  1.37        ad #include <sys/cpu.h>
     56  1.37        ad #include <sys/bus.h>
     57  1.37        ad #include <sys/intr.h>
     58   1.4     chuck 
     59   1.1     chuck #include <dev/cons.h>
     60   1.4     chuck #include <dev/ic/z8530reg.h>
     61   1.4     chuck #include <machine/z8530var.h>
     62   1.1     chuck 
     63   1.4     chuck #include <mvme68k/dev/zsvar.h>
     64   1.1     chuck 
     65  1.38   tsutsui #include "ioconf.h"
     66  1.38   tsutsui 
     67  1.11       gwr /*
     68  1.11       gwr  * Some warts needed by z8530tty.c -
     69  1.11       gwr  * The default parity REALLY needs to be the same as the PROM uses,
     70  1.11       gwr  * or you can not see messages done with printf during boot-up...
     71  1.11       gwr  */
     72  1.11       gwr int zs_def_cflag = (CREAD | CS8 | HUPCL);
     73  1.11       gwr 
     74   1.4     chuck /* Flags from zscnprobe() */
     75  1.11       gwr static int zs_hwflags[NZSC][2];
     76   1.1     chuck 
     77   1.4     chuck /* Default speed for each channel */
     78  1.11       gwr static int zs_defspeed[NZSC][2] = {
     79   1.4     chuck 	{ 9600, 	/* port 1 */
     80   1.4     chuck 	  9600 },	/* port 2 */
     81   1.4     chuck 	{ 9600, 	/* port 3 */
     82   1.4     chuck 	  9600 },	/* port 4 */
     83   1.4     chuck };
     84   1.1     chuck 
     85   1.4     chuck static struct zs_chanstate zs_conschan_store;
     86   1.4     chuck static struct zs_chanstate *zs_conschan;
     87   1.1     chuck 
     88  1.39   tsutsui uint8_t zs_init_reg[16] = {
     89   1.4     chuck 	0,	/* 0: CMD (reset, etc.) */
     90  1.11       gwr 	0,	/* 1: No interrupts yet. */
     91   1.4     chuck 	0x18 + ZSHARD_PRI,	/* IVECT */
     92   1.4     chuck 	ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
     93   1.4     chuck 	ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
     94   1.4     chuck 	ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
     95   1.4     chuck 	0,	/* 6: TXSYNC/SYNCLO */
     96   1.4     chuck 	0,	/* 7: RXSYNC/SYNCHI */
     97   1.4     chuck 	0,	/* 8: alias for data port */
     98   1.4     chuck 	ZSWR9_MASTER_IE,
     99   1.4     chuck 	0,	/*10: Misc. TX/RX control bits */
    100   1.4     chuck 	ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
    101  1.22       scw 	0,			/*12: BAUDLO (default=9600) */
    102  1.17   mycroft 	0,			/*13: BAUDHI (default=9600) */
    103  1.11       gwr 	ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
    104  1.16   mycroft 	ZSWR15_BREAK_IE,
    105   1.2   thorpej };
    106   1.2   thorpej 
    107   1.1     chuck 
    108   1.4     chuck /****************************************************************
    109   1.4     chuck  * Autoconfig
    110   1.4     chuck  ****************************************************************/
    111   1.1     chuck 
    112   1.4     chuck /* Definition of the driver for autoconfig. */
    113  1.38   tsutsui static int	zsc_print(void *, const char *name);
    114  1.38   tsutsui int	zs_getc(void *);
    115  1.38   tsutsui void	zs_putc(void *, int);
    116   1.1     chuck 
    117  1.19       scw #if 0
    118  1.38   tsutsui static int zs_get_speed(struct zs_chanstate *);
    119  1.19       scw #endif
    120  1.11       gwr 
    121  1.19       scw cons_decl(zsc_pcc);
    122  1.19       scw 
    123  1.19       scw 
    124   1.4     chuck /*
    125   1.4     chuck  * Configure children of an SCC.
    126   1.4     chuck  */
    127   1.4     chuck void
    128  1.38   tsutsui zs_config(struct zsc_softc *zsc, struct zsdevice *zs, int vector, int pclk)
    129   1.4     chuck {
    130   1.4     chuck 	struct zsc_attach_args zsc_args;
    131   1.4     chuck 	volatile struct zschan *zc;
    132   1.4     chuck 	struct zs_chanstate *cs;
    133   1.4     chuck 	int zsc_unit, channel, s;
    134   1.4     chuck 
    135  1.39   tsutsui 	zsc_unit = device_unit(zsc->zsc_dev);
    136  1.22       scw 	printf(": Zilog 8530 SCC at vector 0x%x\n", vector);
    137  1.19       scw 
    138   1.4     chuck 	/*
    139   1.4     chuck 	 * Initialize software state for each channel.
    140   1.4     chuck 	 */
    141   1.4     chuck 	for (channel = 0; channel < 2; channel++) {
    142  1.11       gwr 		zsc_args.channel = channel;
    143  1.11       gwr 		zsc_args.hwflags = zs_hwflags[zsc_unit][channel];
    144  1.11       gwr 		cs = &zsc->zsc_cs_store[channel];
    145  1.11       gwr 		zsc->zsc_cs[channel] = cs;
    146  1.36        ad 		zs_lock_init(cs);
    147   1.4     chuck 
    148   1.4     chuck 		/*
    149   1.4     chuck 		 * If we're the console, copy the channel state, and
    150   1.4     chuck 		 * adjust the console channel pointer.
    151   1.4     chuck 		 */
    152  1.11       gwr 		if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE) {
    153  1.28       scw 			memcpy(cs, zs_conschan, sizeof(struct zs_chanstate));
    154   1.4     chuck 			zs_conschan = cs;
    155   1.4     chuck 		} else {
    156  1.19       scw 			zc = (channel == 0) ? &zs->zs_chan_a : &zs->zs_chan_b;
    157  1.22       scw 			cs->cs_reg_csr  = zc->zc_csr;
    158  1.22       scw 			cs->cs_reg_data = zc->zc_data;
    159  1.28       scw 			memcpy(cs->cs_creg, zs_init_reg, 16);
    160  1.28       scw 			memcpy(cs->cs_preg, zs_init_reg, 16);
    161  1.11       gwr 			cs->cs_defspeed = zs_defspeed[zsc_unit][channel];
    162   1.4     chuck 		}
    163  1.26       scw 
    164  1.26       scw 		cs->cs_brg_clk = pclk / 16;
    165  1.22       scw 		cs->cs_creg[2] = cs->cs_preg[2] = vector;
    166  1.26       scw 		zs_set_speed(cs, cs->cs_defspeed);
    167  1.26       scw 		cs->cs_creg[12] = cs->cs_preg[12];
    168  1.26       scw 		cs->cs_creg[13] = cs->cs_preg[13];
    169  1.11       gwr 		cs->cs_defcflag = zs_def_cflag;
    170   1.1     chuck 
    171  1.12       gwr 		/* Make these correspond to cs_defcflag (-crtscts) */
    172  1.12       gwr 		cs->cs_rr0_dcd = ZSRR0_DCD;
    173  1.12       gwr 		cs->cs_rr0_cts = 0;
    174  1.12       gwr 		cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
    175  1.12       gwr 		cs->cs_wr5_rts = 0;
    176  1.12       gwr 
    177   1.4     chuck 		cs->cs_channel = channel;
    178   1.4     chuck 		cs->cs_private = NULL;
    179   1.4     chuck 		cs->cs_ops = &zsops_null;
    180   1.4     chuck 
    181   1.4     chuck 		/*
    182   1.4     chuck 		 * Clear the master interrupt enable.
    183   1.4     chuck 		 * The INTENA is common to both channels,
    184   1.4     chuck 		 * so just do it on the A channel.
    185  1.22       scw 		 * Write the interrupt vector while we're at it.
    186   1.4     chuck 		 */
    187   1.4     chuck 		if (channel == 0) {
    188   1.4     chuck 			zs_write_reg(cs, 9, 0);
    189  1.22       scw 			zs_write_reg(cs, 2, vector);
    190   1.4     chuck 		}
    191   1.1     chuck 
    192   1.4     chuck 		/*
    193   1.4     chuck 		 * Look for a child driver for this channel.
    194   1.4     chuck 		 * The child attach will setup the hardware.
    195   1.4     chuck 		 */
    196  1.39   tsutsui 		if (!config_found(zsc->zsc_dev, (void *)&zsc_args,
    197  1.38   tsutsui 		    zsc_print)) {
    198   1.4     chuck 			/* No sub-driver.  Just reset it. */
    199  1.39   tsutsui 			uint8_t reset = (channel == 0) ?
    200   1.4     chuck 				ZSWR9_A_RESET : ZSWR9_B_RESET;
    201   1.4     chuck 			s = splzs();
    202   1.4     chuck 			zs_write_reg(cs,  9, reset);
    203   1.4     chuck 			splx(s);
    204   1.4     chuck 		}
    205   1.4     chuck 	}
    206   1.1     chuck 
    207   1.4     chuck 	/*
    208  1.20       scw 	 * Allocate a software interrupt cookie.
    209   1.4     chuck 	 */
    210  1.37        ad 	zsc->zsc_softintr_cookie = softint_establish(SOFTINT_SERIAL,
    211  1.20       scw 	    (void (*)(void *)) zsc_intr_soft, zsc);
    212  1.21       scw #ifdef DEBUG
    213  1.20       scw 	assert(zsc->zsc_softintr_cookie);
    214  1.21       scw #endif
    215   1.1     chuck }
    216   1.1     chuck 
    217   1.4     chuck static int
    218  1.38   tsutsui zsc_print(void *aux, const char *name)
    219   1.1     chuck {
    220   1.4     chuck 	struct zsc_attach_args *args = aux;
    221   1.1     chuck 
    222   1.4     chuck 	if (name != NULL)
    223  1.30   thorpej 		aprint_normal("%s: ", name);
    224   1.1     chuck 
    225   1.4     chuck 	if (args->channel != -1)
    226  1.30   thorpej 		aprint_normal(" channel %d", args->channel);
    227   1.1     chuck 
    228   1.4     chuck 	return UNCONF;
    229   1.1     chuck }
    230   1.1     chuck 
    231  1.25       scw #if defined(MVME162) || defined(MVME172)
    232  1.22       scw /*
    233  1.22       scw  * Our ZS chips each have their own interrupt vector.
    234  1.22       scw  */
    235  1.22       scw int
    236  1.38   tsutsui zshard_unshared(void *arg)
    237  1.22       scw {
    238  1.22       scw 	struct zsc_softc *zsc = arg;
    239  1.22       scw 	int rval;
    240  1.22       scw 
    241  1.22       scw 	rval = zsc_intr_hard(zsc);
    242  1.22       scw 
    243  1.27       scw 	if (rval) {
    244  1.27       scw 		if ((zsc->zsc_cs[0]->cs_softreq) ||
    245  1.27       scw 		    (zsc->zsc_cs[1]->cs_softreq))
    246  1.37        ad 			softint_schedule(zsc->zsc_softintr_cookie);
    247  1.27       scw 		zsc->zsc_evcnt.ev_count++;
    248  1.27       scw 	}
    249  1.22       scw 
    250  1.38   tsutsui 	return rval;
    251  1.22       scw }
    252  1.22       scw #endif
    253  1.22       scw 
    254  1.22       scw #ifdef MVME147
    255  1.11       gwr /*
    256  1.22       scw  * Our ZS chips all share a common, PCC-vectored interrupt,
    257  1.11       gwr  * so we have to look at all of them on each interrupt.
    258  1.11       gwr  */
    259   1.1     chuck int
    260  1.38   tsutsui zshard_shared(void *arg)
    261   1.4     chuck {
    262  1.15       scw 	struct zsc_softc *zsc;
    263  1.15       scw 	int unit, rval;
    264   1.1     chuck 
    265   1.4     chuck 	rval = 0;
    266  1.11       gwr 	for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
    267  1.41    cegger 		zsc = device_lookup_private(&zsc_cd, unit);
    268  1.27       scw 		if (zsc != NULL && zsc_intr_hard(zsc)) {
    269  1.27       scw 			if ((zsc->zsc_cs[0]->cs_softreq) ||
    270  1.27       scw 			    (zsc->zsc_cs[1]->cs_softreq))
    271  1.37        ad 				softint_schedule(zsc->zsc_softintr_cookie);
    272  1.27       scw 			zsc->zsc_evcnt.ev_count++;
    273  1.27       scw 			rval++;
    274  1.27       scw 		}
    275   1.1     chuck 	}
    276  1.38   tsutsui 	return rval;
    277   1.1     chuck }
    278  1.22       scw #endif
    279   1.1     chuck 
    280   1.1     chuck 
    281  1.19       scw #if 0
    282   1.4     chuck /*
    283  1.11       gwr  * Compute the current baud rate given a ZSCC channel.
    284  1.11       gwr  */
    285  1.11       gwr static int
    286  1.38   tsutsui zs_get_speed(struct zs_chanstate *cs)
    287  1.11       gwr {
    288  1.11       gwr 	int tconst;
    289  1.11       gwr 
    290  1.11       gwr 	tconst = zs_read_reg(cs, 12);
    291  1.11       gwr 	tconst |= zs_read_reg(cs, 13) << 8;
    292  1.38   tsutsui 	return TCONST_TO_BPS(cs->cs_brg_clk, tconst);
    293  1.11       gwr }
    294  1.19       scw #endif
    295  1.11       gwr 
    296  1.11       gwr /*
    297  1.11       gwr  * MD functions for setting the baud rate and control modes.
    298  1.11       gwr  */
    299  1.11       gwr int
    300  1.38   tsutsui zs_set_speed(struct zs_chanstate *cs, int bps)
    301  1.11       gwr {
    302  1.11       gwr 	int tconst, real_bps;
    303  1.11       gwr 
    304  1.11       gwr 	if (bps == 0)
    305  1.38   tsutsui 		return 0;
    306  1.11       gwr 
    307  1.11       gwr #ifdef	DIAGNOSTIC
    308  1.11       gwr 	if (cs->cs_brg_clk == 0)
    309  1.11       gwr 		panic("zs_set_speed");
    310  1.11       gwr #endif
    311  1.11       gwr 
    312  1.11       gwr 	tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
    313  1.11       gwr 	if (tconst < 0)
    314  1.38   tsutsui 		return EINVAL;
    315  1.11       gwr 
    316  1.11       gwr 	/* Convert back to make sure we can do it. */
    317  1.11       gwr 	real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
    318  1.11       gwr 
    319  1.23       scw 	/* Allow 2% tolerance WRT the required bps */
    320  1.24       scw 	if (((abs(real_bps - bps) * 1000) / bps) > 20)
    321  1.38   tsutsui 		return EINVAL;
    322  1.11       gwr 
    323  1.11       gwr 	cs->cs_preg[12] = tconst;
    324  1.11       gwr 	cs->cs_preg[13] = tconst >> 8;
    325  1.11       gwr 
    326  1.11       gwr 	/* Caller will stuff the pending registers. */
    327  1.38   tsutsui 	return 0;
    328  1.11       gwr }
    329  1.11       gwr 
    330  1.11       gwr int
    331  1.38   tsutsui zs_set_modes(struct zs_chanstate *cs, int cflag)
    332  1.11       gwr {
    333  1.11       gwr 	int s;
    334  1.11       gwr 
    335  1.11       gwr 	/*
    336  1.11       gwr 	 * Output hardware flow control on the chip is horrendous:
    337  1.11       gwr 	 * if carrier detect drops, the receiver is disabled, and if
    338  1.11       gwr 	 * CTS drops, the transmitter is stoped IN MID CHARACTER!
    339  1.11       gwr 	 * Therefore, NEVER set the HFC bit, and instead use the
    340  1.11       gwr 	 * status interrupt to detect CTS changes.
    341  1.11       gwr 	 */
    342  1.11       gwr 	s = splzs();
    343  1.18  wrstuden 	cs->cs_rr0_pps = 0;
    344  1.18  wrstuden 	if ((cflag & (CLOCAL | MDMBUF)) != 0) {
    345  1.11       gwr 		cs->cs_rr0_dcd = 0;
    346  1.18  wrstuden 		if ((cflag & MDMBUF) == 0)
    347  1.18  wrstuden 			cs->cs_rr0_pps = ZSRR0_DCD;
    348  1.18  wrstuden 	} else
    349  1.11       gwr 		cs->cs_rr0_dcd = ZSRR0_DCD;
    350  1.13   mycroft 	if ((cflag & CRTSCTS) != 0) {
    351  1.11       gwr 		cs->cs_wr5_dtr = ZSWR5_DTR;
    352  1.11       gwr 		cs->cs_wr5_rts = ZSWR5_RTS;
    353  1.11       gwr 		cs->cs_rr0_cts = ZSRR0_CTS;
    354  1.13   mycroft 	} else if ((cflag & MDMBUF) != 0) {
    355  1.13   mycroft 		cs->cs_wr5_dtr = 0;
    356  1.13   mycroft 		cs->cs_wr5_rts = ZSWR5_DTR;
    357  1.13   mycroft 		cs->cs_rr0_cts = ZSRR0_DCD;
    358  1.11       gwr 	} else {
    359  1.11       gwr 		cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
    360  1.11       gwr 		cs->cs_wr5_rts = 0;
    361  1.11       gwr 		cs->cs_rr0_cts = 0;
    362  1.11       gwr 	}
    363  1.11       gwr 	splx(s);
    364  1.11       gwr 
    365  1.11       gwr 	/* Caller will stuff the pending registers. */
    366  1.38   tsutsui 	return 0;
    367  1.11       gwr }
    368  1.11       gwr 
    369  1.11       gwr 
    370  1.11       gwr /*
    371   1.4     chuck  * Read or write the chip with suitable delays.
    372   1.4     chuck  */
    373   1.1     chuck 
    374  1.39   tsutsui uint8_t
    375  1.39   tsutsui zs_read_reg(struct zs_chanstate *cs, uint8_t reg)
    376   1.4     chuck {
    377  1.39   tsutsui 	uint8_t val;
    378   1.4     chuck 
    379   1.4     chuck 	*cs->cs_reg_csr = reg;
    380   1.4     chuck 	ZS_DELAY();
    381   1.4     chuck 	val = *cs->cs_reg_csr;
    382   1.4     chuck 	ZS_DELAY();
    383   1.4     chuck 	return val;
    384   1.1     chuck }
    385   1.1     chuck 
    386   1.4     chuck void
    387  1.39   tsutsui zs_write_reg(struct zs_chanstate *cs, uint8_t reg, uint8_t val)
    388   1.4     chuck {
    389  1.38   tsutsui 
    390   1.4     chuck 	*cs->cs_reg_csr = reg;
    391   1.4     chuck 	ZS_DELAY();
    392   1.4     chuck 	*cs->cs_reg_csr = val;
    393   1.4     chuck 	ZS_DELAY();
    394   1.1     chuck }
    395   1.1     chuck 
    396  1.39   tsutsui uint8_t
    397  1.39   tsutsui zs_read_csr(struct zs_chanstate *cs)
    398   1.1     chuck {
    399  1.39   tsutsui 	uint8_t val;
    400   1.1     chuck 
    401  1.11       gwr 	val = *cs->cs_reg_csr;
    402   1.4     chuck 	ZS_DELAY();
    403  1.11       gwr 	return val;
    404   1.1     chuck }
    405   1.1     chuck 
    406  1.38   tsutsui void
    407  1.39   tsutsui zs_write_csr(struct zs_chanstate *cs, uint8_t val)
    408   1.1     chuck {
    409  1.38   tsutsui 
    410  1.11       gwr 	*cs->cs_reg_csr = val;
    411   1.4     chuck 	ZS_DELAY();
    412   1.1     chuck }
    413   1.1     chuck 
    414  1.39   tsutsui uint8_t
    415  1.38   tsutsui zs_read_data(struct zs_chanstate *cs)
    416   1.1     chuck {
    417  1.39   tsutsui 	uint8_t val;
    418  1.11       gwr 
    419  1.11       gwr 	val = *cs->cs_reg_data;
    420   1.4     chuck 	ZS_DELAY();
    421  1.11       gwr 	return val;
    422   1.1     chuck }
    423   1.1     chuck 
    424  1.38   tsutsui void
    425  1.39   tsutsui zs_write_data(struct zs_chanstate *cs, uint8_t val)
    426   1.1     chuck {
    427  1.38   tsutsui 
    428   1.4     chuck 	*cs->cs_reg_data = val;
    429   1.4     chuck 	ZS_DELAY();
    430   1.1     chuck }
    431   1.1     chuck 
    432   1.4     chuck /****************************************************************
    433   1.4     chuck  * Console support functions (MVME specific!)
    434   1.4     chuck  ****************************************************************/
    435   1.4     chuck 
    436   1.1     chuck /*
    437   1.4     chuck  * Polled input char.
    438   1.1     chuck  */
    439   1.1     chuck int
    440  1.38   tsutsui zs_getc(void *arg)
    441   1.1     chuck {
    442  1.15       scw 	struct zs_chanstate *cs = arg;
    443  1.15       scw 	int s, c, rr0, stat;
    444   1.1     chuck 
    445   1.4     chuck 	s = splhigh();
    446   1.4     chuck  top:
    447   1.4     chuck 	/* Wait for a character to arrive. */
    448   1.4     chuck 	do {
    449   1.5     chuck 		rr0 = *cs->cs_reg_csr;
    450   1.4     chuck 		ZS_DELAY();
    451   1.4     chuck 	} while ((rr0 & ZSRR0_RX_READY) == 0);
    452   1.4     chuck 
    453   1.4     chuck 	/* Read error register. */
    454   1.4     chuck 	stat = zs_read_reg(cs, 1) & (ZSRR1_FE | ZSRR1_DO | ZSRR1_PE);
    455   1.4     chuck 	if (stat) {
    456   1.4     chuck 		zs_write_csr(cs, ZSM_RESET_ERR);
    457   1.4     chuck 		goto top;
    458   1.4     chuck 	}
    459   1.4     chuck 
    460   1.4     chuck 	/* Read character. */
    461   1.4     chuck 	c = *cs->cs_reg_data;
    462   1.4     chuck 	ZS_DELAY();
    463   1.4     chuck 	splx(s);
    464   1.1     chuck 
    465  1.38   tsutsui 	return c;
    466   1.1     chuck }
    467   1.1     chuck 
    468   1.4     chuck /*
    469   1.4     chuck  * Polled output char.
    470   1.4     chuck  */
    471   1.1     chuck void
    472  1.38   tsutsui zs_putc(void *arg, int c)
    473   1.4     chuck {
    474  1.15       scw 	struct zs_chanstate *cs = arg;
    475  1.15       scw 	int s, rr0;
    476   1.4     chuck 
    477   1.4     chuck 	s = splhigh();
    478   1.4     chuck 	/* Wait for transmitter to become ready. */
    479   1.4     chuck 	do {
    480   1.4     chuck 		rr0 = *cs->cs_reg_csr;
    481   1.4     chuck 		ZS_DELAY();
    482   1.4     chuck 	} while ((rr0 & ZSRR0_TX_READY) == 0);
    483   1.1     chuck 
    484   1.4     chuck 	*cs->cs_reg_data = c;
    485   1.4     chuck 	ZS_DELAY();
    486   1.4     chuck 	splx(s);
    487   1.1     chuck }
    488   1.1     chuck 
    489   1.1     chuck /*
    490   1.4     chuck  * Common parts of console init.
    491   1.1     chuck  */
    492   1.4     chuck void
    493  1.38   tsutsui zs_cnconfig(int zsc_unit, int channel, struct zsdevice *zs, int pclk)
    494   1.4     chuck {
    495   1.4     chuck 	struct zs_chanstate *cs;
    496  1.19       scw 	struct zschan *zc;
    497  1.19       scw 
    498  1.19       scw 	zc = (channel == 0) ? &zs->zs_chan_a : &zs->zs_chan_b;
    499   1.4     chuck 
    500   1.4     chuck 	/*
    501   1.4     chuck 	 * Pointer to channel state.  Later, the console channel
    502   1.4     chuck 	 * state is copied into the softc, and the console channel
    503   1.4     chuck 	 * pointer adjusted to point to the new copy.
    504   1.4     chuck 	 */
    505   1.4     chuck 	zs_conschan = cs = &zs_conschan_store;
    506   1.4     chuck 	zs_hwflags[zsc_unit][channel] = ZS_HWFLAG_CONSOLE;
    507   1.4     chuck 
    508  1.11       gwr 	/* Setup temporary chanstate. */
    509  1.26       scw 	cs->cs_brg_clk = pclk / 16;
    510  1.22       scw 	cs->cs_reg_csr  = zc->zc_csr;
    511  1.22       scw 	cs->cs_reg_data = zc->zc_data;
    512   1.4     chuck 
    513  1.11       gwr 	/* Initialize the pending registers. */
    514  1.28       scw 	memcpy(cs->cs_preg, zs_init_reg, 16);
    515  1.11       gwr 	cs->cs_preg[5] |= (ZSWR5_DTR | ZSWR5_RTS);
    516   1.4     chuck 
    517  1.19       scw #if 0
    518  1.11       gwr 	/* XXX: Preserve BAUD rate from boot loader. */
    519  1.11       gwr 	/* XXX: Also, why reset the chip here? -gwr */
    520  1.19       scw 	cs->cs_defspeed = zs_get_speed(cs);
    521  1.19       scw #else
    522  1.11       gwr 	cs->cs_defspeed = 9600;	/* XXX */
    523  1.19       scw #endif
    524  1.26       scw 	zs_set_speed(cs, cs->cs_defspeed);
    525  1.26       scw 	cs->cs_creg[12] = cs->cs_preg[12];
    526  1.26       scw 	cs->cs_creg[13] = cs->cs_preg[13];
    527   1.4     chuck 
    528  1.11       gwr 	/* Clear the master interrupt enable. */
    529  1.11       gwr 	zs_write_reg(cs, 9, 0);
    530   1.4     chuck 
    531  1.11       gwr 	/* Reset the whole SCC chip. */
    532   1.4     chuck 	zs_write_reg(cs, 9, ZSWR9_HARD_RESET);
    533   1.4     chuck 
    534  1.11       gwr 	/* Copy "pending" to "current" and H/W. */
    535  1.11       gwr 	zs_loadchannelregs(cs);
    536   1.1     chuck }
    537   1.1     chuck 
    538   1.4     chuck /*
    539   1.4     chuck  * Polled console input putchar.
    540   1.4     chuck  */
    541   1.1     chuck int
    542  1.38   tsutsui zsc_pcccngetc(dev_t dev)
    543   1.1     chuck {
    544  1.15       scw 	struct zs_chanstate *cs = zs_conschan;
    545  1.15       scw 	int c;
    546   1.1     chuck 
    547   1.4     chuck 	c = zs_getc(cs);
    548  1.38   tsutsui 	return c;
    549   1.1     chuck }
    550   1.1     chuck 
    551   1.4     chuck /*
    552   1.4     chuck  * Polled console output putchar.
    553   1.4     chuck  */
    554   1.4     chuck void
    555  1.38   tsutsui zsc_pcccnputc(dev_t dev, int c)
    556   1.1     chuck {
    557  1.15       scw 	struct zs_chanstate *cs = zs_conschan;
    558   1.1     chuck 
    559   1.4     chuck 	zs_putc(cs, c);
    560   1.1     chuck }
    561   1.1     chuck 
    562   1.4     chuck /*
    563   1.4     chuck  * Handle user request to enter kernel debugger.
    564   1.4     chuck  */
    565   1.4     chuck void
    566  1.38   tsutsui zs_abort(struct zs_chanstate *cs)
    567   1.1     chuck {
    568   1.4     chuck 	int rr0;
    569   1.1     chuck 
    570   1.4     chuck 	/* Wait for end of break to avoid PROM abort. */
    571   1.4     chuck 	/* XXX - Limit the wait? */
    572   1.4     chuck 	do {
    573   1.4     chuck 		rr0 = *cs->cs_reg_csr;
    574   1.4     chuck 		ZS_DELAY();
    575   1.4     chuck 	} while (rr0 & ZSRR0_BREAK);
    576   1.1     chuck 
    577   1.4     chuck 	mvme68k_abort("SERIAL LINE ABORT");
    578   1.1     chuck }
    579