cpu.h revision 1.1 1 1.1 chuck /* $NetBSD: cpu.h,v 1.1 1995/07/25 23:12:13 chuck Exp $ */
2 1.1 chuck
3 1.1 chuck /*
4 1.1 chuck * Copyright (c) 1988 University of Utah.
5 1.1 chuck * Copyright (c) 1982, 1990, 1993
6 1.1 chuck * The Regents of the University of California. All rights reserved.
7 1.1 chuck *
8 1.1 chuck * This code is derived from software contributed to Berkeley by
9 1.1 chuck * the Systems Programming Group of the University of Utah Computer
10 1.1 chuck * Science Department.
11 1.1 chuck *
12 1.1 chuck * Redistribution and use in source and binary forms, with or without
13 1.1 chuck * modification, are permitted provided that the following conditions
14 1.1 chuck * are met:
15 1.1 chuck * 1. Redistributions of source code must retain the above copyright
16 1.1 chuck * notice, this list of conditions and the following disclaimer.
17 1.1 chuck * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 chuck * notice, this list of conditions and the following disclaimer in the
19 1.1 chuck * documentation and/or other materials provided with the distribution.
20 1.1 chuck * 3. All advertising materials mentioning features or use of this software
21 1.1 chuck * must display the following acknowledgement:
22 1.1 chuck * This product includes software developed by the University of
23 1.1 chuck * California, Berkeley and its contributors.
24 1.1 chuck * 4. Neither the name of the University nor the names of its contributors
25 1.1 chuck * may be used to endorse or promote products derived from this software
26 1.1 chuck * without specific prior written permission.
27 1.1 chuck *
28 1.1 chuck * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
29 1.1 chuck * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
30 1.1 chuck * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
31 1.1 chuck * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
32 1.1 chuck * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
33 1.1 chuck * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
34 1.1 chuck * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
35 1.1 chuck * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
36 1.1 chuck * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
37 1.1 chuck * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
38 1.1 chuck * SUCH DAMAGE.
39 1.1 chuck *
40 1.1 chuck * from: Utah $Hdr: cpu.h 1.16 91/03/25$
41 1.1 chuck *
42 1.1 chuck * @(#)cpu.h 8.4 (Berkeley) 1/5/94
43 1.1 chuck */
44 1.1 chuck
45 1.1 chuck /*
46 1.1 chuck * Exported definitions unique to mvme68k/68k cpu support.
47 1.1 chuck */
48 1.1 chuck
49 1.1 chuck /*
50 1.1 chuck * definitions of cpu-dependent requirements
51 1.1 chuck * referenced in generic code
52 1.1 chuck */
53 1.1 chuck #define cpu_swapin(p) /* nothing */
54 1.1 chuck #define cpu_wait(p) /* nothing */
55 1.1 chuck #define cpu_setstack(p, ap) (p)->p_md.md_regs[SP] = ap
56 1.1 chuck #define cpu_swapout(p) /* nothing */
57 1.1 chuck
58 1.1 chuck /*
59 1.1 chuck * Arguments to hardclock and gatherstats encapsulate the previous
60 1.1 chuck * machine state in an opaque clockframe. One the mvme68k, we use
61 1.1 chuck * what the hardware pushes on an interrupt (frame format 0).
62 1.1 chuck */
63 1.1 chuck struct clockframe {
64 1.1 chuck u_short sr; /* sr at time of interrupt */
65 1.1 chuck u_long pc; /* pc at time of interrupt */
66 1.1 chuck u_short vo; /* vector offset (4-word frame) */
67 1.1 chuck };
68 1.1 chuck
69 1.1 chuck #define CLKF_USERMODE(framep) (((framep)->sr & PSL_S) == 0)
70 1.1 chuck #define CLKF_BASEPRI(framep) (((framep)->sr & PSL_IPL) == 0)
71 1.1 chuck #define CLKF_PC(framep) ((framep)->pc)
72 1.1 chuck #if 0
73 1.1 chuck /* We would like to do it this way... */
74 1.1 chuck #define CLKF_INTR(framep) (((framep)->sr & PSL_M) == 0)
75 1.1 chuck #else
76 1.1 chuck /* but until we start using PSL_M, we have to do this instead */
77 1.1 chuck #define CLKF_INTR(framep) (0) /* XXX */
78 1.1 chuck #endif
79 1.1 chuck
80 1.1 chuck
81 1.1 chuck /*
82 1.1 chuck * Preempt the current process if in interrupt from user mode,
83 1.1 chuck * or after the current trap/syscall if in system mode.
84 1.1 chuck */
85 1.1 chuck #define need_resched() { want_resched++; aston(); }
86 1.1 chuck
87 1.1 chuck /*
88 1.1 chuck * Give a profiling tick to the current process when the user profiling
89 1.1 chuck * buffer pages are invalid. On the hp300, request an ast to send us
90 1.1 chuck * through trap, marking the proc as needing a profiling tick.
91 1.1 chuck */
92 1.1 chuck #define need_proftick(p) { (p)->p_flag |= P_OWEUPC; aston(); }
93 1.1 chuck
94 1.1 chuck /*
95 1.1 chuck * Notify the current process (p) that it has a signal pending,
96 1.1 chuck * process as soon as possible.
97 1.1 chuck */
98 1.1 chuck #define signotify(p) aston()
99 1.1 chuck
100 1.1 chuck #define aston() (astpending++)
101 1.1 chuck
102 1.1 chuck int astpending; /* need to trap before returning to user mode */
103 1.1 chuck int want_resched; /* resched() was called */
104 1.1 chuck
105 1.1 chuck
106 1.1 chuck /*
107 1.1 chuck * simulated software interrupt register
108 1.1 chuck */
109 1.1 chuck extern unsigned char ssir;
110 1.1 chuck
111 1.1 chuck #define SIR_NET 0x1
112 1.1 chuck #define SIR_CLOCK 0x2
113 1.1 chuck
114 1.1 chuck #define setsoftint(x) ssir |= (x)
115 1.1 chuck #define siroff(x) ssir &= ~(x)
116 1.1 chuck #define setsoftnet() ssir |= SIR_NET
117 1.1 chuck #define setsoftclock() ssir |= SIR_CLOCK
118 1.1 chuck
119 1.1 chuck extern unsigned long allocate_sir();
120 1.1 chuck
121 1.1 chuck /*
122 1.1 chuck * CTL_MACHDEP definitions.
123 1.1 chuck */
124 1.1 chuck #define CPU_CONSDEV 1 /* dev_t: console terminal device */
125 1.1 chuck #define CPU_MAXID 2 /* number of valid machdep ids */
126 1.1 chuck
127 1.1 chuck #define CTL_MACHDEP_NAMES { \
128 1.1 chuck { 0, 0 }, \
129 1.1 chuck { "console_device", CTLTYPE_STRUCT }, \
130 1.1 chuck }
131 1.1 chuck
132 1.1 chuck /* values for mmutype (assigned for quick testing) */
133 1.1 chuck #define MMU_68040 -2 /* 68040 on-chip MMU */
134 1.1 chuck #define MMU_68030 -1 /* 68030 on-chip subset of 68851 */
135 1.1 chuck #define MMU_68851 1 /* Motorola 68851 */
136 1.1 chuck
137 1.1 chuck /* values for ectype */
138 1.1 chuck #define EC_PHYS -1 /* external physical address cache */
139 1.1 chuck #define EC_NONE 0 /* no external cache */
140 1.1 chuck #define EC_VIRT 1 /* external virtual address cache */
141 1.1 chuck
142 1.1 chuck #define MHZ_16 2 /* XXX kill */
143 1.1 chuck
144 1.1 chuck
145 1.1 chuck #ifdef _KERNEL
146 1.1 chuck extern int mmutype, ectype;
147 1.1 chuck extern int cpuspeed; /* XXX kill */
148 1.1 chuck extern char *intiobase, *intiolimit;
149 1.1 chuck #endif
150 1.1 chuck
151 1.1 chuck /* physical memory sections for mvme147 */
152 1.1 chuck #define INTIOBASE (0xfffe0000)
153 1.1 chuck #define INTIOTOP (0xfffe5000)
154 1.1 chuck
155 1.1 chuck /*
156 1.1 chuck * Internal IO space:
157 1.1 chuck *
158 1.1 chuck * Ranges from 0x800000 to 0x1000000 (IIOMAPSIZE).
159 1.1 chuck *
160 1.1 chuck * Internal IO space is mapped in the kernel from ``intiobase'' to
161 1.1 chuck * ``intiolimit'' (defined in locore.s). Since it is always mapped,
162 1.1 chuck * conversion between physical and kernel virtual addresses is easy.
163 1.1 chuck */
164 1.1 chuck #define ISIIOVA(va) \
165 1.1 chuck ((char *)(va) >= intiobase && (char *)(va) < intiolimit)
166 1.1 chuck #define IIOV(pa) ((int)(pa)-INTIOBASE+(int)intiobase)
167 1.1 chuck #define IIOP(va) ((int)(va)-(int)intiobase+INTIOBASE)
168 1.1 chuck #define IIOPOFF(pa) ((int)(pa)-INTIOBASE)
169 1.1 chuck #define IIOMAPSIZE btoc(INTIOTOP-INTIOBASE) /* 1mb */
170 1.1 chuck
171 1.1 chuck /*
172 1.1 chuck * 68851 and 68030 MMU
173 1.1 chuck */
174 1.1 chuck #define PMMU_LVLMASK 0x0007
175 1.1 chuck #define PMMU_INV 0x0400
176 1.1 chuck #define PMMU_WP 0x0800
177 1.1 chuck #define PMMU_ALV 0x1000
178 1.1 chuck #define PMMU_SO 0x2000
179 1.1 chuck #define PMMU_LV 0x4000
180 1.1 chuck #define PMMU_BE 0x8000
181 1.1 chuck #define PMMU_FAULT (PMMU_WP|PMMU_INV)
182 1.1 chuck
183 1.1 chuck /*
184 1.1 chuck * 68040 MMU
185 1.1 chuck */
186 1.1 chuck #define MMU4_RES 0x001
187 1.1 chuck #define MMU4_TTR 0x002
188 1.1 chuck #define MMU4_WP 0x004
189 1.1 chuck #define MMU4_MOD 0x010
190 1.1 chuck #define MMU4_CMMASK 0x060
191 1.1 chuck #define MMU4_SUP 0x080
192 1.1 chuck #define MMU4_U0 0x100
193 1.1 chuck #define MMU4_U1 0x200
194 1.1 chuck #define MMU4_GLB 0x400
195 1.1 chuck #define MMU4_BE 0x800
196 1.1 chuck
197 1.1 chuck /* 680X0 function codes */
198 1.1 chuck #define FC_USERD 1 /* user data space */
199 1.1 chuck #define FC_USERP 2 /* user program space */
200 1.1 chuck #define FC_SUPERD 5 /* supervisor data space */
201 1.1 chuck #define FC_SUPERP 6 /* supervisor program space */
202 1.1 chuck #define FC_CPU 7 /* CPU space */
203 1.1 chuck
204 1.1 chuck /* fields in the 68020 cache control register */
205 1.1 chuck #define IC_ENABLE 0x0001 /* enable instruction cache */
206 1.1 chuck #define IC_FREEZE 0x0002 /* freeze instruction cache */
207 1.1 chuck #define IC_CE 0x0004 /* clear instruction cache entry */
208 1.1 chuck #define IC_CLR 0x0008 /* clear entire instruction cache */
209 1.1 chuck
210 1.1 chuck /* additional fields in the 68030 cache control register */
211 1.1 chuck #define IC_BE 0x0010 /* instruction burst enable */
212 1.1 chuck #define DC_ENABLE 0x0100 /* data cache enable */
213 1.1 chuck #define DC_FREEZE 0x0200 /* data cache freeze */
214 1.1 chuck #define DC_CE 0x0400 /* clear data cache entry */
215 1.1 chuck #define DC_CLR 0x0800 /* clear entire data cache */
216 1.1 chuck #define DC_BE 0x1000 /* data burst enable */
217 1.1 chuck #define DC_WA 0x2000 /* write allocate */
218 1.1 chuck
219 1.1 chuck #define CACHE_ON (DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
220 1.1 chuck #define CACHE_OFF (DC_CLR|IC_CLR)
221 1.1 chuck #define CACHE_CLR (CACHE_ON)
222 1.1 chuck #define IC_CLEAR (DC_WA|DC_BE|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
223 1.1 chuck #define DC_CLEAR (DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_ENABLE)
224 1.1 chuck
225 1.1 chuck /* 68040 cache control register */
226 1.1 chuck #define IC4_ENABLE 0x8000 /* instruction cache enable bit */
227 1.1 chuck #define DC4_ENABLE 0x80000000 /* data cache enable bit */
228 1.1 chuck
229 1.1 chuck #define CACHE4_ON (IC4_ENABLE|DC4_ENABLE)
230 1.1 chuck #define CACHE4_OFF (0)
231