Home | History | Annotate | Line # | Download | only in netboot
if_lereg.h revision 1.1.46.1
      1  1.1.46.1   fvdl /*	$NetBSD: if_lereg.h,v 1.1.46.1 2001/10/01 12:41:04 fvdl Exp $	*/
      2       1.1  chuck 
      3       1.1  chuck /*-
      4       1.1  chuck  * Copyright (c) 1982, 1992, 1993
      5       1.1  chuck  *	The Regents of the University of California.  All rights reserved.
      6       1.1  chuck  *
      7       1.1  chuck  * Redistribution and use in source and binary forms, with or without
      8       1.1  chuck  * modification, are permitted provided that the following conditions
      9       1.1  chuck  * are met:
     10       1.1  chuck  * 1. Redistributions of source code must retain the above copyright
     11       1.1  chuck  *    notice, this list of conditions and the following disclaimer.
     12       1.1  chuck  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1  chuck  *    notice, this list of conditions and the following disclaimer in the
     14       1.1  chuck  *    documentation and/or other materials provided with the distribution.
     15       1.1  chuck  * 3. All advertising materials mentioning features or use of this software
     16       1.1  chuck  *    must display the following acknowledgement:
     17       1.1  chuck  *	This product includes software developed by the University of
     18       1.1  chuck  *	California, Berkeley and its contributors.
     19       1.1  chuck  * 4. Neither the name of the University nor the names of its contributors
     20       1.1  chuck  *    may be used to endorse or promote products derived from this software
     21       1.1  chuck  *    without specific prior written permission.
     22       1.1  chuck  *
     23       1.1  chuck  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     24       1.1  chuck  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25       1.1  chuck  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26       1.1  chuck  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     27       1.1  chuck  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28       1.1  chuck  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29       1.1  chuck  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30       1.1  chuck  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31       1.1  chuck  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32       1.1  chuck  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33       1.1  chuck  * SUCH DAMAGE.
     34       1.1  chuck  *
     35       1.1  chuck  * @(#)if_lereg.h	8.2 (Berkeley) 10/30/93
     36       1.1  chuck  */
     37       1.1  chuck 
     38       1.1  chuck #define	LEMTU		1518
     39       1.1  chuck #define	LEMINSIZE	60	/* should be 64 if mode DTCR is set */
     40       1.1  chuck #define	LERBUF		8
     41       1.1  chuck #define	LERBUFLOG2	3
     42       1.1  chuck #define	LE_RLEN		(LERBUFLOG2 << 13)
     43       1.1  chuck #define	LETBUF		1
     44       1.1  chuck #define	LETBUFLOG2	0
     45       1.1  chuck #define	LE_TLEN		(LETBUFLOG2 << 13)
     46       1.1  chuck 
     47       1.1  chuck /* Local Area Network Controller for Ethernet (LANCE) registers */
     48       1.1  chuck struct lereg1 {
     49       1.1  chuck 	volatile u_short ler1_rdp;	/* register data port */
     50       1.1  chuck 	volatile u_short ler1_rap;	/* register address port */
     51       1.1  chuck };
     52       1.1  chuck /* register addresses */
     53       1.1  chuck #define	LE_CSR0		0	/* Control and status register */
     54       1.1  chuck #define	LE_CSR1		1	/* low address of init block */
     55       1.1  chuck #define	LE_CSR2		2	/* high address of init block */
     56       1.1  chuck #define	LE_CSR3		3	/* Bus master and control */
     57       1.1  chuck 
     58       1.1  chuck /* Control and status register 0 (csr0) */
     59       1.1  chuck #define	LE_C0_ERR	0x8000	/* error summary */
     60       1.1  chuck #define	LE_C0_BABL	0x4000	/* transmitter timeout error */
     61       1.1  chuck #define	LE_C0_CERR	0x2000	/* collision */
     62       1.1  chuck #define	LE_C0_MISS	0x1000	/* missed a packet */
     63       1.1  chuck #define	LE_C0_MERR	0x0800	/* memory error */
     64       1.1  chuck #define	LE_C0_RINT	0x0400	/* receiver interrupt */
     65       1.1  chuck #define	LE_C0_TINT	0x0200	/* transmitter interrupt */
     66  1.1.46.1   fvdl #define	LE_C0_IDON	0x0100	/* initialization done */
     67       1.1  chuck #define	LE_C0_INTR	0x0080	/* interrupt condition */
     68       1.1  chuck #define	LE_C0_INEA	0x0040	/* interrupt enable */
     69       1.1  chuck #define	LE_C0_RXON	0x0020	/* receiver on */
     70       1.1  chuck #define	LE_C0_TXON	0x0010	/* transmitter on */
     71       1.1  chuck #define	LE_C0_TDMD	0x0008	/* transmit demand */
     72       1.1  chuck #define	LE_C0_STOP	0x0004	/* disable all external activity */
     73       1.1  chuck #define	LE_C0_STRT	0x0002	/* enable external activity */
     74  1.1.46.1   fvdl #define	LE_C0_INIT	0x0001	/* begin initialization */
     75       1.1  chuck 
     76       1.1  chuck #define LE_C0_BITS \
     77       1.1  chuck     "\20\20ERR\17BABL\16CERR\15MISS\14MERR\13RINT\
     78       1.1  chuck \12TINT\11IDON\10INTR\07INEA\06RXON\05TXON\04TDMD\03STOP\02STRT\01INIT"
     79       1.1  chuck 
     80       1.1  chuck /* Control and status register 3 (csr3) */
     81       1.1  chuck #define	LE_C3_BSWP	0x4	/* byte swap */
     82       1.1  chuck #define	LE_C3_ACON	0x2	/* ALE control, eh? */
     83       1.1  chuck #define	LE_C3_BCON	0x1	/* byte control */
     84       1.1  chuck /*
     85       1.1  chuck  * Current size is 13,758 bytes with 8 x 1518 receive buffers and
     86       1.1  chuck  * 1 x 1518 transmit buffer.
     87       1.1  chuck  */
     88       1.1  chuck struct lereg2 {
     89       1.1  chuck 	/* initialization block */
     90       1.1  chuck 	volatile u_short ler2_mode;	/* mode */
     91       1.1  chuck 	volatile u_char ler2_padr[6];	/* physical address */
     92       1.1  chuck #ifdef new_code
     93       1.1  chuck 	volatile u_short ler2_ladrf[4];	/* logical address filter */
     94       1.1  chuck #else
     95       1.1  chuck 	volatile u_long ler2_ladrf0;	/* logical address filter */
     96       1.1  chuck 	volatile u_long ler2_ladrf1;	/* logical address filter */
     97       1.1  chuck #endif
     98       1.1  chuck 	volatile u_short ler2_rdra;	/* receive descriptor addr */
     99       1.1  chuck 	volatile u_short ler2_rlen;	/* rda high and ring size */
    100       1.1  chuck 	volatile u_short ler2_tdra;	/* transmit descriptor addr */
    101       1.1  chuck 	volatile u_short ler2_tlen;	/* tda high and ring size */
    102       1.1  chuck 	/* receive message descriptors. bits/hadr are byte order dependent. */
    103       1.1  chuck 	struct lermd {
    104       1.1  chuck 		volatile u_short rmd0;	/* low address of packet */
    105       1.1  chuck 		volatile u_char rmd1_bits;	/* descriptor bits */
    106       1.1  chuck 		volatile u_char rmd1_hadr;	/* high address of packet */
    107       1.1  chuck 		volatile short rmd2;	/* buffer byte count */
    108       1.1  chuck 		volatile u_short rmd3;	/* message byte count */
    109       1.1  chuck 	}       ler2_rmd[LERBUF];
    110       1.1  chuck 	/* transmit message descriptors */
    111       1.1  chuck 	struct letmd {
    112       1.1  chuck 		volatile u_short tmd0;	/* low address of packet */
    113       1.1  chuck 		volatile u_char tmd1_bits;	/* descriptor bits */
    114       1.1  chuck 		volatile u_char tmd1_hadr;	/* high address of packet */
    115       1.1  chuck 		volatile short tmd2;	/* buffer byte count */
    116       1.1  chuck 		volatile u_short tmd3;	/* transmit error bits */
    117       1.1  chuck 	}       ler2_tmd[LETBUF];
    118       1.1  chuck 	volatile char ler2_rbuf[LERBUF][LEMTU];
    119       1.1  chuck 	volatile char ler2_tbuf[LETBUF][LEMTU];
    120       1.1  chuck };
    121       1.1  chuck /* Initialzation block (mode) */
    122       1.1  chuck #define	LE_MODE_PROM	0x8000	/* promiscuous mode */
    123       1.1  chuck /*			0x7f80		   reserved, must be zero */
    124       1.1  chuck #define	LE_MODE_INTL	0x0040	/* internal loopback */
    125       1.1  chuck #define	LE_MODE_DRTY	0x0020	/* disable retry */
    126       1.1  chuck #define	LE_MODE_COLL	0x0010	/* force a collision */
    127       1.1  chuck #define	LE_MODE_DTCR	0x0008	/* disable transmit CRC */
    128       1.1  chuck #define	LE_MODE_LOOP	0x0004	/* loopback mode */
    129       1.1  chuck #define	LE_MODE_DTX	0x0002	/* disable transmitter */
    130       1.1  chuck #define	LE_MODE_DRX	0x0001	/* disable receiver */
    131       1.1  chuck #define	LE_MODE_NORMAL	0	/* none of the above */
    132       1.1  chuck 
    133       1.1  chuck 
    134       1.1  chuck /* Receive message descriptor 1 (rmd1_bits) */
    135       1.1  chuck #define	LE_R1_OWN	0x80	/* LANCE owns the packet */
    136       1.1  chuck #define	LE_R1_ERR	0x40	/* error summary */
    137       1.1  chuck #define	LE_R1_FRAM	0x20	/* framing error */
    138       1.1  chuck #define	LE_R1_OFLO	0x10	/* overflow error */
    139       1.1  chuck #define	LE_R1_CRC	0x08	/* CRC error */
    140       1.1  chuck #define	LE_R1_BUFF	0x04	/* buffer error */
    141       1.1  chuck #define	LE_R1_STP	0x02	/* start of packet */
    142       1.1  chuck #define	LE_R1_ENP	0x01	/* end of packet */
    143       1.1  chuck 
    144       1.1  chuck #define LE_R1_BITS \
    145       1.1  chuck     "\20\10OWN\7ERR\6FRAM\5OFLO\4CRC\3BUFF\2STP\1ENP"
    146       1.1  chuck 
    147       1.1  chuck /* Transmit message descriptor 1 (tmd1_bits) */
    148       1.1  chuck #define	LE_T1_OWN	0x80	/* LANCE owns the packet */
    149       1.1  chuck #define	LE_T1_ERR	0x40	/* error summary */
    150       1.1  chuck #define	LE_T1_MORE	0x10	/* multiple collisions */
    151       1.1  chuck #define	LE_T1_ONE	0x08	/* single collision */
    152       1.1  chuck #define	LE_T1_DEF	0x04	/* defferred transmit */
    153       1.1  chuck #define	LE_T1_STP	0x02	/* start of packet */
    154       1.1  chuck #define	LE_T1_ENP	0x01	/* end of packet */
    155       1.1  chuck 
    156       1.1  chuck #define LE_T1_BITS \
    157       1.1  chuck     "\20\10OWN\7ERR\6RES\5MORE\4ONE\3DEF\2STP\1ENP"
    158       1.1  chuck 
    159       1.1  chuck /* Transmit message descriptor 3 (tmd3) */
    160       1.1  chuck #define	LE_T3_BUFF	0x8000	/* buffer error */
    161       1.1  chuck #define	LE_T3_UFLO	0x4000	/* underflow error */
    162       1.1  chuck #define	LE_T3_LCOL	0x1000	/* late collision */
    163       1.1  chuck #define	LE_T3_LCAR	0x0800	/* loss of carrier */
    164       1.1  chuck #define	LE_T3_RTRY	0x0400	/* retry error */
    165       1.1  chuck #define	LE_T3_TDR_MASK	0x03ff	/* time domain reflectometry counter */
    166       1.1  chuck 
    167       1.1  chuck #define LE_XMD2_ONES	0xf000
    168       1.1  chuck 
    169       1.1  chuck #define LE_T3_BITS \
    170       1.1  chuck     "\20\20BUFF\17UFLO\16RES\15LCOL\14LCAR\13RTRY"
    171       1.1  chuck 
    172       1.1  chuck 
    173       1.1  chuck #define LE_ADDR_LOW_MASK (0xffff)
    174