Home | History | Annotate | Line # | Download | only in include
intr.h revision 1.2
      1 /*	$NetBSD: intr.h,v 1.2 2002/02/28 00:27:38 scw Exp $	*/
      2 
      3 /*-
      4  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Charles M. Hannum.
      9  *
     10  * Redistribution and use in source and binary forms, with or without
     11  * modification, are permitted provided that the following conditions
     12  * are met:
     13  * 1. Redistributions of source code must retain the above copyright
     14  *    notice, this list of conditions and the following disclaimer.
     15  * 2. Redistributions in binary form must reproduce the above copyright
     16  *    notice, this list of conditions and the following disclaimer in the
     17  *    documentation and/or other materials provided with the distribution.
     18  * 3. All advertising materials mentioning features or use of this software
     19  *    must display the following acknowledgement:
     20  *        This product includes software developed by the NetBSD
     21  *        Foundation, Inc. and its contributors.
     22  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  *    contributors may be used to endorse or promote products derived
     24  *    from this software without specific prior written permission.
     25  *
     26  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  * POSSIBILITY OF SUCH DAMAGE.
     37  */
     38 
     39 #ifndef _MVMEPPC_INTR_H_
     40 #define _MVMEPPC_INTR_H_
     41 
     42 /* Interrupt priority `levels'. */
     43 #define	IPL_NONE	9	/* nothing */
     44 #define	IPL_SOFTCLOCK	8	/* software clock interrupt */
     45 #define	IPL_SOFTNET	7	/* software network interrupt */
     46 #define	IPL_BIO		6	/* block I/O */
     47 #define	IPL_NET		5	/* network */
     48 #define	IPL_SOFTSERIAL	4	/* software serial interrupt */
     49 #define	IPL_TTY		3	/* terminal */
     50 #define	IPL_IMP		3	/* memory allocation */
     51 #define	IPL_AUDIO	2	/* audio */
     52 #define	IPL_CLOCK	1	/* clock */
     53 #define	IPL_HIGH	1	/* everything */
     54 #define	IPL_SERIAL	0	/* serial */
     55 #define	NIPL		10
     56 
     57 /* Interrupt sharing types. */
     58 #define	IST_NONE	0	/* none */
     59 #define	IST_PULSE	1	/* pulsed */
     60 #define	IST_EDGE	2	/* edge-triggered */
     61 #define	IST_LEVEL	3	/* level-triggered */
     62 
     63 #ifndef _LOCORE
     64 
     65 /*
     66  * Interrupt handler chains.  intr_establish() inserts a handler into
     67  * the list.  The handler is called with its (single) argument.
     68  */
     69 struct intrhand {
     70 	int	(*ih_fun)(void *);
     71 	void	*ih_arg;
     72 	u_long	ih_count;
     73 	struct	intrhand *ih_next;
     74 	int	ih_level;
     75 	int	ih_irq;
     76 };
     77 
     78 void setsoftclock(void);
     79 void clearsoftclock(void);
     80 int  splsoftclock(void);
     81 void setsoftnet(void);
     82 void clearsoftnet(void);
     83 int  splsoftnet(void);
     84 
     85 void do_pending_int(void);
     86 
     87 void ext_intr(void);
     88 void ext_intr_ivr(void);
     89 
     90 void enable_intr(void);
     91 void disable_intr(void);
     92 
     93 void *intr_establish(int, int, int, int (*)(void *), void *);
     94 void intr_disestablish(void *);
     95 
     96 void softnet(void);
     97 void softserial(void);
     98 int isa_intr(void);
     99 void isa_intr_mask(int);
    100 void isa_intr_clr(int);
    101 void isa_setirqstat(int, int, int);
    102 
    103 static __inline int splraise(int);
    104 static __inline void spllower(int);
    105 static __inline void set_sint(int);
    106 
    107 extern volatile int cpl, ipending, astpending, tickspending;
    108 extern int imen;
    109 extern int imask[];
    110 extern long intrcnt[];
    111 extern unsigned intrcnt2[];
    112 extern struct intrhand *intrhand[];
    113 extern int intrtype[];
    114 extern vaddr_t mvmeppc_intr_reg;
    115 
    116 /*
    117  *  Reorder protection in the following inline functions is
    118  * achieved with the "eieio" instruction which the assembler
    119  * seems to detect and then doesn't move instructions past....
    120  */
    121 static __inline int
    122 splraise(int newcpl)
    123 {
    124 	int oldcpl;
    125 
    126 	__asm__ volatile("sync; eieio\n");	/* don't reorder.... */
    127 	oldcpl = cpl;
    128 	cpl = oldcpl | newcpl;
    129 	__asm__ volatile("sync; eieio\n");	/* reorder protect */
    130 	return(oldcpl);
    131 }
    132 
    133 static __inline void
    134 spllower(int newcpl)
    135 {
    136 
    137 	__asm__ volatile("sync; eieio\n");	/* reorder protect */
    138 	cpl = newcpl;
    139 	if(ipending & ~newcpl)
    140 		do_pending_int();
    141 	__asm__ volatile("sync; eieio\n");	/* reorder protect */
    142 }
    143 
    144 /* Following code should be implemented with lwarx/stwcx to avoid
    145  * the disable/enable. i need to read the manual once more.... */
    146 static __inline void
    147 set_sint(int pending)
    148 {
    149 	int	msrsave;
    150 
    151 	__asm__ ("mfmsr %0" : "=r"(msrsave));
    152 	__asm__ volatile ("mtmsr %0" :: "r"(msrsave & ~PSL_EE));
    153 	ipending |= pending;
    154 	__asm__ volatile ("mtmsr %0" :: "r"(msrsave));
    155 }
    156 
    157 #define	ICU_LEN		32
    158 #define	IRQ_SLAVE	2
    159 #define	LEGAL_IRQ(x)	((x) >= 0 && (x) < ICU_LEN && (x) != IRQ_SLAVE)
    160 
    161 #define	MVMEPPC_INTR_REG	0xbffff000
    162 #define	INTR_VECTOR_REG	0xff0
    163 
    164 #define	SINT_CLOCK	0x20000000
    165 #define	SINT_NET	0x40000000
    166 #define	SINT_SERIAL	0x80000000
    167 #define	SPL_CLOCK	0x00000001
    168 #define	SINT_MASK	(SINT_CLOCK|SINT_NET|SINT_SERIAL)
    169 
    170 #define	CNT_SINT_NET	29
    171 #define	CNT_SINT_CLOCK	30
    172 #define	CNT_SINT_SERIAL	31
    173 #define	CNT_CLOCK	0
    174 
    175 #define splbio()	splraise(imask[IPL_BIO])
    176 #define splnet()	splraise(imask[IPL_NET])
    177 #define spltty()	splraise(imask[IPL_TTY])
    178 #define splclock()	splraise(imask[IPL_CLOCK])
    179 #define splvm()		splraise(imask[IPL_IMP])
    180 #define splaudio()	splraise(imask[IPL_AUDIO])
    181 #define	splserial()	splraise(imask[IPL_SERIAL])
    182 #define splstatclock()	splclock()
    183 #define	spllowersoftclock() spllower(imask[IPL_SOFTCLOCK])
    184 #define	splsoftclock()	splraise(imask[IPL_SOFTCLOCK])
    185 #define	splsoftnet()	splraise(imask[IPL_SOFTNET])
    186 #define	splsoftserial()	splraise(imask[IPL_SOFTSERIAL])
    187 
    188 #define spllpt()	spltty()
    189 
    190 #define	setsoftclock()	set_sint(SINT_CLOCK);
    191 #define	setsoftnet()	set_sint(SINT_NET);
    192 #define	setsoftserial()	set_sint(SINT_SERIAL);
    193 
    194 #define	splhigh()	splraise(imask[IPL_HIGH])
    195 #define	splsched()	splhigh()
    196 #define	spllock()	splhigh()
    197 #define	splx(x)		spllower(x)
    198 #define	spl0()		spllower(0)
    199 
    200 #endif /* !_LOCORE */
    201 
    202 #endif /* !_MVMEPPC_INTR_H_ */
    203