1 1.6 tsutsui /* $NetBSD: dmac_0266.h,v 1.6 2008/05/14 13:29:28 tsutsui Exp $ */ 2 1.1 tsutsui 3 1.1 tsutsui /*- 4 1.6 tsutsui * Copyright (c) 1999 Izumi Tsutsui. All rights reserved. 5 1.1 tsutsui * 6 1.1 tsutsui * Redistribution and use in source and binary forms, with or without 7 1.1 tsutsui * modification, are permitted provided that the following conditions 8 1.1 tsutsui * are met: 9 1.1 tsutsui * 1. Redistributions of source code must retain the above copyright 10 1.1 tsutsui * notice, this list of conditions and the following disclaimer. 11 1.1 tsutsui * 2. Redistributions in binary form must reproduce the above copyright 12 1.1 tsutsui * notice, this list of conditions and the following disclaimer in the 13 1.1 tsutsui * documentation and/or other materials provided with the distribution. 14 1.1 tsutsui * 15 1.1 tsutsui * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16 1.1 tsutsui * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 17 1.1 tsutsui * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 18 1.1 tsutsui * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 19 1.1 tsutsui * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 20 1.1 tsutsui * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 21 1.1 tsutsui * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 22 1.1 tsutsui * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 23 1.6 tsutsui * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 24 1.6 tsutsui * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 25 1.1 tsutsui */ 26 1.1 tsutsui 27 1.1 tsutsui /* DMAC 266 register definition */ 28 1.1 tsutsui 29 1.1 tsutsui struct dma_regs { 30 1.5 tsutsui volatile uint32_t ctl; /* Control Register */ 31 1.1 tsutsui #define DC_CTL_RST 0x04 /* Soft Reset */ 32 1.1 tsutsui #define DC_CTL_MOD 0x02 /* set transfer dir */ 33 1.1 tsutsui #define DC_CTL_ENB 0x01 /* set Enable */ 34 1.1 tsutsui 35 1.5 tsutsui volatile uint32_t stat; /* Status Register */ 36 1.1 tsutsui #define DC_ST_TCZ 0x10 /* Transfer Count Zero */ 37 1.1 tsutsui #define DC_ST_INT 0x08 /* Interrupt */ 38 1.1 tsutsui #define DC_ST_MOD 0x02 /* monitor transfer dir */ 39 1.1 tsutsui #define DC_ST_ENB 0x01 /* monitor Enable */ 40 1.1 tsutsui 41 1.5 tsutsui volatile uint32_t tcnt; /* transfer counter */ 42 1.5 tsutsui volatile uint32_t tag; /* Tag Register */ 43 1.5 tsutsui volatile uint32_t offset; /* Offset Register */ 44 1.5 tsutsui volatile uint32_t mapent; /* Map entry Register */ 45 1.1 tsutsui }; 46 1.1 tsutsui 47 1.4 perry #define DMAC_WAIT __asm volatile ("nop; nop; nop; nop; nop; nop") 48 1.1 tsutsui 49 1.1 tsutsui #define DMAC_SEG_SIZE 0x1000 /* 4kbyte per DMA segment */ 50 1.1 tsutsui #define DMAC_SEG_OFFSET 0x0fff 51 1.1 tsutsui #define DMAC_SEG_SHIFT 12 52