si.c revision 1.1 1 1.1 tsutsui /* $NetBSD: si.c,v 1.1 1999/12/09 14:53:06 tsutsui Exp $ */
2 1.1 tsutsui
3 1.1 tsutsui /*
4 1.1 tsutsui * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.1 tsutsui * All rights reserved.
6 1.1 tsutsui *
7 1.1 tsutsui * This code is derived from software contributed to The NetBSD Foundation
8 1.1 tsutsui * by Adam Glass, David Jones, Gordon W. Ross, and Jens A. Nilsson.
9 1.1 tsutsui *
10 1.1 tsutsui * Redistribution and use in source and binary forms, with or without
11 1.1 tsutsui * modification, are permitted provided that the following conditions
12 1.1 tsutsui * are met:
13 1.1 tsutsui * 1. Redistributions of source code must retain the above copyright
14 1.1 tsutsui * notice, this list of conditions and the following disclaimer.
15 1.1 tsutsui * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 tsutsui * notice, this list of conditions and the following disclaimer in the
17 1.1 tsutsui * documentation and/or other materials provided with the distribution.
18 1.1 tsutsui * 3. All advertising materials mentioning features or use of this software
19 1.1 tsutsui * must display the following acknowledgement:
20 1.1 tsutsui * This product includes software developed by the NetBSD
21 1.1 tsutsui * Foundation, Inc. and its contributors.
22 1.1 tsutsui * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 tsutsui * contributors may be used to endorse or promote products derived
24 1.1 tsutsui * from this software without specific prior written permission.
25 1.1 tsutsui *
26 1.1 tsutsui * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 tsutsui * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 tsutsui * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 tsutsui * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 tsutsui * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 tsutsui * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 tsutsui * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 tsutsui * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 tsutsui * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 tsutsui * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 tsutsui * POSSIBILITY OF SUCH DAMAGE.
37 1.1 tsutsui */
38 1.1 tsutsui
39 1.1 tsutsui /*
40 1.1 tsutsui * This file contains the machine-dependent parts of the Sony CXD1180
41 1.1 tsutsui * controller. The machine-independent parts are in ncr5380sbc.c.
42 1.1 tsutsui * Written by Izumi Tsutsui.
43 1.1 tsutsui *
44 1.1 tsutsui * This code is based on arch/vax/vsa/ncr.c and sun3/dev/si.c
45 1.1 tsutsui */
46 1.1 tsutsui
47 1.1 tsutsui #include <sys/param.h>
48 1.1 tsutsui #include <sys/systm.h>
49 1.1 tsutsui #include <sys/device.h>
50 1.1 tsutsui #include <sys/buf.h>
51 1.1 tsutsui
52 1.1 tsutsui #include <dev/scsipi/scsipi_all.h>
53 1.1 tsutsui #include <dev/scsipi/scsiconf.h>
54 1.1 tsutsui
55 1.1 tsutsui #include <dev/ic/ncr5380reg.h>
56 1.1 tsutsui #include <dev/ic/ncr5380var.h>
57 1.1 tsutsui
58 1.1 tsutsui #include <news68k/dev/hbvar.h>
59 1.1 tsutsui #include <news68k/dev/dmac_0266.h>
60 1.1 tsutsui
61 1.1 tsutsui #define MIN_DMA_LEN 128
62 1.1 tsutsui
63 1.1 tsutsui struct si_dma_handle {
64 1.1 tsutsui int dh_flags;
65 1.1 tsutsui #define SIDH_BUSY 0x01
66 1.1 tsutsui #define SIDH_OUT 0x02
67 1.1 tsutsui caddr_t dh_addr;
68 1.1 tsutsui int dh_len;
69 1.1 tsutsui };
70 1.1 tsutsui
71 1.1 tsutsui struct si_softc {
72 1.1 tsutsui struct ncr5380_softc ncr_sc;
73 1.1 tsutsui int sc_options;
74 1.1 tsutsui volatile struct dma_regs *sc_regs;
75 1.1 tsutsui struct si_dma_handle ncr_dma[SCI_OPENINGS];
76 1.1 tsutsui };
77 1.1 tsutsui
78 1.1 tsutsui void si_attach __P((struct device *, struct device *, void *));
79 1.1 tsutsui int si_match __P((struct device *, struct cfdata *, void *));
80 1.1 tsutsui int si_intr __P((int));
81 1.1 tsutsui
82 1.1 tsutsui void si_dma_alloc __P((struct ncr5380_softc *));
83 1.1 tsutsui void si_dma_free __P((struct ncr5380_softc *));
84 1.1 tsutsui void si_dma_setup __P((struct ncr5380_softc *));
85 1.1 tsutsui void si_dma_start __P((struct ncr5380_softc *));
86 1.1 tsutsui void si_dma_poll __P((struct ncr5380_softc *));
87 1.1 tsutsui void si_dma_eop __P((struct ncr5380_softc *));
88 1.1 tsutsui void si_dma_stop __P((struct ncr5380_softc *));
89 1.1 tsutsui
90 1.1 tsutsui struct scsipi_device si_scsidev = {
91 1.1 tsutsui NULL, /* use default error handler */
92 1.1 tsutsui NULL, /* do not have a start functio */
93 1.1 tsutsui NULL, /* have no async handler */
94 1.1 tsutsui NULL, /* Use default done routine */
95 1.1 tsutsui };
96 1.1 tsutsui
97 1.1 tsutsui struct cfattach si_ca = {
98 1.1 tsutsui sizeof(struct si_softc), si_match, si_attach
99 1.1 tsutsui };
100 1.1 tsutsui
101 1.1 tsutsui /*
102 1.1 tsutsui * Options for disconnect/reselect, DMA, and interrupts.
103 1.1 tsutsui * By default, allow disconnect/reselect on targets 4-6.
104 1.1 tsutsui * Those are normally tapes that really need it enabled.
105 1.1 tsutsui * The options are taken from the config file.
106 1.1 tsutsui */
107 1.1 tsutsui #define SI_NO_DISCONNECT 0x000ff
108 1.1 tsutsui #define SI_NO_PARITY_CHK 0x0ff00
109 1.1 tsutsui #define SI_FORCE_POLLING 0x10000
110 1.1 tsutsui #define SI_DISABLE_DMA 0x20000
111 1.1 tsutsui
112 1.1 tsutsui int si_options = 0x0f;
113 1.1 tsutsui
114 1.1 tsutsui
115 1.1 tsutsui int
116 1.1 tsutsui si_match(parent, cf, aux)
117 1.1 tsutsui struct device *parent;
118 1.1 tsutsui struct cfdata *cf;
119 1.1 tsutsui void *aux;
120 1.1 tsutsui {
121 1.1 tsutsui struct hb_attach_args *ha = aux;
122 1.1 tsutsui int addr;
123 1.1 tsutsui
124 1.1 tsutsui if (strcmp(ha->ha_name, "si"))
125 1.1 tsutsui return 0;
126 1.1 tsutsui
127 1.1 tsutsui switch(cf->cf_unit) {
128 1.1 tsutsui
129 1.1 tsutsui case 0:
130 1.1 tsutsui addr = IIOV(SCSI_BASE); /* XXX hard coded now... */
131 1.1 tsutsui break;
132 1.1 tsutsui default:
133 1.1 tsutsui return 0;
134 1.1 tsutsui }
135 1.1 tsutsui
136 1.1 tsutsui if (badaddr((void *)addr, 1))
137 1.1 tsutsui return 0;
138 1.1 tsutsui
139 1.1 tsutsui return 1;
140 1.1 tsutsui }
141 1.1 tsutsui
142 1.1 tsutsui /*
143 1.1 tsutsui * Card attach function
144 1.1 tsutsui */
145 1.1 tsutsui
146 1.1 tsutsui void
147 1.1 tsutsui si_attach(parent, self, aux)
148 1.1 tsutsui struct device *parent, *self;
149 1.1 tsutsui void *aux;
150 1.1 tsutsui {
151 1.1 tsutsui struct si_softc *sc = (struct si_softc *)self;
152 1.1 tsutsui struct ncr5380_softc *ncr_sc = &sc->ncr_sc;
153 1.1 tsutsui struct cfdata *cf = self->dv_cfdata;
154 1.1 tsutsui /* struct hb_attach_args *ha = aux; */
155 1.1 tsutsui u_char *addr;
156 1.1 tsutsui
157 1.1 tsutsui /* Get options from config flags if specified. */
158 1.1 tsutsui if (cf->cf_flags)
159 1.1 tsutsui sc->sc_options = cf->cf_flags;
160 1.1 tsutsui else
161 1.1 tsutsui sc->sc_options = si_options;
162 1.1 tsutsui
163 1.1 tsutsui printf(": options=0x%x\n", sc->sc_options);
164 1.1 tsutsui
165 1.1 tsutsui ncr_sc->sc_no_disconnect = (sc->sc_options & SI_NO_DISCONNECT);
166 1.1 tsutsui ncr_sc->sc_parity_disable = (sc->sc_options & SI_NO_PARITY_CHK) >> 8;
167 1.1 tsutsui if (sc->sc_options & SI_FORCE_POLLING)
168 1.1 tsutsui ncr_sc->sc_flags |= NCR5380_FORCE_POLLING;
169 1.1 tsutsui
170 1.1 tsutsui ncr_sc->sc_min_dma_len = MIN_DMA_LEN;
171 1.1 tsutsui ncr_sc->sc_dma_alloc = si_dma_alloc;
172 1.1 tsutsui ncr_sc->sc_dma_free = si_dma_free;
173 1.1 tsutsui ncr_sc->sc_dma_poll = si_dma_poll;
174 1.1 tsutsui ncr_sc->sc_dma_setup = si_dma_setup;
175 1.1 tsutsui ncr_sc->sc_dma_start = si_dma_start;
176 1.1 tsutsui ncr_sc->sc_dma_eop = si_dma_eop;
177 1.1 tsutsui ncr_sc->sc_dma_stop = si_dma_stop;
178 1.1 tsutsui
179 1.1 tsutsui if (sc->sc_options & SI_DISABLE_DMA)
180 1.1 tsutsui /* Override this function pointer. */
181 1.1 tsutsui ncr_sc->sc_dma_alloc = NULL;
182 1.1 tsutsui
183 1.1 tsutsui addr = (u_char *)IIOV(SCSI_BASE);
184 1.1 tsutsui ncr_sc->sci_r0 = addr++;
185 1.1 tsutsui ncr_sc->sci_r1 = addr++;
186 1.1 tsutsui ncr_sc->sci_r2 = addr++;
187 1.1 tsutsui ncr_sc->sci_r3 = addr++;
188 1.1 tsutsui ncr_sc->sci_r4 = addr++;
189 1.1 tsutsui ncr_sc->sci_r5 = addr++;
190 1.1 tsutsui ncr_sc->sci_r6 = addr++;
191 1.1 tsutsui ncr_sc->sci_r7 = addr;
192 1.1 tsutsui
193 1.1 tsutsui ncr_sc->sc_pio_in = ncr5380_pio_in;
194 1.1 tsutsui ncr_sc->sc_pio_out = ncr5380_pio_out;
195 1.1 tsutsui
196 1.1 tsutsui ncr_sc->sc_adapter.scsipi_cmd = ncr5380_scsi_cmd;
197 1.1 tsutsui ncr_sc->sc_adapter.scsipi_minphys = minphys;
198 1.1 tsutsui
199 1.1 tsutsui ncr_sc->sc_link.scsipi_scsi.channel = SCSI_CHANNEL_ONLY_ONE;
200 1.1 tsutsui ncr_sc->sc_link.adapter_softc = sc;
201 1.1 tsutsui ncr_sc->sc_link.scsipi_scsi.adapter_target = 7;
202 1.1 tsutsui ncr_sc->sc_link.adapter = &ncr_sc->sc_adapter;
203 1.1 tsutsui ncr_sc->sc_link.device = &si_scsidev;
204 1.1 tsutsui ncr_sc->sc_link.type = BUS_SCSI;
205 1.1 tsutsui
206 1.1 tsutsui /* soft reset DMAC */
207 1.1 tsutsui sc->sc_regs = (void *)IIOV(DMAC_BASE);
208 1.1 tsutsui sc->sc_regs->ctl = DC_CTL_RST;
209 1.1 tsutsui
210 1.1 tsutsui ncr5380_init(ncr_sc);
211 1.1 tsutsui ncr5380_reset_scsibus(ncr_sc);
212 1.1 tsutsui config_found(&(ncr_sc->sc_dev), &(ncr_sc->sc_link), scsiprint);
213 1.1 tsutsui }
214 1.1 tsutsui
215 1.1 tsutsui int
216 1.1 tsutsui si_intr(unit)
217 1.1 tsutsui int unit;
218 1.1 tsutsui {
219 1.1 tsutsui struct si_softc *sc;
220 1.1 tsutsui extern struct cfdriver si_cd;
221 1.1 tsutsui
222 1.1 tsutsui if (unit >= si_cd.cd_ndevs)
223 1.1 tsutsui return 0;
224 1.1 tsutsui
225 1.1 tsutsui sc = si_cd.cd_devs[unit];
226 1.1 tsutsui (void)ncr5380_intr(&sc->ncr_sc);
227 1.1 tsutsui
228 1.1 tsutsui return 0;
229 1.1 tsutsui }
230 1.1 tsutsui
231 1.1 tsutsui /*
232 1.1 tsutsui * DMA routines for news1700 machines
233 1.1 tsutsui */
234 1.1 tsutsui
235 1.1 tsutsui void
236 1.1 tsutsui si_dma_alloc(ncr_sc)
237 1.1 tsutsui struct ncr5380_softc *ncr_sc;
238 1.1 tsutsui {
239 1.1 tsutsui struct si_softc *sc = (struct si_softc *)ncr_sc;
240 1.1 tsutsui struct sci_req *sr = ncr_sc->sc_current;
241 1.1 tsutsui struct scsipi_xfer *xs = sr->sr_xs;
242 1.1 tsutsui struct si_dma_handle *dh;
243 1.1 tsutsui int xlen, i;
244 1.1 tsutsui
245 1.1 tsutsui #ifdef DIAGNOSTIC
246 1.1 tsutsui if (sr->sr_dma_hand != NULL)
247 1.1 tsutsui panic("si_dma_alloc: already have DMA handle");
248 1.1 tsutsui #endif
249 1.1 tsutsui
250 1.1 tsutsui /* Polled transfers shouldn't allocate a DMA handle. */
251 1.1 tsutsui if (sr->sr_flags & SR_IMMED)
252 1.1 tsutsui return;
253 1.1 tsutsui
254 1.1 tsutsui xlen = ncr_sc->sc_datalen;
255 1.1 tsutsui
256 1.1 tsutsui /* Make sure our caller checked sc_min_dma_len. */
257 1.1 tsutsui if (xlen < MIN_DMA_LEN)
258 1.1 tsutsui panic("si_dma_alloc: len=0x%x\n", xlen);
259 1.1 tsutsui
260 1.1 tsutsui /*
261 1.1 tsutsui * Find free DMA handle. Guaranteed to find one since we
262 1.1 tsutsui * have as many DMA handles as the driver has processes.
263 1.1 tsutsui * (instances?)
264 1.1 tsutsui */
265 1.1 tsutsui for (i = 0; i < SCI_OPENINGS; i++) {
266 1.1 tsutsui if ((sc->ncr_dma[i].dh_flags & SIDH_BUSY) == 0)
267 1.1 tsutsui goto found;
268 1.1 tsutsui }
269 1.1 tsutsui panic("si_dma_alloc(): no free DMA handles");
270 1.1 tsutsui found:
271 1.1 tsutsui dh = &sc->ncr_dma[i];
272 1.1 tsutsui dh->dh_flags = SIDH_BUSY;
273 1.1 tsutsui dh->dh_addr = ncr_sc->sc_dataptr;
274 1.1 tsutsui dh->dh_len = xlen;
275 1.1 tsutsui
276 1.1 tsutsui /* Remember dest buffer parameters */
277 1.1 tsutsui if (xs->xs_control & XS_CTL_DATA_OUT)
278 1.1 tsutsui dh->dh_flags |= SIDH_OUT;
279 1.1 tsutsui
280 1.1 tsutsui sr->sr_dma_hand = dh;
281 1.1 tsutsui }
282 1.1 tsutsui
283 1.1 tsutsui void
284 1.1 tsutsui si_dma_free(ncr_sc)
285 1.1 tsutsui struct ncr5380_softc *ncr_sc;
286 1.1 tsutsui {
287 1.1 tsutsui struct sci_req *sr = ncr_sc->sc_current;
288 1.1 tsutsui struct si_dma_handle *dh = sr->sr_dma_hand;
289 1.1 tsutsui
290 1.1 tsutsui if (dh->dh_flags & SIDH_BUSY)
291 1.1 tsutsui dh->dh_flags = 0;
292 1.1 tsutsui else
293 1.1 tsutsui printf("si_dma_free: free'ing unused buffer\n");
294 1.1 tsutsui
295 1.1 tsutsui sr->sr_dma_hand = NULL;
296 1.1 tsutsui }
297 1.1 tsutsui
298 1.1 tsutsui void
299 1.1 tsutsui si_dma_setup(ncr_sc)
300 1.1 tsutsui struct ncr5380_softc *ncr_sc;
301 1.1 tsutsui {
302 1.1 tsutsui /* Do nothing here */
303 1.1 tsutsui }
304 1.1 tsutsui
305 1.1 tsutsui void
306 1.1 tsutsui si_dma_start(ncr_sc)
307 1.1 tsutsui struct ncr5380_softc *ncr_sc;
308 1.1 tsutsui {
309 1.1 tsutsui struct si_softc *sc = (struct si_softc *)ncr_sc;
310 1.1 tsutsui volatile struct dma_regs *dmac = sc->sc_regs;
311 1.1 tsutsui struct sci_req *sr = ncr_sc->sc_current;
312 1.1 tsutsui struct si_dma_handle *dh = sr->sr_dma_hand;
313 1.1 tsutsui u_int addr, offset, rest;
314 1.1 tsutsui long len;
315 1.1 tsutsui int i;
316 1.1 tsutsui
317 1.1 tsutsui /*
318 1.1 tsutsui * Set the news68k-specific registers.
319 1.1 tsutsui */
320 1.1 tsutsui
321 1.1 tsutsui /* reset DMAC */
322 1.1 tsutsui dmac->ctl = DC_CTL_RST;
323 1.1 tsutsui dmac->ctl = 0;
324 1.1 tsutsui
325 1.1 tsutsui addr = (u_int)dh->dh_addr;
326 1.1 tsutsui offset = addr & DMAC_SEG_OFFSET;
327 1.1 tsutsui len = (u_int)dh->dh_len;
328 1.1 tsutsui
329 1.1 tsutsui /* set DMA transfer length and offset of first segment */
330 1.1 tsutsui dmac->tcnt = len;
331 1.1 tsutsui dmac->offset = offset;
332 1.1 tsutsui
333 1.1 tsutsui /* set first DMA segment address */
334 1.1 tsutsui dmac->tag = 0;
335 1.1 tsutsui dmac->mapent = kvtop((caddr_t)addr) >> DMAC_SEG_SHIFT;
336 1.1 tsutsui rest = DMAC_SEG_SIZE - offset;
337 1.1 tsutsui addr += rest;
338 1.1 tsutsui len -= rest;
339 1.1 tsutsui
340 1.1 tsutsui /* set all the rest segments */
341 1.1 tsutsui for (i = 1; len > 0; i++) {
342 1.1 tsutsui dmac->tag = i;
343 1.1 tsutsui dmac->mapent = kvtop((caddr_t)addr) >> DMAC_SEG_SHIFT;
344 1.1 tsutsui len -= DMAC_SEG_SIZE;
345 1.1 tsutsui addr += DMAC_SEG_SIZE;
346 1.1 tsutsui }
347 1.1 tsutsui /* terminate TAG */
348 1.1 tsutsui dmac->tag = 0;
349 1.1 tsutsui
350 1.1 tsutsui /*
351 1.1 tsutsui * Now from the 5380-internal DMA registers.
352 1.1 tsutsui */
353 1.1 tsutsui if (dh->dh_flags & SIDH_OUT) {
354 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_tcmd, PHASE_DATA_OUT);
355 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_icmd, SCI_ICMD_DATA);
356 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_mode, NCR5380_READ(ncr_sc, sci_mode)
357 1.1 tsutsui | SCI_MODE_DMA);
358 1.1 tsutsui
359 1.1 tsutsui /* set Dir */
360 1.1 tsutsui dmac->ctl = 0;
361 1.1 tsutsui
362 1.1 tsutsui /* start DMA */
363 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_dma_send, 0);
364 1.1 tsutsui dmac->ctl = DC_CTL_ENB;
365 1.1 tsutsui } else {
366 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_tcmd, PHASE_DATA_IN);
367 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_icmd, 0);
368 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_mode, NCR5380_READ(ncr_sc, sci_mode)
369 1.1 tsutsui | SCI_MODE_DMA);
370 1.1 tsutsui
371 1.1 tsutsui /* set Dir */
372 1.1 tsutsui dmac->ctl = DC_CTL_MOD;
373 1.1 tsutsui
374 1.1 tsutsui /* start DMA */
375 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_irecv, 0);
376 1.1 tsutsui dmac->ctl = DC_CTL_MOD | DC_CTL_ENB;
377 1.1 tsutsui }
378 1.1 tsutsui ncr_sc->sc_state |= NCR_DOINGDMA;
379 1.1 tsutsui }
380 1.1 tsutsui
381 1.1 tsutsui /*
382 1.1 tsutsui * When?
383 1.1 tsutsui */
384 1.1 tsutsui void
385 1.1 tsutsui si_dma_poll(ncr_sc)
386 1.1 tsutsui struct ncr5380_softc *ncr_sc;
387 1.1 tsutsui {
388 1.1 tsutsui printf("si_dma_poll\n");
389 1.1 tsutsui }
390 1.1 tsutsui
391 1.1 tsutsui /*
392 1.1 tsutsui * news68k (probabry) does not use the EOP signal.
393 1.1 tsutsui */
394 1.1 tsutsui void
395 1.1 tsutsui si_dma_eop(ncr_sc)
396 1.1 tsutsui struct ncr5380_softc *ncr_sc;
397 1.1 tsutsui {
398 1.1 tsutsui printf("si_dma_eop\n");
399 1.1 tsutsui }
400 1.1 tsutsui
401 1.1 tsutsui void
402 1.1 tsutsui si_dma_stop(ncr_sc)
403 1.1 tsutsui struct ncr5380_softc *ncr_sc;
404 1.1 tsutsui {
405 1.1 tsutsui struct si_softc *sc = (struct si_softc *)ncr_sc;
406 1.1 tsutsui volatile struct dma_regs *dmac = sc->sc_regs;
407 1.1 tsutsui struct sci_req *sr = ncr_sc->sc_current;
408 1.1 tsutsui struct si_dma_handle *dh = sr->sr_dma_hand;
409 1.1 tsutsui int resid, ntrans, i;
410 1.1 tsutsui
411 1.1 tsutsui /* check DMAC interrupt status */
412 1.1 tsutsui if ((dmac->stat & DC_ST_INT) == 0) {
413 1.1 tsutsui #ifdef DEBUG
414 1.1 tsutsui printf("si_dma_stop: no DMA interrupt");
415 1.1 tsutsui #endif
416 1.1 tsutsui return; /* XXX */
417 1.1 tsutsui }
418 1.1 tsutsui
419 1.1 tsutsui if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
420 1.1 tsutsui #ifdef DEBUG
421 1.1 tsutsui printf("si_dma_stop: dma not running\n");
422 1.1 tsutsui #endif
423 1.1 tsutsui return;
424 1.1 tsutsui }
425 1.1 tsutsui ncr_sc->sc_state &= ~NCR_DOINGDMA;
426 1.1 tsutsui
427 1.1 tsutsui /* OK, have either phase mis-match or end of DMA. */
428 1.1 tsutsui /* Set an impossible phase to prevent data movement? */
429 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_tcmd, PHASE_INVALID);
430 1.1 tsutsui
431 1.1 tsutsui /* Note that timeout may have set the error flag. */
432 1.1 tsutsui if (ncr_sc->sc_state & NCR_ABORTING)
433 1.1 tsutsui goto out;
434 1.1 tsutsui
435 1.1 tsutsui /*
436 1.1 tsutsui * Sometimes the FIFO buffer isn't drained when the
437 1.1 tsutsui * interrupt is posted. Just loop here and hope that
438 1.1 tsutsui * it will drain soon.
439 1.1 tsutsui */
440 1.1 tsutsui for (i = 0; i < 200000; i++) { /* 2 sec */
441 1.1 tsutsui resid = dmac->tcnt;
442 1.1 tsutsui if (resid == 0)
443 1.1 tsutsui break;
444 1.1 tsutsui DELAY(10);
445 1.1 tsutsui }
446 1.1 tsutsui
447 1.1 tsutsui if (resid)
448 1.1 tsutsui printf("si_dma_stop: resid=0x%x\n", resid);
449 1.1 tsutsui
450 1.1 tsutsui ntrans = dh->dh_len - resid;
451 1.1 tsutsui
452 1.1 tsutsui ncr_sc->sc_dataptr += ntrans;
453 1.1 tsutsui ncr_sc->sc_datalen -= ntrans;
454 1.1 tsutsui
455 1.1 tsutsui if ((dh->dh_flags & SIDH_OUT) == 0) {
456 1.1 tsutsui PCIA();
457 1.1 tsutsui }
458 1.1 tsutsui
459 1.1 tsutsui out:
460 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_mode, NCR5380_READ(ncr_sc, sci_mode) &
461 1.1 tsutsui ~(SCI_MODE_DMA));
462 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_icmd, 0);
463 1.1 tsutsui }
464