si.c revision 1.9 1 1.9 thorpej /* $NetBSD: si.c,v 1.9 2002/10/02 04:40:08 thorpej Exp $ */
2 1.1 tsutsui
3 1.1 tsutsui /*
4 1.1 tsutsui * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.1 tsutsui * All rights reserved.
6 1.1 tsutsui *
7 1.1 tsutsui * This code is derived from software contributed to The NetBSD Foundation
8 1.1 tsutsui * by Adam Glass, David Jones, Gordon W. Ross, and Jens A. Nilsson.
9 1.1 tsutsui *
10 1.1 tsutsui * Redistribution and use in source and binary forms, with or without
11 1.1 tsutsui * modification, are permitted provided that the following conditions
12 1.1 tsutsui * are met:
13 1.1 tsutsui * 1. Redistributions of source code must retain the above copyright
14 1.1 tsutsui * notice, this list of conditions and the following disclaimer.
15 1.1 tsutsui * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 tsutsui * notice, this list of conditions and the following disclaimer in the
17 1.1 tsutsui * documentation and/or other materials provided with the distribution.
18 1.1 tsutsui * 3. All advertising materials mentioning features or use of this software
19 1.1 tsutsui * must display the following acknowledgement:
20 1.1 tsutsui * This product includes software developed by the NetBSD
21 1.1 tsutsui * Foundation, Inc. and its contributors.
22 1.1 tsutsui * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 tsutsui * contributors may be used to endorse or promote products derived
24 1.1 tsutsui * from this software without specific prior written permission.
25 1.1 tsutsui *
26 1.1 tsutsui * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 tsutsui * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 tsutsui * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 tsutsui * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 tsutsui * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 tsutsui * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 tsutsui * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 tsutsui * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 tsutsui * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 tsutsui * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 tsutsui * POSSIBILITY OF SUCH DAMAGE.
37 1.1 tsutsui */
38 1.1 tsutsui
39 1.1 tsutsui /*
40 1.1 tsutsui * This file contains the machine-dependent parts of the Sony CXD1180
41 1.1 tsutsui * controller. The machine-independent parts are in ncr5380sbc.c.
42 1.1 tsutsui * Written by Izumi Tsutsui.
43 1.1 tsutsui *
44 1.1 tsutsui * This code is based on arch/vax/vsa/ncr.c and sun3/dev/si.c
45 1.1 tsutsui */
46 1.1 tsutsui
47 1.1 tsutsui #include <sys/param.h>
48 1.1 tsutsui #include <sys/systm.h>
49 1.1 tsutsui #include <sys/device.h>
50 1.1 tsutsui #include <sys/buf.h>
51 1.2 tsutsui
52 1.2 tsutsui #include <machine/cpu.h>
53 1.1 tsutsui
54 1.1 tsutsui #include <dev/scsipi/scsipi_all.h>
55 1.1 tsutsui #include <dev/scsipi/scsiconf.h>
56 1.1 tsutsui
57 1.1 tsutsui #include <dev/ic/ncr5380reg.h>
58 1.1 tsutsui #include <dev/ic/ncr5380var.h>
59 1.1 tsutsui
60 1.1 tsutsui #include <news68k/dev/hbvar.h>
61 1.1 tsutsui #include <news68k/dev/dmac_0266.h>
62 1.1 tsutsui
63 1.1 tsutsui #define MIN_DMA_LEN 128
64 1.3 tsutsui #define DMAC_BASE 0xe0e80000 /* XXX */
65 1.1 tsutsui
66 1.1 tsutsui struct si_dma_handle {
67 1.1 tsutsui int dh_flags;
68 1.1 tsutsui #define SIDH_BUSY 0x01
69 1.1 tsutsui #define SIDH_OUT 0x02
70 1.1 tsutsui caddr_t dh_addr;
71 1.1 tsutsui int dh_len;
72 1.1 tsutsui };
73 1.1 tsutsui
74 1.1 tsutsui struct si_softc {
75 1.1 tsutsui struct ncr5380_softc ncr_sc;
76 1.1 tsutsui int sc_options;
77 1.1 tsutsui volatile struct dma_regs *sc_regs;
78 1.1 tsutsui struct si_dma_handle ncr_dma[SCI_OPENINGS];
79 1.1 tsutsui };
80 1.1 tsutsui
81 1.1 tsutsui void si_attach __P((struct device *, struct device *, void *));
82 1.1 tsutsui int si_match __P((struct device *, struct cfdata *, void *));
83 1.1 tsutsui int si_intr __P((int));
84 1.1 tsutsui
85 1.1 tsutsui void si_dma_alloc __P((struct ncr5380_softc *));
86 1.1 tsutsui void si_dma_free __P((struct ncr5380_softc *));
87 1.1 tsutsui void si_dma_setup __P((struct ncr5380_softc *));
88 1.1 tsutsui void si_dma_start __P((struct ncr5380_softc *));
89 1.1 tsutsui void si_dma_poll __P((struct ncr5380_softc *));
90 1.1 tsutsui void si_dma_eop __P((struct ncr5380_softc *));
91 1.1 tsutsui void si_dma_stop __P((struct ncr5380_softc *));
92 1.1 tsutsui
93 1.9 thorpej CFATTACH_DECL(si, sizeof(struct si_softc),
94 1.9 thorpej si_match, si_attach, NULL, NULL);
95 1.1 tsutsui
96 1.1 tsutsui /*
97 1.1 tsutsui * Options for disconnect/reselect, DMA, and interrupts.
98 1.1 tsutsui * By default, allow disconnect/reselect on targets 4-6.
99 1.1 tsutsui * Those are normally tapes that really need it enabled.
100 1.1 tsutsui * The options are taken from the config file.
101 1.1 tsutsui */
102 1.1 tsutsui #define SI_NO_DISCONNECT 0x000ff
103 1.1 tsutsui #define SI_NO_PARITY_CHK 0x0ff00
104 1.1 tsutsui #define SI_FORCE_POLLING 0x10000
105 1.1 tsutsui #define SI_DISABLE_DMA 0x20000
106 1.1 tsutsui
107 1.1 tsutsui int si_options = 0x0f;
108 1.1 tsutsui
109 1.1 tsutsui
110 1.1 tsutsui int
111 1.1 tsutsui si_match(parent, cf, aux)
112 1.1 tsutsui struct device *parent;
113 1.1 tsutsui struct cfdata *cf;
114 1.1 tsutsui void *aux;
115 1.1 tsutsui {
116 1.1 tsutsui struct hb_attach_args *ha = aux;
117 1.1 tsutsui int addr;
118 1.1 tsutsui
119 1.1 tsutsui if (strcmp(ha->ha_name, "si"))
120 1.1 tsutsui return 0;
121 1.1 tsutsui
122 1.3 tsutsui addr = IIOV(ha->ha_address);
123 1.1 tsutsui
124 1.1 tsutsui if (badaddr((void *)addr, 1))
125 1.1 tsutsui return 0;
126 1.1 tsutsui
127 1.1 tsutsui return 1;
128 1.1 tsutsui }
129 1.1 tsutsui
130 1.1 tsutsui /*
131 1.1 tsutsui * Card attach function
132 1.1 tsutsui */
133 1.1 tsutsui
134 1.1 tsutsui void
135 1.1 tsutsui si_attach(parent, self, aux)
136 1.1 tsutsui struct device *parent, *self;
137 1.1 tsutsui void *aux;
138 1.1 tsutsui {
139 1.1 tsutsui struct si_softc *sc = (struct si_softc *)self;
140 1.1 tsutsui struct ncr5380_softc *ncr_sc = &sc->ncr_sc;
141 1.1 tsutsui struct cfdata *cf = self->dv_cfdata;
142 1.3 tsutsui struct hb_attach_args *ha = aux;
143 1.1 tsutsui u_char *addr;
144 1.1 tsutsui
145 1.1 tsutsui /* Get options from config flags if specified. */
146 1.1 tsutsui if (cf->cf_flags)
147 1.1 tsutsui sc->sc_options = cf->cf_flags;
148 1.1 tsutsui else
149 1.1 tsutsui sc->sc_options = si_options;
150 1.1 tsutsui
151 1.1 tsutsui printf(": options=0x%x\n", sc->sc_options);
152 1.1 tsutsui
153 1.1 tsutsui ncr_sc->sc_no_disconnect = (sc->sc_options & SI_NO_DISCONNECT);
154 1.1 tsutsui ncr_sc->sc_parity_disable = (sc->sc_options & SI_NO_PARITY_CHK) >> 8;
155 1.1 tsutsui if (sc->sc_options & SI_FORCE_POLLING)
156 1.1 tsutsui ncr_sc->sc_flags |= NCR5380_FORCE_POLLING;
157 1.1 tsutsui
158 1.1 tsutsui ncr_sc->sc_min_dma_len = MIN_DMA_LEN;
159 1.1 tsutsui ncr_sc->sc_dma_alloc = si_dma_alloc;
160 1.1 tsutsui ncr_sc->sc_dma_free = si_dma_free;
161 1.1 tsutsui ncr_sc->sc_dma_poll = si_dma_poll;
162 1.1 tsutsui ncr_sc->sc_dma_setup = si_dma_setup;
163 1.1 tsutsui ncr_sc->sc_dma_start = si_dma_start;
164 1.1 tsutsui ncr_sc->sc_dma_eop = si_dma_eop;
165 1.1 tsutsui ncr_sc->sc_dma_stop = si_dma_stop;
166 1.1 tsutsui
167 1.1 tsutsui if (sc->sc_options & SI_DISABLE_DMA)
168 1.1 tsutsui /* Override this function pointer. */
169 1.1 tsutsui ncr_sc->sc_dma_alloc = NULL;
170 1.1 tsutsui
171 1.3 tsutsui addr = (u_char *)IIOV(ha->ha_address);
172 1.3 tsutsui ncr_sc->sci_r0 = addr + 0;
173 1.3 tsutsui ncr_sc->sci_r1 = addr + 1;
174 1.3 tsutsui ncr_sc->sci_r2 = addr + 2;
175 1.3 tsutsui ncr_sc->sci_r3 = addr + 3;
176 1.3 tsutsui ncr_sc->sci_r4 = addr + 4;
177 1.3 tsutsui ncr_sc->sci_r5 = addr + 5;
178 1.3 tsutsui ncr_sc->sci_r6 = addr + 6;
179 1.3 tsutsui ncr_sc->sci_r7 = addr + 7;
180 1.5 tsutsui
181 1.5 tsutsui ncr_sc->sc_rev = NCR_VARIANT_CXD1180;
182 1.1 tsutsui
183 1.1 tsutsui ncr_sc->sc_pio_in = ncr5380_pio_in;
184 1.1 tsutsui ncr_sc->sc_pio_out = ncr5380_pio_out;
185 1.1 tsutsui
186 1.6 bouyer ncr_sc->sc_adapter.adapt_minphys = minphys;
187 1.6 bouyer ncr_sc->sc_channel.chan_id = 7;
188 1.1 tsutsui
189 1.1 tsutsui /* soft reset DMAC */
190 1.1 tsutsui sc->sc_regs = (void *)IIOV(DMAC_BASE);
191 1.1 tsutsui sc->sc_regs->ctl = DC_CTL_RST;
192 1.1 tsutsui
193 1.4 tsutsui ncr5380_attach(ncr_sc);
194 1.1 tsutsui }
195 1.1 tsutsui
196 1.1 tsutsui int
197 1.1 tsutsui si_intr(unit)
198 1.1 tsutsui int unit;
199 1.1 tsutsui {
200 1.1 tsutsui struct si_softc *sc;
201 1.1 tsutsui extern struct cfdriver si_cd;
202 1.1 tsutsui
203 1.1 tsutsui if (unit >= si_cd.cd_ndevs)
204 1.1 tsutsui return 0;
205 1.1 tsutsui
206 1.1 tsutsui sc = si_cd.cd_devs[unit];
207 1.1 tsutsui (void)ncr5380_intr(&sc->ncr_sc);
208 1.1 tsutsui
209 1.1 tsutsui return 0;
210 1.1 tsutsui }
211 1.1 tsutsui
212 1.1 tsutsui /*
213 1.1 tsutsui * DMA routines for news1700 machines
214 1.1 tsutsui */
215 1.1 tsutsui
216 1.1 tsutsui void
217 1.1 tsutsui si_dma_alloc(ncr_sc)
218 1.1 tsutsui struct ncr5380_softc *ncr_sc;
219 1.1 tsutsui {
220 1.1 tsutsui struct si_softc *sc = (struct si_softc *)ncr_sc;
221 1.1 tsutsui struct sci_req *sr = ncr_sc->sc_current;
222 1.1 tsutsui struct scsipi_xfer *xs = sr->sr_xs;
223 1.1 tsutsui struct si_dma_handle *dh;
224 1.1 tsutsui int xlen, i;
225 1.1 tsutsui
226 1.1 tsutsui #ifdef DIAGNOSTIC
227 1.1 tsutsui if (sr->sr_dma_hand != NULL)
228 1.1 tsutsui panic("si_dma_alloc: already have DMA handle");
229 1.1 tsutsui #endif
230 1.1 tsutsui
231 1.1 tsutsui /* Polled transfers shouldn't allocate a DMA handle. */
232 1.1 tsutsui if (sr->sr_flags & SR_IMMED)
233 1.1 tsutsui return;
234 1.1 tsutsui
235 1.1 tsutsui xlen = ncr_sc->sc_datalen;
236 1.1 tsutsui
237 1.1 tsutsui /* Make sure our caller checked sc_min_dma_len. */
238 1.1 tsutsui if (xlen < MIN_DMA_LEN)
239 1.7 provos panic("si_dma_alloc: len=0x%x", xlen);
240 1.1 tsutsui
241 1.1 tsutsui /*
242 1.1 tsutsui * Find free DMA handle. Guaranteed to find one since we
243 1.1 tsutsui * have as many DMA handles as the driver has processes.
244 1.1 tsutsui * (instances?)
245 1.1 tsutsui */
246 1.1 tsutsui for (i = 0; i < SCI_OPENINGS; i++) {
247 1.1 tsutsui if ((sc->ncr_dma[i].dh_flags & SIDH_BUSY) == 0)
248 1.1 tsutsui goto found;
249 1.1 tsutsui }
250 1.1 tsutsui panic("si_dma_alloc(): no free DMA handles");
251 1.1 tsutsui found:
252 1.1 tsutsui dh = &sc->ncr_dma[i];
253 1.1 tsutsui dh->dh_flags = SIDH_BUSY;
254 1.1 tsutsui dh->dh_addr = ncr_sc->sc_dataptr;
255 1.1 tsutsui dh->dh_len = xlen;
256 1.1 tsutsui
257 1.1 tsutsui /* Remember dest buffer parameters */
258 1.1 tsutsui if (xs->xs_control & XS_CTL_DATA_OUT)
259 1.1 tsutsui dh->dh_flags |= SIDH_OUT;
260 1.1 tsutsui
261 1.1 tsutsui sr->sr_dma_hand = dh;
262 1.1 tsutsui }
263 1.1 tsutsui
264 1.1 tsutsui void
265 1.1 tsutsui si_dma_free(ncr_sc)
266 1.1 tsutsui struct ncr5380_softc *ncr_sc;
267 1.1 tsutsui {
268 1.1 tsutsui struct sci_req *sr = ncr_sc->sc_current;
269 1.1 tsutsui struct si_dma_handle *dh = sr->sr_dma_hand;
270 1.1 tsutsui
271 1.1 tsutsui if (dh->dh_flags & SIDH_BUSY)
272 1.1 tsutsui dh->dh_flags = 0;
273 1.1 tsutsui else
274 1.1 tsutsui printf("si_dma_free: free'ing unused buffer\n");
275 1.1 tsutsui
276 1.1 tsutsui sr->sr_dma_hand = NULL;
277 1.1 tsutsui }
278 1.1 tsutsui
279 1.1 tsutsui void
280 1.1 tsutsui si_dma_setup(ncr_sc)
281 1.1 tsutsui struct ncr5380_softc *ncr_sc;
282 1.1 tsutsui {
283 1.1 tsutsui /* Do nothing here */
284 1.1 tsutsui }
285 1.1 tsutsui
286 1.1 tsutsui void
287 1.1 tsutsui si_dma_start(ncr_sc)
288 1.1 tsutsui struct ncr5380_softc *ncr_sc;
289 1.1 tsutsui {
290 1.1 tsutsui struct si_softc *sc = (struct si_softc *)ncr_sc;
291 1.1 tsutsui volatile struct dma_regs *dmac = sc->sc_regs;
292 1.1 tsutsui struct sci_req *sr = ncr_sc->sc_current;
293 1.1 tsutsui struct si_dma_handle *dh = sr->sr_dma_hand;
294 1.1 tsutsui u_int addr, offset, rest;
295 1.1 tsutsui long len;
296 1.1 tsutsui int i;
297 1.1 tsutsui
298 1.1 tsutsui /*
299 1.1 tsutsui * Set the news68k-specific registers.
300 1.1 tsutsui */
301 1.1 tsutsui
302 1.1 tsutsui /* reset DMAC */
303 1.1 tsutsui dmac->ctl = DC_CTL_RST;
304 1.1 tsutsui dmac->ctl = 0;
305 1.1 tsutsui
306 1.1 tsutsui addr = (u_int)dh->dh_addr;
307 1.1 tsutsui offset = addr & DMAC_SEG_OFFSET;
308 1.1 tsutsui len = (u_int)dh->dh_len;
309 1.1 tsutsui
310 1.1 tsutsui /* set DMA transfer length and offset of first segment */
311 1.1 tsutsui dmac->tcnt = len;
312 1.1 tsutsui dmac->offset = offset;
313 1.1 tsutsui
314 1.1 tsutsui /* set first DMA segment address */
315 1.1 tsutsui dmac->tag = 0;
316 1.1 tsutsui dmac->mapent = kvtop((caddr_t)addr) >> DMAC_SEG_SHIFT;
317 1.1 tsutsui rest = DMAC_SEG_SIZE - offset;
318 1.1 tsutsui addr += rest;
319 1.1 tsutsui len -= rest;
320 1.1 tsutsui
321 1.1 tsutsui /* set all the rest segments */
322 1.1 tsutsui for (i = 1; len > 0; i++) {
323 1.1 tsutsui dmac->tag = i;
324 1.1 tsutsui dmac->mapent = kvtop((caddr_t)addr) >> DMAC_SEG_SHIFT;
325 1.1 tsutsui len -= DMAC_SEG_SIZE;
326 1.1 tsutsui addr += DMAC_SEG_SIZE;
327 1.1 tsutsui }
328 1.1 tsutsui /* terminate TAG */
329 1.1 tsutsui dmac->tag = 0;
330 1.1 tsutsui
331 1.1 tsutsui /*
332 1.1 tsutsui * Now from the 5380-internal DMA registers.
333 1.1 tsutsui */
334 1.1 tsutsui if (dh->dh_flags & SIDH_OUT) {
335 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_tcmd, PHASE_DATA_OUT);
336 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_icmd, SCI_ICMD_DATA);
337 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_mode, NCR5380_READ(ncr_sc, sci_mode)
338 1.1 tsutsui | SCI_MODE_DMA);
339 1.1 tsutsui
340 1.1 tsutsui /* set Dir */
341 1.1 tsutsui dmac->ctl = 0;
342 1.1 tsutsui
343 1.1 tsutsui /* start DMA */
344 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_dma_send, 0);
345 1.1 tsutsui dmac->ctl = DC_CTL_ENB;
346 1.1 tsutsui } else {
347 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_tcmd, PHASE_DATA_IN);
348 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_icmd, 0);
349 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_mode, NCR5380_READ(ncr_sc, sci_mode)
350 1.1 tsutsui | SCI_MODE_DMA);
351 1.1 tsutsui
352 1.1 tsutsui /* set Dir */
353 1.1 tsutsui dmac->ctl = DC_CTL_MOD;
354 1.1 tsutsui
355 1.1 tsutsui /* start DMA */
356 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_irecv, 0);
357 1.1 tsutsui dmac->ctl = DC_CTL_MOD | DC_CTL_ENB;
358 1.1 tsutsui }
359 1.1 tsutsui ncr_sc->sc_state |= NCR_DOINGDMA;
360 1.1 tsutsui }
361 1.1 tsutsui
362 1.1 tsutsui /*
363 1.1 tsutsui * When?
364 1.1 tsutsui */
365 1.1 tsutsui void
366 1.1 tsutsui si_dma_poll(ncr_sc)
367 1.1 tsutsui struct ncr5380_softc *ncr_sc;
368 1.1 tsutsui {
369 1.1 tsutsui printf("si_dma_poll\n");
370 1.1 tsutsui }
371 1.1 tsutsui
372 1.1 tsutsui /*
373 1.1 tsutsui * news68k (probabry) does not use the EOP signal.
374 1.1 tsutsui */
375 1.1 tsutsui void
376 1.1 tsutsui si_dma_eop(ncr_sc)
377 1.1 tsutsui struct ncr5380_softc *ncr_sc;
378 1.1 tsutsui {
379 1.1 tsutsui printf("si_dma_eop\n");
380 1.1 tsutsui }
381 1.1 tsutsui
382 1.1 tsutsui void
383 1.1 tsutsui si_dma_stop(ncr_sc)
384 1.1 tsutsui struct ncr5380_softc *ncr_sc;
385 1.1 tsutsui {
386 1.1 tsutsui struct si_softc *sc = (struct si_softc *)ncr_sc;
387 1.1 tsutsui volatile struct dma_regs *dmac = sc->sc_regs;
388 1.1 tsutsui struct sci_req *sr = ncr_sc->sc_current;
389 1.1 tsutsui struct si_dma_handle *dh = sr->sr_dma_hand;
390 1.1 tsutsui int resid, ntrans, i;
391 1.1 tsutsui
392 1.1 tsutsui /* check DMAC interrupt status */
393 1.1 tsutsui if ((dmac->stat & DC_ST_INT) == 0) {
394 1.1 tsutsui #ifdef DEBUG
395 1.1 tsutsui printf("si_dma_stop: no DMA interrupt");
396 1.1 tsutsui #endif
397 1.1 tsutsui return; /* XXX */
398 1.1 tsutsui }
399 1.1 tsutsui
400 1.1 tsutsui if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
401 1.1 tsutsui #ifdef DEBUG
402 1.1 tsutsui printf("si_dma_stop: dma not running\n");
403 1.1 tsutsui #endif
404 1.1 tsutsui return;
405 1.1 tsutsui }
406 1.1 tsutsui ncr_sc->sc_state &= ~NCR_DOINGDMA;
407 1.1 tsutsui
408 1.1 tsutsui /* OK, have either phase mis-match or end of DMA. */
409 1.1 tsutsui /* Set an impossible phase to prevent data movement? */
410 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_tcmd, PHASE_INVALID);
411 1.1 tsutsui
412 1.1 tsutsui /* Note that timeout may have set the error flag. */
413 1.1 tsutsui if (ncr_sc->sc_state & NCR_ABORTING)
414 1.1 tsutsui goto out;
415 1.1 tsutsui
416 1.1 tsutsui /*
417 1.1 tsutsui * Sometimes the FIFO buffer isn't drained when the
418 1.1 tsutsui * interrupt is posted. Just loop here and hope that
419 1.1 tsutsui * it will drain soon.
420 1.1 tsutsui */
421 1.1 tsutsui for (i = 0; i < 200000; i++) { /* 2 sec */
422 1.1 tsutsui resid = dmac->tcnt;
423 1.1 tsutsui if (resid == 0)
424 1.1 tsutsui break;
425 1.1 tsutsui DELAY(10);
426 1.1 tsutsui }
427 1.1 tsutsui
428 1.1 tsutsui if (resid)
429 1.1 tsutsui printf("si_dma_stop: resid=0x%x\n", resid);
430 1.1 tsutsui
431 1.1 tsutsui ntrans = dh->dh_len - resid;
432 1.1 tsutsui
433 1.1 tsutsui ncr_sc->sc_dataptr += ntrans;
434 1.1 tsutsui ncr_sc->sc_datalen -= ntrans;
435 1.1 tsutsui
436 1.1 tsutsui if ((dh->dh_flags & SIDH_OUT) == 0) {
437 1.1 tsutsui PCIA();
438 1.1 tsutsui }
439 1.1 tsutsui
440 1.1 tsutsui out:
441 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_mode, NCR5380_READ(ncr_sc, sci_mode) &
442 1.1 tsutsui ~(SCI_MODE_DMA));
443 1.1 tsutsui NCR5380_WRITE(ncr_sc, sci_icmd, 0);
444 1.1 tsutsui }
445