spifi.c revision 1.13 1 1.13 tsutsui /* $NetBSD: spifi.c,v 1.13 2005/02/06 02:18:02 tsutsui Exp $ */
2 1.1 tsubai
3 1.1 tsubai /*-
4 1.1 tsubai * Copyright (c) 2000 Tsubai Masanari. All rights reserved.
5 1.1 tsubai *
6 1.1 tsubai * Redistribution and use in source and binary forms, with or without
7 1.1 tsubai * modification, are permitted provided that the following conditions
8 1.1 tsubai * are met:
9 1.1 tsubai * 1. Redistributions of source code must retain the above copyright
10 1.1 tsubai * notice, this list of conditions and the following disclaimer.
11 1.1 tsubai * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 tsubai * notice, this list of conditions and the following disclaimer in the
13 1.1 tsubai * documentation and/or other materials provided with the distribution.
14 1.1 tsubai * 3. The name of the author may not be used to endorse or promote products
15 1.1 tsubai * derived from this software without specific prior written permission.
16 1.1 tsubai *
17 1.1 tsubai * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 1.1 tsubai * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 1.1 tsubai * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 1.1 tsubai * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 1.1 tsubai * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 1.1 tsubai * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 1.1 tsubai * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 1.1 tsubai * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 1.1 tsubai * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26 1.1 tsubai * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 tsubai */
28 1.11 lukem
29 1.11 lukem #include <sys/cdefs.h>
30 1.13 tsutsui __KERNEL_RCSID(0, "$NetBSD: spifi.c,v 1.13 2005/02/06 02:18:02 tsutsui Exp $");
31 1.1 tsubai
32 1.1 tsubai #include <sys/param.h>
33 1.1 tsubai #include <sys/buf.h>
34 1.1 tsubai #include <sys/device.h>
35 1.1 tsubai #include <sys/errno.h>
36 1.1 tsubai #include <sys/kernel.h>
37 1.1 tsubai #include <sys/queue.h>
38 1.1 tsubai #include <sys/systm.h>
39 1.1 tsubai
40 1.1 tsubai #include <uvm/uvm_extern.h>
41 1.1 tsubai
42 1.1 tsubai #include <dev/scsipi/scsi_all.h>
43 1.1 tsubai #include <dev/scsipi/scsi_message.h>
44 1.1 tsubai #include <dev/scsipi/scsipi_all.h>
45 1.1 tsubai #include <dev/scsipi/scsiconf.h>
46 1.1 tsubai
47 1.1 tsubai #include <newsmips/apbus/apbusvar.h>
48 1.1 tsubai #include <newsmips/apbus/spifireg.h>
49 1.1 tsubai #include <newsmips/apbus/dmac3reg.h>
50 1.1 tsubai
51 1.1 tsubai #include <machine/adrsmap.h>
52 1.1 tsubai
53 1.1 tsubai /* #define SPIFI_DEBUG */
54 1.1 tsubai
55 1.1 tsubai #ifdef SPIFI_DEBUG
56 1.1 tsubai # define DPRINTF printf
57 1.1 tsubai #else
58 1.1 tsubai # define DPRINTF while (0) printf
59 1.1 tsubai #endif
60 1.1 tsubai
61 1.1 tsubai struct spifi_scb {
62 1.1 tsubai TAILQ_ENTRY(spifi_scb) chain;
63 1.1 tsubai int flags;
64 1.1 tsubai struct scsipi_xfer *xs;
65 1.12 thorpej struct scsipi_generic cmd;
66 1.1 tsubai int cmdlen;
67 1.1 tsubai int resid;
68 1.1 tsubai vaddr_t daddr;
69 1.1 tsubai u_char target;
70 1.1 tsubai u_char lun;
71 1.1 tsubai u_char lun_targ;
72 1.1 tsubai u_char status;
73 1.1 tsubai };
74 1.1 tsubai /* scb flags */
75 1.1 tsubai #define SPIFI_READ 0x80
76 1.1 tsubai #define SPIFI_DMA 0x01
77 1.1 tsubai
78 1.1 tsubai struct spifi_softc {
79 1.1 tsubai struct device sc_dev;
80 1.2 bouyer struct scsipi_channel sc_channel;
81 1.2 bouyer struct scsipi_adapter sc_adapter;
82 1.1 tsubai
83 1.1 tsubai struct spifi_reg *sc_reg;
84 1.1 tsubai struct spifi_scb *sc_nexus;
85 1.1 tsubai void *sc_dma; /* attached DMA softc */
86 1.1 tsubai int sc_id; /* my SCSI ID */
87 1.1 tsubai int sc_msgout;
88 1.1 tsubai u_char sc_omsg[16];
89 1.1 tsubai struct spifi_scb sc_scb[16];
90 1.1 tsubai TAILQ_HEAD(, spifi_scb) free_scb;
91 1.1 tsubai TAILQ_HEAD(, spifi_scb) ready_scb;
92 1.1 tsubai };
93 1.1 tsubai
94 1.1 tsubai #define SPIFI_SYNC_OFFSET_MAX 7
95 1.1 tsubai
96 1.1 tsubai #define SEND_REJECT 1
97 1.1 tsubai #define SEND_IDENTIFY 2
98 1.1 tsubai #define SEND_SDTR 4
99 1.1 tsubai
100 1.1 tsubai #define SPIFI_DATAOUT 0
101 1.1 tsubai #define SPIFI_DATAIN PRS_IO
102 1.1 tsubai #define SPIFI_COMMAND PRS_CD
103 1.1 tsubai #define SPIFI_STATUS (PRS_CD | PRS_IO)
104 1.1 tsubai #define SPIFI_MSGOUT (PRS_MSG | PRS_CD)
105 1.1 tsubai #define SPIFI_MSGIN (PRS_MSG | PRS_CD | PRS_IO)
106 1.1 tsubai
107 1.1 tsubai int spifi_match(struct device *, struct cfdata *, void *);
108 1.1 tsubai void spifi_attach(struct device *, struct device *, void *);
109 1.1 tsubai
110 1.13 tsutsui void spifi_scsipi_request(struct scsipi_channel *, scsipi_adapter_req_t,
111 1.13 tsutsui void *);
112 1.1 tsubai struct spifi_scb *spifi_get_scb(struct spifi_softc *);
113 1.1 tsubai void spifi_free_scb(struct spifi_softc *, struct spifi_scb *);
114 1.1 tsubai int spifi_poll(struct spifi_softc *);
115 1.1 tsubai void spifi_minphys(struct buf *);
116 1.1 tsubai
117 1.1 tsubai void spifi_sched(struct spifi_softc *);
118 1.1 tsubai int spifi_intr(void *);
119 1.1 tsubai void spifi_pmatch(struct spifi_softc *);
120 1.1 tsubai
121 1.1 tsubai void spifi_select(struct spifi_softc *);
122 1.1 tsubai void spifi_sendmsg(struct spifi_softc *, int);
123 1.1 tsubai void spifi_command(struct spifi_softc *);
124 1.1 tsubai void spifi_data_io(struct spifi_softc *);
125 1.1 tsubai void spifi_status(struct spifi_softc *);
126 1.1 tsubai int spifi_done(struct spifi_softc *);
127 1.1 tsubai void spifi_fifo_drain(struct spifi_softc *);
128 1.1 tsubai void spifi_reset(struct spifi_softc *);
129 1.1 tsubai void spifi_bus_reset(struct spifi_softc *);
130 1.1 tsubai
131 1.1 tsubai static int spifi_read_count(struct spifi_reg *);
132 1.1 tsubai static void spifi_write_count(struct spifi_reg *, int);
133 1.1 tsubai
134 1.1 tsubai #define DMAC3_FASTACCESS(sc) dmac3_misc((sc)->sc_dma, DMAC3_CONF_FASTACCESS)
135 1.1 tsubai #define DMAC3_SLOWACCESS(sc) dmac3_misc((sc)->sc_dma, DMAC3_CONF_SLOWACCESS)
136 1.1 tsubai
137 1.9 thorpej CFATTACH_DECL(spifi, sizeof(struct spifi_softc),
138 1.9 thorpej spifi_match, spifi_attach, NULL, NULL);
139 1.1 tsubai
140 1.1 tsubai int
141 1.13 tsutsui spifi_match(struct device *parent, struct cfdata *cf, void *aux)
142 1.1 tsubai {
143 1.1 tsubai struct apbus_attach_args *apa = aux;
144 1.1 tsubai
145 1.1 tsubai if (strcmp(apa->apa_name, "spifi") == 0)
146 1.1 tsubai return 1;
147 1.1 tsubai
148 1.1 tsubai return 0;
149 1.1 tsubai }
150 1.1 tsubai
151 1.1 tsubai void
152 1.13 tsutsui spifi_attach(struct device *parent, struct device *self, void *aux)
153 1.1 tsubai {
154 1.1 tsubai struct spifi_softc *sc = (void *)self;
155 1.1 tsubai struct apbus_attach_args *apa = aux;
156 1.1 tsubai struct device *dma;
157 1.1 tsubai int intr, i;
158 1.1 tsubai
159 1.1 tsubai /* Initialize scbs. */
160 1.1 tsubai TAILQ_INIT(&sc->free_scb);
161 1.1 tsubai TAILQ_INIT(&sc->ready_scb);
162 1.1 tsubai for (i = 0; i < sizeof(sc->sc_scb)/sizeof(sc->sc_scb[0]); i++)
163 1.1 tsubai TAILQ_INSERT_TAIL(&sc->free_scb, &sc->sc_scb[i], chain);
164 1.1 tsubai
165 1.1 tsubai sc->sc_reg = (struct spifi_reg *)apa->apa_hwbase;
166 1.1 tsubai sc->sc_id = 7; /* XXX */
167 1.1 tsubai
168 1.1 tsubai /* Find my dmac3. */
169 1.1 tsubai dma = dmac3_link(apa->apa_ctlnum);
170 1.1 tsubai if (dma == NULL) {
171 1.1 tsubai printf(": cannot find slave dmac\n");
172 1.1 tsubai return;
173 1.1 tsubai }
174 1.1 tsubai sc->sc_dma = dma;
175 1.1 tsubai
176 1.1 tsubai printf(" slot%d addr 0x%lx", apa->apa_slotno, apa->apa_hwbase);
177 1.1 tsubai printf(": SCSI ID = %d, using %s\n", sc->sc_id, dma->dv_xname);
178 1.1 tsubai
179 1.1 tsubai dmac3_reset(sc->sc_dma);
180 1.1 tsubai
181 1.1 tsubai DMAC3_SLOWACCESS(sc);
182 1.1 tsubai spifi_reset(sc);
183 1.1 tsubai DMAC3_FASTACCESS(sc);
184 1.1 tsubai
185 1.2 bouyer sc->sc_adapter.adapt_dev = &sc->sc_dev;
186 1.2 bouyer sc->sc_adapter.adapt_nchannels = 1;
187 1.2 bouyer sc->sc_adapter.adapt_openings = 7;
188 1.2 bouyer sc->sc_adapter.adapt_max_periph = 1;
189 1.2 bouyer sc->sc_adapter.adapt_ioctl = NULL;
190 1.2 bouyer sc->sc_adapter.adapt_minphys = minphys;
191 1.2 bouyer sc->sc_adapter.adapt_request = spifi_scsipi_request;
192 1.2 bouyer
193 1.2 bouyer memset(&sc->sc_channel, 0, sizeof(sc->sc_channel));
194 1.2 bouyer sc->sc_channel.chan_adapter = &sc->sc_adapter;
195 1.2 bouyer sc->sc_channel.chan_bustype = &scsi_bustype;
196 1.2 bouyer sc->sc_channel.chan_channel = 0;
197 1.2 bouyer sc->sc_channel.chan_ntargets = 8;
198 1.2 bouyer sc->sc_channel.chan_nluns = 8;
199 1.2 bouyer sc->sc_channel.chan_id = sc->sc_id;
200 1.1 tsubai
201 1.1 tsubai if (apa->apa_slotno == 0)
202 1.1 tsubai intr = NEWS5000_INT0_DMAC;
203 1.1 tsubai else
204 1.1 tsubai intr = SLOTTOMASK(apa->apa_slotno);
205 1.1 tsubai apbus_intr_establish(0, intr, 0, spifi_intr, sc, apa->apa_name,
206 1.1 tsubai apa->apa_ctlnum);
207 1.1 tsubai
208 1.2 bouyer config_found(&sc->sc_dev, &sc->sc_channel, scsiprint);
209 1.1 tsubai }
210 1.1 tsubai
211 1.2 bouyer void
212 1.13 tsutsui spifi_scsipi_request(struct scsipi_channel *chan, scsipi_adapter_req_t req,
213 1.13 tsutsui void *arg)
214 1.2 bouyer {
215 1.1 tsubai struct scsipi_xfer *xs;
216 1.2 bouyer struct scsipi_periph *periph;
217 1.2 bouyer struct spifi_softc *sc = (void *)chan->chan_adapter->adapt_dev;
218 1.1 tsubai struct spifi_scb *scb;
219 1.1 tsubai u_int flags;
220 1.1 tsubai int s;
221 1.1 tsubai
222 1.2 bouyer switch (req) {
223 1.2 bouyer case ADAPTER_REQ_RUN_XFER:
224 1.2 bouyer xs = arg;
225 1.2 bouyer periph = xs->xs_periph;
226 1.2 bouyer
227 1.2 bouyer DPRINTF("spifi_scsi_cmd\n");
228 1.2 bouyer
229 1.2 bouyer flags = xs->xs_control;
230 1.2 bouyer
231 1.2 bouyer scb = spifi_get_scb(sc);
232 1.2 bouyer if (scb == NULL) {
233 1.7 provos panic("spifi_scsipi_request: no scb");
234 1.2 bouyer }
235 1.1 tsubai
236 1.2 bouyer scb->xs = xs;
237 1.2 bouyer scb->flags = 0;
238 1.2 bouyer scb->status = 0;
239 1.2 bouyer scb->daddr = (vaddr_t)xs->data;
240 1.2 bouyer scb->resid = xs->datalen;
241 1.13 tsutsui memcpy(&scb->cmd, xs->cmd, xs->cmdlen);
242 1.2 bouyer scb->cmdlen = xs->cmdlen;
243 1.2 bouyer
244 1.2 bouyer scb->target = periph->periph_target;
245 1.2 bouyer scb->lun = periph->periph_lun;
246 1.2 bouyer scb->lun_targ = scb->target | (scb->lun << 3);
247 1.2 bouyer
248 1.2 bouyer if (flags & XS_CTL_DATA_IN)
249 1.2 bouyer scb->flags |= SPIFI_READ;
250 1.2 bouyer
251 1.2 bouyer s = splbio();
252 1.2 bouyer
253 1.2 bouyer TAILQ_INSERT_TAIL(&sc->ready_scb, scb, chain);
254 1.2 bouyer
255 1.2 bouyer if (sc->sc_nexus == NULL) /* IDLE */
256 1.2 bouyer spifi_sched(sc);
257 1.2 bouyer
258 1.2 bouyer splx(s);
259 1.2 bouyer
260 1.2 bouyer if (flags & XS_CTL_POLL) {
261 1.2 bouyer if (spifi_poll(sc)) {
262 1.2 bouyer printf("spifi: timeout\n");
263 1.2 bouyer if (spifi_poll(sc))
264 1.2 bouyer printf("spifi: timeout again\n");
265 1.2 bouyer }
266 1.2 bouyer }
267 1.2 bouyer return;
268 1.2 bouyer case ADAPTER_REQ_GROW_RESOURCES:
269 1.2 bouyer /* XXX Not supported. */
270 1.2 bouyer return;
271 1.2 bouyer case ADAPTER_REQ_SET_XFER_MODE:
272 1.2 bouyer /* XXX Not supported. */
273 1.2 bouyer return;
274 1.1 tsubai }
275 1.1 tsubai }
276 1.1 tsubai
277 1.1 tsubai struct spifi_scb *
278 1.13 tsutsui spifi_get_scb(struct spifi_softc *sc)
279 1.1 tsubai {
280 1.1 tsubai struct spifi_scb *scb;
281 1.1 tsubai int s;
282 1.1 tsubai
283 1.1 tsubai s = splbio();
284 1.1 tsubai scb = sc->free_scb.tqh_first;
285 1.1 tsubai if (scb)
286 1.1 tsubai TAILQ_REMOVE(&sc->free_scb, scb, chain);
287 1.1 tsubai splx(s);
288 1.1 tsubai
289 1.1 tsubai return scb;
290 1.1 tsubai }
291 1.1 tsubai
292 1.1 tsubai void
293 1.13 tsutsui spifi_free_scb(struct spifi_softc *sc, struct spifi_scb *scb)
294 1.1 tsubai {
295 1.1 tsubai int s;
296 1.1 tsubai
297 1.1 tsubai s = splbio();
298 1.1 tsubai TAILQ_INSERT_HEAD(&sc->free_scb, scb, chain);
299 1.1 tsubai splx(s);
300 1.1 tsubai }
301 1.1 tsubai
302 1.1 tsubai int
303 1.13 tsutsui spifi_poll(struct spifi_softc *sc)
304 1.1 tsubai {
305 1.1 tsubai struct spifi_scb *scb = sc->sc_nexus;
306 1.1 tsubai struct scsipi_xfer *xs;
307 1.1 tsubai int count;
308 1.1 tsubai
309 1.1 tsubai printf("spifi_poll: not implemented yet\n");
310 1.1 tsubai delay(10000);
311 1.4 tsubai scb->status = SCSI_OK;
312 1.4 tsubai scb->resid = 0;
313 1.4 tsubai spifi_done(sc);
314 1.1 tsubai return 0;
315 1.1 tsubai
316 1.1 tsubai if (xs == NULL)
317 1.1 tsubai return 0;
318 1.1 tsubai
319 1.1 tsubai xs = scb->xs;
320 1.1 tsubai count = xs->timeout;
321 1.1 tsubai
322 1.1 tsubai while (count > 0) {
323 1.1 tsubai if (dmac3_intr(sc->sc_dma) != 0)
324 1.1 tsubai spifi_intr(sc);
325 1.1 tsubai
326 1.1 tsubai if (xs->xs_status & XS_STS_DONE)
327 1.1 tsubai return 0;
328 1.1 tsubai DELAY(1000);
329 1.1 tsubai count--;
330 1.1 tsubai };
331 1.1 tsubai return 1;
332 1.1 tsubai }
333 1.1 tsubai
334 1.1 tsubai void
335 1.13 tsutsui spifi_minphys(struct buf *bp)
336 1.1 tsubai {
337 1.13 tsutsui
338 1.13 tsutsui if (bp->b_bcount > 64 * 1024)
339 1.13 tsutsui bp->b_bcount = 64 * 1024;
340 1.1 tsubai
341 1.1 tsubai minphys(bp);
342 1.1 tsubai }
343 1.1 tsubai
344 1.1 tsubai void
345 1.13 tsutsui spifi_sched(struct spifi_softc *sc)
346 1.1 tsubai {
347 1.1 tsubai struct spifi_scb *scb;
348 1.1 tsubai
349 1.1 tsubai scb = sc->ready_scb.tqh_first;
350 1.1 tsubai start:
351 1.1 tsubai if (scb == NULL || sc->sc_nexus != NULL)
352 1.1 tsubai return;
353 1.13 tsutsui #if 0
354 1.1 tsubai if (sc->sc_targets[scb->target] & (1 << scb->lun))
355 1.1 tsubai goto next;
356 1.13 tsutsui #endif
357 1.1 tsubai TAILQ_REMOVE(&sc->ready_scb, scb, chain);
358 1.1 tsubai
359 1.1 tsubai #ifdef SPIFI_DEBUG
360 1.1 tsubai {
361 1.1 tsubai int i;
362 1.1 tsubai
363 1.1 tsubai printf("spifi_sched: ID:LUN = %d:%d, ", scb->target, scb->lun);
364 1.1 tsubai printf("cmd = 0x%x", scb->cmd.opcode);
365 1.1 tsubai for (i = 0; i < 5; i++)
366 1.1 tsubai printf(" 0x%x", scb->cmd.bytes[i]);
367 1.1 tsubai printf("\n");
368 1.1 tsubai }
369 1.1 tsubai #endif
370 1.1 tsubai
371 1.1 tsubai DMAC3_SLOWACCESS(sc);
372 1.1 tsubai sc->sc_nexus = scb;
373 1.1 tsubai spifi_select(sc);
374 1.1 tsubai DMAC3_FASTACCESS(sc);
375 1.1 tsubai
376 1.1 tsubai scb = scb->chain.tqe_next;
377 1.1 tsubai goto start;
378 1.1 tsubai }
379 1.1 tsubai
380 1.1 tsubai static inline int
381 1.13 tsutsui spifi_read_count(struct spifi_reg *reg)
382 1.1 tsubai {
383 1.1 tsubai int count;
384 1.1 tsubai
385 1.6 tsutsui count = (reg->count_hi & 0xff) << 16 |
386 1.6 tsutsui (reg->count_mid & 0xff) << 8 |
387 1.1 tsubai (reg->count_low & 0xff);
388 1.1 tsubai return count;
389 1.1 tsubai }
390 1.1 tsubai
391 1.1 tsubai static inline void
392 1.13 tsutsui spifi_write_count(struct spifi_reg *reg, int count)
393 1.1 tsubai {
394 1.13 tsutsui
395 1.1 tsubai reg->count_hi = count >> 16;
396 1.1 tsubai reg->count_mid = count >> 8;
397 1.1 tsubai reg->count_low = count;
398 1.1 tsubai }
399 1.1 tsubai
400 1.1 tsubai
401 1.1 tsubai #ifdef SPIFI_DEBUG
402 1.1 tsubai static char scsi_phase_name[][8] = {
403 1.1 tsubai "DATAOUT", "DATAIN", "COMMAND", "STATUS",
404 1.1 tsubai "", "", "MSGOUT", "MSGIN"
405 1.1 tsubai };
406 1.1 tsubai #endif
407 1.1 tsubai
408 1.1 tsubai int
409 1.13 tsutsui spifi_intr(void *v)
410 1.1 tsubai {
411 1.1 tsubai struct spifi_softc *sc = v;
412 1.1 tsubai struct spifi_reg *reg = sc->sc_reg;
413 1.1 tsubai int intr, state, icond;
414 1.1 tsubai struct spifi_scb *scb;
415 1.1 tsubai struct scsipi_xfer *xs;
416 1.1 tsubai #ifdef SPIFI_DEBUG
417 1.1 tsubai char bitmask[64];
418 1.1 tsubai #endif
419 1.1 tsubai
420 1.1 tsubai switch (dmac3_intr(sc->sc_dma)) {
421 1.1 tsubai case 0:
422 1.10 wiz DPRINTF("spurious DMA intr\n");
423 1.1 tsubai return 0;
424 1.1 tsubai case -1:
425 1.1 tsubai printf("DMAC parity error, data PAD\n");
426 1.1 tsubai
427 1.1 tsubai DMAC3_SLOWACCESS(sc);
428 1.1 tsubai reg->prcmd = PRC_TRPAD;
429 1.1 tsubai DMAC3_FASTACCESS(sc);
430 1.1 tsubai return 1;
431 1.1 tsubai
432 1.1 tsubai default:
433 1.1 tsubai break;
434 1.1 tsubai }
435 1.1 tsubai DMAC3_SLOWACCESS(sc);
436 1.1 tsubai
437 1.1 tsubai intr = reg->intr & 0xff;
438 1.1 tsubai if (intr == 0) {
439 1.1 tsubai DMAC3_FASTACCESS(sc);
440 1.5 wiz DPRINTF("spurious intr (not me)\n");
441 1.1 tsubai return 0;
442 1.1 tsubai }
443 1.1 tsubai
444 1.1 tsubai scb = sc->sc_nexus;
445 1.1 tsubai xs = scb->xs;
446 1.1 tsubai state = reg->spstat;
447 1.1 tsubai icond = reg->icond;
448 1.1 tsubai
449 1.1 tsubai /* clear interrupt */
450 1.1 tsubai reg->intr = ~intr;
451 1.1 tsubai
452 1.1 tsubai #ifdef SPIFI_DEBUG
453 1.1 tsubai bitmask_snprintf(intr, INTR_BITMASK, bitmask, sizeof bitmask);
454 1.1 tsubai printf("spifi_intr intr = 0x%s (%s), ", bitmask,
455 1.1 tsubai scsi_phase_name[(reg->prstat >> 3) & 7]);
456 1.1 tsubai printf("state = 0x%x, icond = 0x%x\n", state, icond);
457 1.1 tsubai #endif
458 1.1 tsubai
459 1.1 tsubai if (intr & INTR_FCOMP) {
460 1.1 tsubai spifi_fifo_drain(sc);
461 1.1 tsubai scb->status = reg->cmbuf[scb->target].status;
462 1.1 tsubai scb->resid = spifi_read_count(reg);
463 1.1 tsubai
464 1.1 tsubai DPRINTF("datalen = %d, resid = %d, status = 0x%x\n",
465 1.1 tsubai xs->datalen, scb->resid, scb->status);
466 1.1 tsubai DPRINTF("msg = 0x%x\n", reg->cmbuf[sc->sc_id].cdb[0]);
467 1.1 tsubai
468 1.1 tsubai DMAC3_FASTACCESS(sc);
469 1.1 tsubai spifi_done(sc);
470 1.1 tsubai return 1;
471 1.1 tsubai }
472 1.1 tsubai if (intr & INTR_DISCON)
473 1.1 tsubai panic("disconnect");
474 1.1 tsubai
475 1.1 tsubai if (intr & INTR_TIMEO) {
476 1.1 tsubai xs->error = XS_SELTIMEOUT;
477 1.1 tsubai DMAC3_FASTACCESS(sc);
478 1.1 tsubai spifi_done(sc);
479 1.1 tsubai return 1;
480 1.1 tsubai }
481 1.1 tsubai if (intr & INTR_BSRQ) {
482 1.1 tsubai if (scb == NULL)
483 1.1 tsubai panic("reconnect?");
484 1.1 tsubai
485 1.1 tsubai if (intr & INTR_PERR) {
486 1.1 tsubai printf("%s: %d:%d parity error\n", sc->sc_dev.dv_xname,
487 1.1 tsubai scb->target, scb->lun);
488 1.1 tsubai
489 1.1 tsubai /* XXX reset */
490 1.1 tsubai xs->error = XS_DRIVER_STUFFUP;
491 1.1 tsubai spifi_done(sc);
492 1.1 tsubai return 1;
493 1.1 tsubai }
494 1.1 tsubai
495 1.1 tsubai if (state >> 4 == SPS_MSGIN && icond == ICOND_NXTREQ)
496 1.1 tsubai panic("spifi_intr: NXTREQ");
497 1.1 tsubai if (reg->fifoctrl & FIFOC_RQOVRN)
498 1.1 tsubai panic("spifi_intr RQOVRN");
499 1.1 tsubai if (icond == ICOND_UXPHASEZ)
500 1.1 tsubai panic("ICOND_UXPHASEZ");
501 1.1 tsubai
502 1.1 tsubai if ((icond & 0x0f) == ICOND_ADATAOFF) {
503 1.1 tsubai spifi_data_io(sc);
504 1.1 tsubai goto done;
505 1.1 tsubai }
506 1.1 tsubai if ((icond & 0xf0) == ICOND_UBF) {
507 1.1 tsubai reg->exstat = reg->exstat & ~EXS_UBF;
508 1.1 tsubai spifi_pmatch(sc);
509 1.1 tsubai goto done;
510 1.1 tsubai }
511 1.1 tsubai
512 1.1 tsubai /*
513 1.1 tsubai * XXX Work around the SPIFI bug that interrupts during
514 1.1 tsubai * XXX dataout phase.
515 1.1 tsubai */
516 1.1 tsubai if (state == ((SPS_DATAOUT << 4) | SPS_INTR) &&
517 1.1 tsubai (reg->prstat & PRS_PHASE) == SPIFI_DATAOUT) {
518 1.1 tsubai reg->prcmd = PRC_DATAOUT;
519 1.1 tsubai goto done;
520 1.1 tsubai }
521 1.1 tsubai if ((reg->prstat & PRS_Z) == 0) {
522 1.1 tsubai spifi_pmatch(sc);
523 1.1 tsubai goto done;
524 1.1 tsubai }
525 1.1 tsubai
526 1.1 tsubai panic("spifi_intr: unknown intr state");
527 1.1 tsubai }
528 1.1 tsubai
529 1.1 tsubai done:
530 1.1 tsubai DMAC3_FASTACCESS(sc);
531 1.1 tsubai return 1;
532 1.1 tsubai }
533 1.1 tsubai
534 1.1 tsubai void
535 1.13 tsutsui spifi_pmatch(struct spifi_softc *sc)
536 1.1 tsubai {
537 1.1 tsubai struct spifi_reg *reg = sc->sc_reg;
538 1.1 tsubai int phase;
539 1.1 tsubai
540 1.1 tsubai phase = (reg->prstat & PRS_PHASE);
541 1.1 tsubai
542 1.1 tsubai #ifdef SPIFI_DEBUG
543 1.1 tsubai printf("spifi_pmatch (%s)\n", scsi_phase_name[phase >> 3]);
544 1.1 tsubai #endif
545 1.1 tsubai
546 1.1 tsubai switch (phase) {
547 1.1 tsubai
548 1.1 tsubai case SPIFI_COMMAND:
549 1.1 tsubai spifi_command(sc);
550 1.1 tsubai break;
551 1.1 tsubai case SPIFI_DATAIN:
552 1.1 tsubai case SPIFI_DATAOUT:
553 1.1 tsubai spifi_data_io(sc);
554 1.1 tsubai break;
555 1.1 tsubai case SPIFI_STATUS:
556 1.1 tsubai spifi_status(sc);
557 1.1 tsubai break;
558 1.1 tsubai
559 1.1 tsubai case SPIFI_MSGIN: /* XXX */
560 1.1 tsubai case SPIFI_MSGOUT: /* XXX */
561 1.1 tsubai default:
562 1.1 tsubai printf("spifi: unknown phase %d\n", phase);
563 1.1 tsubai }
564 1.1 tsubai }
565 1.1 tsubai
566 1.1 tsubai void
567 1.13 tsutsui spifi_select(struct spifi_softc *sc)
568 1.1 tsubai {
569 1.1 tsubai struct spifi_reg *reg = sc->sc_reg;
570 1.1 tsubai struct spifi_scb *scb = sc->sc_nexus;
571 1.1 tsubai int sel;
572 1.1 tsubai
573 1.1 tsubai #if 0
574 1.1 tsubai if (reg->loopdata || reg->intr)
575 1.1 tsubai return;
576 1.1 tsubai #endif
577 1.1 tsubai
578 1.1 tsubai if (scb == NULL) {
579 1.1 tsubai printf("%s: spifi_select: NULL nexus\n", sc->sc_dev.dv_xname);
580 1.1 tsubai return;
581 1.1 tsubai }
582 1.1 tsubai
583 1.1 tsubai reg->exctrl = EXC_IPLOCK;
584 1.1 tsubai
585 1.1 tsubai dmac3_reset(sc->sc_dma);
586 1.1 tsubai sel = scb->target << 4 | SEL_ISTART | SEL_IRESELEN | SEL_WATN;
587 1.1 tsubai spifi_sendmsg(sc, SEND_IDENTIFY);
588 1.1 tsubai reg->select = sel;
589 1.1 tsubai }
590 1.1 tsubai
591 1.1 tsubai void
592 1.13 tsutsui spifi_sendmsg(struct spifi_softc *sc, int msg)
593 1.1 tsubai {
594 1.1 tsubai struct spifi_scb *scb = sc->sc_nexus;
595 1.1 tsubai /* struct mesh_tinfo *ti; */
596 1.1 tsubai int lun, len, i;
597 1.1 tsubai
598 1.1 tsubai int id = sc->sc_id;
599 1.1 tsubai struct spifi_reg *reg = sc->sc_reg;
600 1.1 tsubai
601 1.1 tsubai DPRINTF("spifi_sendmsg: sending");
602 1.1 tsubai sc->sc_msgout = msg;
603 1.1 tsubai len = 0;
604 1.1 tsubai
605 1.1 tsubai if (msg & SEND_REJECT) {
606 1.1 tsubai DPRINTF(" REJECT");
607 1.1 tsubai sc->sc_omsg[len++] = MSG_MESSAGE_REJECT;
608 1.1 tsubai }
609 1.1 tsubai if (msg & SEND_IDENTIFY) {
610 1.1 tsubai DPRINTF(" IDENTIFY");
611 1.2 bouyer lun = scb->xs->xs_periph->periph_lun;
612 1.1 tsubai sc->sc_omsg[len++] = MSG_IDENTIFY(lun, 0);
613 1.1 tsubai }
614 1.1 tsubai if (msg & SEND_SDTR) {
615 1.1 tsubai DPRINTF(" SDTR");
616 1.1 tsubai #if 0
617 1.1 tsubai ti = &sc->sc_tinfo[scb->target];
618 1.1 tsubai sc->sc_omsg[len++] = MSG_EXTENDED;
619 1.1 tsubai sc->sc_omsg[len++] = 3;
620 1.1 tsubai sc->sc_omsg[len++] = MSG_EXT_SDTR;
621 1.1 tsubai sc->sc_omsg[len++] = ti->period;
622 1.1 tsubai sc->sc_omsg[len++] = ti->offset;
623 1.1 tsubai #endif
624 1.1 tsubai }
625 1.1 tsubai DPRINTF("\n");
626 1.1 tsubai
627 1.1 tsubai reg->cmlen = CML_AMSG_EN | len;
628 1.1 tsubai for (i = 0; i < len; i++)
629 1.1 tsubai reg->cmbuf[id].cdb[i] = sc->sc_omsg[i];
630 1.1 tsubai }
631 1.13 tsutsui
632 1.1 tsubai void
633 1.1 tsubai spifi_command(struct spifi_softc *sc)
634 1.1 tsubai {
635 1.1 tsubai struct spifi_scb *scb = sc->sc_nexus;
636 1.1 tsubai struct spifi_reg *reg = sc->sc_reg;
637 1.1 tsubai int len = scb->cmdlen;
638 1.1 tsubai u_char *cmdp = (char *)&scb->cmd;
639 1.1 tsubai int i;
640 1.1 tsubai
641 1.1 tsubai DPRINTF("spifi_command\n");
642 1.1 tsubai
643 1.1 tsubai reg->cmdpage = scb->lun_targ;
644 1.1 tsubai
645 1.1 tsubai if (reg->init_status & IST_ACK) {
646 1.1 tsubai /* Negate ACK. */
647 1.1 tsubai reg->prcmd = PRC_NJMP | PRC_CLRACK | PRC_COMMAND;
648 1.1 tsubai reg->prcmd = PRC_NJMP | PRC_COMMAND;
649 1.1 tsubai }
650 1.1 tsubai
651 1.1 tsubai reg->cmlen = CML_AMSG_EN | len;
652 1.1 tsubai
653 1.1 tsubai for (i = 0; i < len; i++)
654 1.1 tsubai reg->cmbuf[sc->sc_id].cdb[i] = *cmdp++;
655 1.1 tsubai
656 1.1 tsubai reg->prcmd = PRC_COMMAND;
657 1.1 tsubai }
658 1.1 tsubai
659 1.1 tsubai void
660 1.1 tsubai spifi_data_io(struct spifi_softc *sc)
661 1.1 tsubai {
662 1.1 tsubai struct spifi_scb *scb = sc->sc_nexus;
663 1.1 tsubai struct spifi_reg *reg = sc->sc_reg;
664 1.1 tsubai int phase;
665 1.1 tsubai
666 1.1 tsubai DPRINTF("spifi_data_io\n");
667 1.1 tsubai
668 1.1 tsubai phase = reg->prstat & PRS_PHASE;
669 1.1 tsubai dmac3_reset(sc->sc_dma);
670 1.1 tsubai
671 1.1 tsubai spifi_write_count(reg, scb->resid);
672 1.1 tsubai reg->cmlen = CML_AMSG_EN | 1;
673 1.1 tsubai reg->data_xfer = 0;
674 1.1 tsubai
675 1.1 tsubai scb->flags |= SPIFI_DMA;
676 1.1 tsubai if (phase == SPIFI_DATAIN) {
677 1.1 tsubai if (reg->fifoctrl & FIFOC_SSTKACT) {
678 1.1 tsubai /*
679 1.1 tsubai * Clear FIFO and load the contents of synchronous
680 1.1 tsubai * stack into the FIFO.
681 1.1 tsubai */
682 1.1 tsubai reg->fifoctrl = FIFOC_CLREVEN;
683 1.1 tsubai reg->fifoctrl = FIFOC_LOAD;
684 1.1 tsubai }
685 1.1 tsubai reg->autodata = ADATA_IN | scb->lun_targ;
686 1.1 tsubai dmac3_start(sc->sc_dma, scb->daddr, scb->resid, DMAC3_CSR_RECV);
687 1.1 tsubai reg->prcmd = PRC_DATAIN;
688 1.1 tsubai } else {
689 1.1 tsubai reg->fifoctrl = FIFOC_CLREVEN;
690 1.1 tsubai reg->autodata = scb->lun_targ;
691 1.1 tsubai dmac3_start(sc->sc_dma, scb->daddr, scb->resid, DMAC3_CSR_SEND);
692 1.1 tsubai reg->prcmd = PRC_DATAOUT;
693 1.1 tsubai }
694 1.1 tsubai }
695 1.1 tsubai
696 1.1 tsubai void
697 1.1 tsubai spifi_status(struct spifi_softc *sc)
698 1.1 tsubai {
699 1.1 tsubai struct spifi_reg *reg = sc->sc_reg;
700 1.1 tsubai
701 1.1 tsubai DPRINTF("spifi_status\n");
702 1.1 tsubai spifi_fifo_drain(sc);
703 1.1 tsubai reg->cmlen = CML_AMSG_EN | 1;
704 1.1 tsubai reg->prcmd = PRC_STATUS;
705 1.1 tsubai }
706 1.1 tsubai
707 1.1 tsubai int
708 1.13 tsutsui spifi_done(struct spifi_softc *sc)
709 1.1 tsubai {
710 1.1 tsubai struct spifi_scb *scb = sc->sc_nexus;
711 1.1 tsubai struct scsipi_xfer *xs = scb->xs;
712 1.1 tsubai
713 1.1 tsubai DPRINTF("spifi_done\n");
714 1.1 tsubai
715 1.2 bouyer xs->status = scb->status;
716 1.2 bouyer if (xs->status == SCSI_CHECK) {
717 1.1 tsubai DPRINTF("spifi_done: CHECK CONDITION\n");
718 1.2 bouyer if (xs->error == XS_NOERROR)
719 1.2 bouyer xs->error = XS_BUSY;
720 1.2 bouyer }
721 1.1 tsubai
722 1.1 tsubai xs->resid = scb->resid;
723 1.1 tsubai
724 1.1 tsubai scsipi_done(xs);
725 1.1 tsubai spifi_free_scb(sc, scb);
726 1.1 tsubai
727 1.1 tsubai sc->sc_nexus = NULL;
728 1.1 tsubai spifi_sched(sc);
729 1.1 tsubai
730 1.1 tsubai return FALSE;
731 1.1 tsubai }
732 1.1 tsubai
733 1.1 tsubai void
734 1.13 tsutsui spifi_fifo_drain(struct spifi_softc *sc)
735 1.1 tsubai {
736 1.1 tsubai struct spifi_scb *scb = sc->sc_nexus;
737 1.1 tsubai struct spifi_reg *reg = sc->sc_reg;
738 1.1 tsubai int fifoctrl, fifo_count;
739 1.1 tsubai
740 1.1 tsubai DPRINTF("spifi_fifo_drain\n");
741 1.1 tsubai
742 1.1 tsubai if ((scb->flags & SPIFI_READ) == 0)
743 1.1 tsubai return;
744 1.1 tsubai
745 1.1 tsubai fifoctrl = reg->fifoctrl;
746 1.1 tsubai if (fifoctrl & FIFOC_SSTKACT)
747 1.1 tsubai return;
748 1.1 tsubai
749 1.1 tsubai fifo_count = 8 - (fifoctrl & FIFOC_FSLOT);
750 1.1 tsubai if (fifo_count > 0 && (scb->flags & SPIFI_DMA)) {
751 1.1 tsubai /* Flush data still in FIFO. */
752 1.1 tsubai reg->fifoctrl = FIFOC_FLUSH;
753 1.1 tsubai return;
754 1.1 tsubai }
755 1.1 tsubai
756 1.1 tsubai reg->fifoctrl = FIFOC_CLREVEN;
757 1.1 tsubai }
758 1.1 tsubai
759 1.1 tsubai void
760 1.13 tsutsui spifi_reset(struct spifi_softc *sc)
761 1.1 tsubai {
762 1.1 tsubai struct spifi_reg *reg = sc->sc_reg;
763 1.1 tsubai int id = sc->sc_id;
764 1.1 tsubai
765 1.1 tsubai DPRINTF("spifi_reset\n");
766 1.1 tsubai
767 1.1 tsubai reg->auxctrl = AUXCTRL_SRST;
768 1.1 tsubai reg->auxctrl = AUXCTRL_CRST;
769 1.1 tsubai
770 1.1 tsubai dmac3_reset(sc->sc_dma);
771 1.1 tsubai
772 1.1 tsubai reg->auxctrl = AUXCTRL_SRST;
773 1.1 tsubai reg->auxctrl = AUXCTRL_CRST;
774 1.1 tsubai reg->auxctrl = AUXCTRL_DMAEDGE;
775 1.1 tsubai
776 1.1 tsubai /* Mask (only) target mode interrupts. */
777 1.1 tsubai reg->imask = INTR_TGSEL | INTR_COMRECV;
778 1.1 tsubai
779 1.1 tsubai reg->config = CONFIG_DMABURST | CONFIG_PCHKEN | CONFIG_PGENEN | id;
780 1.1 tsubai reg->fastwide = FAST_FASTEN;
781 1.1 tsubai reg->prctrl = 0;
782 1.1 tsubai reg->loopctrl = 0;
783 1.1 tsubai
784 1.1 tsubai /* Enable automatic status input except the initiator. */
785 1.1 tsubai reg->autostat = ~(1 << id);
786 1.1 tsubai
787 1.1 tsubai reg->fifoctrl = FIFOC_CLREVEN;
788 1.1 tsubai spifi_write_count(reg, 0);
789 1.1 tsubai
790 1.1 tsubai /* Flush write buffer. */
791 1.1 tsubai (void)reg->spstat;
792 1.1 tsubai }
793 1.1 tsubai
794 1.1 tsubai void
795 1.13 tsutsui spifi_bus_reset(struct spifi_softc *sc)
796 1.1 tsubai {
797 1.1 tsubai struct spifi_reg *reg = sc->sc_reg;
798 1.1 tsubai
799 1.1 tsubai printf("%s: bus reset\n", sc->sc_dev.dv_xname);
800 1.1 tsubai
801 1.1 tsubai sc->sc_nexus = NULL;
802 1.1 tsubai
803 1.1 tsubai reg->auxctrl = AUXCTRL_SETRST;
804 1.1 tsubai delay(100);
805 1.1 tsubai reg->auxctrl = 0;
806 1.1 tsubai }
807 1.1 tsubai
808 1.1 tsubai #if 0
809 1.1 tsubai static u_char spifi_sync_period[] = {
810 1.1 tsubai /* 0 1 2 3 4 5 6 7 8 9 10 11 */
811 1.1 tsubai 137, 125, 112, 100, 87, 75, 62, 50, 43, 37, 31, 25
812 1.1 tsubai };
813 1.1 tsubai
814 1.1 tsubai void
815 1.13 tsutsui spifi_setsync(struct spifi_softc *sc, struct spifi_tinfo *ti)
816 1.1 tsubai {
817 1.13 tsutsui
818 1.1 tsubai if ((ti->flags & T_SYNCMODE) == 0)
819 1.1 tsubai reg->data_xfer = 0;
820 1.1 tsubai else {
821 1.1 tsubai int period = ti->period;
822 1.1 tsubai int offset = ti->offset;
823 1.1 tsubai int v;
824 1.1 tsubai
825 1.1 tsubai for (v = sizeof(spifi_sync_period) - 1; v >= 0; v--)
826 1.1 tsubai if (spifi_sync_period[v] >= period)
827 1.1 tsubai break;
828 1.1 tsubai if (v == -1)
829 1.1 tsubai reg->data_xfer = 0; /* XXX */
830 1.1 tsubai else
831 1.1 tsubai reg->data_xfer = v << 4 | offset;
832 1.1 tsubai }
833 1.1 tsubai }
834 1.1 tsubai #endif
835