Home | History | Annotate | Line # | Download | only in dev
      1  1.7  tsutsui /*	$NetBSD: screg_1185.h,v 1.7 2008/04/09 15:40:30 tsutsui Exp $	*/
      2  1.1   tsubai /*
      3  1.1   tsubai  * Copyright (c) 1992, 1993
      4  1.1   tsubai  *	The Regents of the University of California.  All rights reserved.
      5  1.1   tsubai  *
      6  1.1   tsubai  * This code is derived from software contributed to Berkeley by
      7  1.1   tsubai  * Sony Corp. and Kazumasa Utashiro of Software Research Associates, Inc.
      8  1.1   tsubai  *
      9  1.1   tsubai  * Redistribution and use in source and binary forms, with or without
     10  1.1   tsubai  * modification, are permitted provided that the following conditions
     11  1.1   tsubai  * are met:
     12  1.1   tsubai  * 1. Redistributions of source code must retain the above copyright
     13  1.1   tsubai  *    notice, this list of conditions and the following disclaimer.
     14  1.1   tsubai  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1   tsubai  *    notice, this list of conditions and the following disclaimer in the
     16  1.1   tsubai  *    documentation and/or other materials provided with the distribution.
     17  1.5      agc  * 3. Neither the name of the University nor the names of its contributors
     18  1.1   tsubai  *    may be used to endorse or promote products derived from this software
     19  1.1   tsubai  *    without specific prior written permission.
     20  1.1   tsubai  *
     21  1.1   tsubai  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     22  1.1   tsubai  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     23  1.1   tsubai  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     24  1.1   tsubai  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     25  1.1   tsubai  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     26  1.1   tsubai  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     27  1.1   tsubai  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     28  1.1   tsubai  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     29  1.1   tsubai  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     30  1.1   tsubai  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     31  1.1   tsubai  * SUCH DAMAGE.
     32  1.1   tsubai  *
     33  1.1   tsubai  * from: $Hdr: screg_1185.h,v 4.300 91/06/09 06:22:14 root Rel41 $ SONY
     34  1.1   tsubai  *
     35  1.1   tsubai  *	@(#)screg_1185.h	8.1 (Berkeley) 6/11/93
     36  1.1   tsubai  */
     37  1.1   tsubai 
     38  1.1   tsubai /*
     39  1.1   tsubai  * Copyright (c) 1989- by SONY Corporation.
     40  1.1   tsubai  */
     41  1.1   tsubai 
     42  1.1   tsubai /*
     43  1.4  tsutsui  *	screg_1185.h	ver 0.0
     44  1.1   tsubai  *		for SCSI I/F Chip CXD1185Q
     45  1.1   tsubai  */
     46  1.1   tsubai 
     47  1.1   tsubai /*
     48  1.1   tsubai  *		SCSI I/F Chip CXD1185Q Register address assignment
     49  1.1   tsubai  */
     50  1.3  thorpej #ifdef __mips__
     51  1.1   tsubai # define	SCSI_BASE	0xbfe00100
     52  1.1   tsubai #else
     53  1.1   tsubai # define	SCSI_BASE	0xe1900000
     54  1.1   tsubai #endif
     55  1.1   tsubai 
     56  1.7  tsutsui #define	sc_statr	*((volatile uint8_t *)(SCSI_BASE + 0x0))
     57  1.7  tsutsui #define	sc_comr		*((volatile uint8_t *)(SCSI_BASE + 0x0))
     58  1.7  tsutsui #define	sc_datr		*((volatile uint8_t *)(SCSI_BASE + 0x1))
     59  1.7  tsutsui #define	sc_intrq1	*((volatile uint8_t *)(SCSI_BASE + 0x2))
     60  1.7  tsutsui #define	sc_intrq2	*((volatile uint8_t *)(SCSI_BASE + 0x3))
     61  1.7  tsutsui #define	sc_envir	*((volatile uint8_t *)(SCSI_BASE + 0x3))
     62  1.7  tsutsui #define	sc_cmonr	*((volatile uint8_t *)(SCSI_BASE + 0x4))
     63  1.7  tsutsui #define	sc_timer	*((volatile uint8_t *)(SCSI_BASE + 0x4))
     64  1.7  tsutsui #define	sc_ffstr	*((volatile uint8_t *)(SCSI_BASE + 0x5))
     65  1.7  tsutsui #define	sc_idenr	*((volatile uint8_t *)(SCSI_BASE + 0x6))
     66  1.7  tsutsui #define	sc_tclow	*((volatile uint8_t *)(SCSI_BASE + 0x7))
     67  1.7  tsutsui #define	sc_tcmid	*((volatile uint8_t *)(SCSI_BASE + 0x8))
     68  1.7  tsutsui #define	sc_tchi		*((volatile uint8_t *)(SCSI_BASE + 0x9))
     69  1.7  tsutsui #define	sc_intok1	*((volatile uint8_t *)(SCSI_BASE + 0xa))
     70  1.7  tsutsui #define	sc_intok2	*((volatile uint8_t *)(SCSI_BASE + 0xb))
     71  1.7  tsutsui #define	sc_moder	*((volatile uint8_t *)(SCSI_BASE + 0xc))
     72  1.7  tsutsui #define	sc_syncr	*((volatile uint8_t *)(SCSI_BASE + 0xd))
     73  1.7  tsutsui #define	sc_busconr	*((volatile uint8_t *)(SCSI_BASE + 0xe))
     74  1.7  tsutsui #define	sc_ioptr	*((volatile uint8_t *)(SCSI_BASE + 0xf))
     75  1.1   tsubai 
     76  1.1   tsubai /*
     77  1.1   tsubai  *		CXD1185Q Register bit assignment
     78  1.1   tsubai  */
     79  1.1   tsubai 
     80  1.1   tsubai /*	sc_statr (status register) bit define
     81  1.1   tsubai */
     82  1.1   tsubai #define	R0_MRST		0x80
     83  1.1   tsubai #define	R0_MDBP		0x40
     84  1.1   tsubai #define	R0_INIT		0x10
     85  1.1   tsubai #define	R0_TARG		8
     86  1.1   tsubai #define	R0_TRBZ		4
     87  1.1   tsubai #define	R0_MIRQ		2
     88  1.1   tsubai #define	R0_CIP		1
     89  1.1   tsubai 
     90  1.1   tsubai /*	sc_comr (command register) bit define
     91  1.1   tsubai */
     92  1.1   tsubai #define	R0_DMA		0x20
     93  1.1   tsubai #define	R0_TRBE		0x10
     94  1.1   tsubai 
     95  1.1   tsubai /*	sc_intrq1 (interrupt request register 1) bit define
     96  1.1   tsubai */
     97  1.1   tsubai #define	R2_STO		0x10
     98  1.1   tsubai #define	R2_RSL		8
     99  1.1   tsubai #define	R2_SWA		4
    100  1.1   tsubai #define	R2_SWOA		2
    101  1.1   tsubai #define	R2_ARBF		1
    102  1.1   tsubai 
    103  1.1   tsubai /*	sc_intrq2 (interrupt request register 2) bit define
    104  1.1   tsubai */
    105  1.1   tsubai #define	R3_FNC		0x80
    106  1.1   tsubai #define	R3_DCNT		0x40
    107  1.1   tsubai #define	R3_SRST		0x20
    108  1.1   tsubai #define	R3_PHC		0x10
    109  1.1   tsubai #define	R3_DATN		8
    110  1.1   tsubai #define	R3_DPE		4
    111  1.1   tsubai #define	R3_SPE		2
    112  1.1   tsubai #define	R3_RMSG		1
    113  1.1   tsubai 
    114  1.1   tsubai /*	sc_envir (environment register) bit define
    115  1.1   tsubai */
    116  1.1   tsubai #define	R3_DIFE		0x80
    117  1.1   tsubai #define	R3_SDPM		0x40
    118  1.1   tsubai #define	R3_DPEN		0x20
    119  1.1   tsubai #define	R3_SIRM		0x10
    120  1.1   tsubai #define	R3_FS_MASK	3
    121  1.1   tsubai 
    122  1.1   tsubai /*	sc_cmonr (scsi control monitor register) bit define
    123  1.1   tsubai */
    124  1.1   tsubai #define	R4_MBSY		0x80
    125  1.1   tsubai #define	R4_MSEL		0x40
    126  1.1   tsubai #define	R4_MMSG		0x20
    127  1.1   tsubai #define	R4_MCD		0x10
    128  1.1   tsubai #define	R4_MIO		8
    129  1.1   tsubai #define	R4_MREQ		4
    130  1.1   tsubai #define	R4_MACK		2
    131  1.1   tsubai #define	R4_MATN		1
    132  1.1   tsubai 
    133  1.1   tsubai /*	sc_ffstr (FIFO status register) bit define
    134  1.1   tsubai */
    135  1.1   tsubai #define	R5_FIE		0x80
    136  1.1   tsubai #define	R5_FIF		0x10
    137  1.1   tsubai #define	R5_FIFOREM	0x1f
    138  1.1   tsubai 
    139  1.1   tsubai /*	sc_idenr (scsi identify register) bit define
    140  1.1   tsubai */
    141  1.1   tsubai #define	R6_OID_MASK	0x07
    142  1.1   tsubai #define	R6_SID_MASK	0xe0
    143  1.1   tsubai #define	R6_TID_MASK	0xe0
    144  1.1   tsubai 
    145  1.1   tsubai /*	sc_intok1 (interrupt enable register 1) bit define
    146  1.1   tsubai */
    147  1.1   tsubai #define	Ra_STO		0x10
    148  1.1   tsubai #define	Ra_RSL		8
    149  1.1   tsubai #define	Ra_SWA		4
    150  1.1   tsubai #define	Ra_SWOA		2
    151  1.1   tsubai #define	Ra_ARBF		1
    152  1.1   tsubai 
    153  1.1   tsubai /*	sc_intok2 (interrupt enable register 2) bit define
    154  1.1   tsubai */
    155  1.1   tsubai #define	Rb_FNC		0x80
    156  1.1   tsubai #define	Rb_DCNT		0x40
    157  1.1   tsubai #define	Rb_SRST		0x20
    158  1.1   tsubai #define	Rb_PHC		0x10
    159  1.1   tsubai #define	Rb_DATN		8
    160  1.1   tsubai #define	Rb_DPE		4
    161  1.1   tsubai #define	Rb_SPE		2
    162  1.1   tsubai #define	Rb_RMSG		1
    163  1.1   tsubai 
    164  1.1   tsubai /*	sc_moder (mode register) bit define
    165  1.1   tsubai */
    166  1.1   tsubai #define	Rc_HDPE		0x80
    167  1.1   tsubai #define	Rc_HSPE		0x40
    168  1.1   tsubai #define	Rc_HATN		0x20
    169  1.1   tsubai #define	Rc_TMSL		0x10
    170  1.1   tsubai #define	Rc_SPHI		8
    171  1.1   tsubai #define	Rc_BDMA		1
    172  1.1   tsubai 
    173  1.1   tsubai /*	sc_syncr (synchronous transfer control register) bit define
    174  1.1   tsubai */
    175  1.1   tsubai #define	Rd_TPD_MASK	0xf0
    176  1.1   tsubai #define	Rd_TOF_MASK	0x0f
    177  1.1   tsubai #define	MIN_TP		62		/* minimum transfer period 4ns * 25 */
    178  1.1   tsubai #define	MAX_OFFSET	15
    179  1.1   tsubai 
    180  1.1   tsubai /*	sc_busconr (scsi bus control register) bit define
    181  1.1   tsubai */
    182  1.1   tsubai #define	Re_ABSY		0x80
    183  1.1   tsubai #define	Re_ASEL		0x40
    184  1.1   tsubai #define	Re_AMSG		0x20
    185  1.1   tsubai #define	Re_ACD		0x10
    186  1.1   tsubai #define	Re_AIO		8
    187  1.1   tsubai #define	Re_AREQ		4
    188  1.1   tsubai #define	Re_AACK		2
    189  1.1   tsubai #define	Re_AATN		1
    190  1.1   tsubai 
    191  1.1   tsubai /*	sc_ioptr (I/O port) bit define
    192  1.1   tsubai */
    193  1.1   tsubai #define	Rf_PCN_MASK	0xf0
    194  1.1   tsubai # define	Rf_PCN3		0x80
    195  1.1   tsubai # define	Rf_PCN2		0x40
    196  1.1   tsubai # define	Rf_PCN1		0x20
    197  1.1   tsubai # define	Rf_PCN0		0x10
    198  1.1   tsubai #define	Rf_PRT_MASK	0x0f
    199  1.1   tsubai # define	Rf_PRT3		8
    200  1.1   tsubai # define	Rf_PRT2		4
    201  1.1   tsubai # define	Rf_PRT1		2
    202  1.1   tsubai # define	Rf_PRT0		1
    203  1.1   tsubai 
    204  1.1   tsubai 
    205  1.1   tsubai /*
    206  1.1   tsubai  *		CXD1185Q commands
    207  1.1   tsubai  */
    208  1.1   tsubai /*	category 0
    209  1.1   tsubai */
    210  1.1   tsubai #define	SCMD_NOP	0x00
    211  1.1   tsubai #define	SCMD_CHIP_RST	0x01
    212  1.1   tsubai #define	SCMD_AST_RST	0x02
    213  1.1   tsubai #define	SCMD_FLSH_FIFO	0x03
    214  1.1   tsubai #define	SCMD_AST_CTRL	0x04
    215  1.1   tsubai #define	SCMD_NGT_CTRL	0x05
    216  1.1   tsubai #define	SCMD_AST_DATA	0x06
    217  1.1   tsubai #define	SCMD_NGT_DATA	0x07
    218  1.1   tsubai 
    219  1.1   tsubai /*	category 1
    220  1.1   tsubai */
    221  1.1   tsubai #define	SCMD_RESEL	0x40
    222  1.1   tsubai #define	SCMD_SEL	0x41
    223  1.1   tsubai #define	SCMD_SEL_ATN	0x42
    224  1.1   tsubai #define	SCMD_ENB_SEL	0x43
    225  1.1   tsubai #define	SCMD_DIS_SEL	0x44
    226  1.1   tsubai 
    227  1.1   tsubai /*	category 2
    228  1.1   tsubai */
    229  1.1   tsubai #define	SCMD_SEND_MES	0x80
    230  1.1   tsubai #define	SCMD_SEND_STAT	0x81
    231  1.1   tsubai #define	SCMD_SEND_DATA	0x82
    232  1.1   tsubai #define	SCMD_DISCONNECT	0x83
    233  1.1   tsubai #define	SCMD_RCV_MOUT	0x84
    234  1.1   tsubai #define	SCMD_RCV_CMD	0x85
    235  1.1   tsubai #define	SCMD_RCV_DATA	0x86
    236  1.1   tsubai 
    237  1.1   tsubai /*	category 3
    238  1.1   tsubai */
    239  1.1   tsubai #define	SCMD_TR_INFO	0xc0
    240  1.1   tsubai #define	SCMD_TR_PAD	0xc1
    241  1.1   tsubai #define	SCMD_NGT_ACK	0xc2
    242  1.1   tsubai #define	SCMD_AST_ATN	0xc3
    243  1.1   tsubai #define	SCMD_NGT_ATN	0xc4
    244  1.1   tsubai 
    245  1.1   tsubai 
    246  1.1   tsubai /*
    247  1.1   tsubai  *		scsi parameter definition
    248  1.1   tsubai  */
    249  1.1   tsubai /* 	SCSI bus ID
    250  1.1   tsubai */
    251  1.1   tsubai #define	SC_OWNID	0x7
    252  1.1   tsubai #define	SC_TG_SHIFT	5
    253  1.1   tsubai 
    254  1.1   tsubai /*	scsi bus phase
    255  1.1   tsubai */
    256  1.1   tsubai #define	SC_PMASK		(R4_MMSG|R4_MCD|R4_MIO)
    257  1.1   tsubai # define	DAT_OUT		0
    258  1.1   tsubai # define	DAT_IN				R4_MIO
    259  1.1   tsubai # define	COM_OUT			 R4_MCD
    260  1.1   tsubai # define	STAT_IN			(R4_MCD|R4_MIO)
    261  1.1   tsubai # define	MES_OUT		(R4_MMSG|R4_MCD)
    262  1.1   tsubai # define	MES_IN		(R4_MMSG|R4_MCD|R4_MIO)
    263  1.1   tsubai 
    264  1.1   tsubai /*	scsi command types define
    265  1.1   tsubai */
    266  1.1   tsubai #define	CMD_TYPEMASK	0xe0
    267  1.1   tsubai # define	CMD_T0		0		/*  6 byte commands */
    268  1.1   tsubai # define	CMD_T1		0x20		/* 10 byte commands */
    269  1.1   tsubai # define	CMD_T5		0xa0		/* 12 byte commands */
    270  1.1   tsubai # define	CMD_T6		0xc0
    271  1.1   tsubai # define	CMD_T7		0xe0
    272  1.1   tsubai 
    273  1.1   tsubai #define MAXNSCSI	1
    274