zs.c revision 1.11 1 1.11 tsubai /* $NetBSD: zs.c,v 1.11 1999/12/26 09:05:39 tsubai Exp $ */
2 1.1 tsubai
3 1.1 tsubai /*-
4 1.1 tsubai * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.1 tsubai * All rights reserved.
6 1.1 tsubai *
7 1.1 tsubai * This code is derived from software contributed to The NetBSD Foundation
8 1.1 tsubai * by Gordon W. Ross.
9 1.1 tsubai *
10 1.1 tsubai * Redistribution and use in source and binary forms, with or without
11 1.1 tsubai * modification, are permitted provided that the following conditions
12 1.1 tsubai * are met:
13 1.1 tsubai * 1. Redistributions of source code must retain the above copyright
14 1.1 tsubai * notice, this list of conditions and the following disclaimer.
15 1.1 tsubai * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 tsubai * notice, this list of conditions and the following disclaimer in the
17 1.1 tsubai * documentation and/or other materials provided with the distribution.
18 1.1 tsubai * 3. All advertising materials mentioning features or use of this software
19 1.1 tsubai * must display the following acknowledgement:
20 1.1 tsubai * This product includes software developed by the NetBSD
21 1.1 tsubai * Foundation, Inc. and its contributors.
22 1.1 tsubai * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 tsubai * contributors may be used to endorse or promote products derived
24 1.1 tsubai * from this software without specific prior written permission.
25 1.1 tsubai *
26 1.1 tsubai * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 tsubai * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 tsubai * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 tsubai * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 tsubai * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 tsubai * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 tsubai * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 tsubai * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 tsubai * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 tsubai * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 tsubai * POSSIBILITY OF SUCH DAMAGE.
37 1.1 tsubai */
38 1.1 tsubai
39 1.1 tsubai /*
40 1.1 tsubai * Zilog Z8530 Dual UART driver (machine-dependent part)
41 1.1 tsubai *
42 1.1 tsubai * Runs two serial lines per chip using slave drivers.
43 1.1 tsubai * Plain tty/async lines use the zs_async slave.
44 1.1 tsubai * Sun keyboard/mouse uses the zs_kbd/zs_ms slaves.
45 1.1 tsubai */
46 1.1 tsubai
47 1.3 tsubai #include "opt_ddb.h"
48 1.3 tsubai
49 1.1 tsubai #include <sys/param.h>
50 1.1 tsubai #include <sys/device.h>
51 1.1 tsubai #include <sys/tty.h>
52 1.10 tsubai #include <sys/systm.h>
53 1.1 tsubai
54 1.10 tsubai #include <machine/adrsmap.h>
55 1.1 tsubai #include <machine/cpu.h>
56 1.1 tsubai #include <machine/z8530var.h>
57 1.1 tsubai
58 1.1 tsubai #include <dev/ic/z8530reg.h>
59 1.1 tsubai
60 1.10 tsubai #define ZS_DELAY() (*zs_delay)()
61 1.1 tsubai
62 1.10 tsubai int zs_print __P((void *, const char *name));
63 1.11 tsubai int zshard __P((void *));
64 1.11 tsubai void zssoft __P((void *));
65 1.10 tsubai int zs_get_speed __P((struct zs_chanstate *));
66 1.10 tsubai void Debugger __P((void));
67 1.10 tsubai void (*zs_delay) __P((void));
68 1.1 tsubai
69 1.11 tsubai extern struct cfdriver zsc_cd;
70 1.11 tsubai
71 1.1 tsubai /*
72 1.1 tsubai * Some warts needed by z8530tty.c -
73 1.1 tsubai * The default parity REALLY needs to be the same as the PROM uses,
74 1.1 tsubai * or you can not see messages done with printf during boot-up...
75 1.1 tsubai */
76 1.1 tsubai int zs_def_cflag = (CREAD | CS8 | HUPCL);
77 1.1 tsubai int zs_major = 1;
78 1.1 tsubai
79 1.10 tsubai int
80 1.1 tsubai zs_print(aux, name)
81 1.1 tsubai void *aux;
82 1.1 tsubai const char *name;
83 1.1 tsubai {
84 1.1 tsubai struct zsc_attach_args *args = aux;
85 1.1 tsubai
86 1.1 tsubai if (name != NULL)
87 1.1 tsubai printf("%s: ", name);
88 1.1 tsubai
89 1.1 tsubai if (args->channel != -1)
90 1.1 tsubai printf(" channel %d", args->channel);
91 1.1 tsubai
92 1.1 tsubai return UNCONF;
93 1.11 tsubai }
94 1.11 tsubai
95 1.11 tsubai static volatile int zssoftpending;
96 1.11 tsubai
97 1.11 tsubai #define setsoftserial() \
98 1.11 tsubai { \
99 1.11 tsubai int s; \
100 1.11 tsubai extern int softisr; \
101 1.11 tsubai \
102 1.11 tsubai s = splhigh(); \
103 1.11 tsubai softisr |= SOFTISR_ZS; \
104 1.11 tsubai splx(s); \
105 1.11 tsubai }
106 1.11 tsubai
107 1.11 tsubai /*
108 1.11 tsubai * Our ZS chips all share a common, autovectored interrupt,
109 1.11 tsubai * so we have to look at all of them on each interrupt.
110 1.11 tsubai */
111 1.11 tsubai int
112 1.11 tsubai zshard(arg)
113 1.11 tsubai void *arg;
114 1.11 tsubai {
115 1.11 tsubai register struct zsc_softc *zsc;
116 1.11 tsubai register int unit, rval, softreq;
117 1.11 tsubai
118 1.11 tsubai rval = softreq = 0;
119 1.11 tsubai for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
120 1.11 tsubai zsc = zsc_cd.cd_devs[unit];
121 1.11 tsubai if (zsc == NULL)
122 1.11 tsubai continue;
123 1.11 tsubai rval |= zsc_intr_hard(zsc);
124 1.11 tsubai softreq |= zsc->zsc_cs[0]->cs_softreq;
125 1.11 tsubai softreq |= zsc->zsc_cs[1]->cs_softreq;
126 1.11 tsubai }
127 1.11 tsubai
128 1.11 tsubai /* We are at splzs here, so no need to lock. */
129 1.11 tsubai if (softreq && (zssoftpending == 0)) {
130 1.11 tsubai zssoftpending = 1;
131 1.11 tsubai setsoftserial();
132 1.11 tsubai }
133 1.11 tsubai
134 1.11 tsubai return rval;
135 1.11 tsubai }
136 1.11 tsubai
137 1.11 tsubai /*
138 1.11 tsubai * Similar scheme as for zshard (look at all of them)
139 1.11 tsubai */
140 1.11 tsubai void
141 1.11 tsubai zssoft(arg)
142 1.11 tsubai void *arg;
143 1.11 tsubai {
144 1.11 tsubai register struct zsc_softc *zsc;
145 1.11 tsubai register int s, unit;
146 1.11 tsubai
147 1.11 tsubai /* This is not the only ISR on this IPL. */
148 1.11 tsubai if (zssoftpending == 0)
149 1.11 tsubai return;
150 1.11 tsubai
151 1.11 tsubai /*
152 1.11 tsubai * The soft intr. bit will be set by zshard only if
153 1.11 tsubai * the variable zssoftpending is zero. The order of
154 1.11 tsubai * these next two statements prevents our clearing
155 1.11 tsubai * the soft intr bit just after zshard has set it.
156 1.11 tsubai */
157 1.11 tsubai /* clearsoftnet(); */
158 1.11 tsubai zssoftpending = 0;
159 1.11 tsubai
160 1.11 tsubai /* Make sure we call the tty layer at spltty. */
161 1.11 tsubai s = spltty();
162 1.11 tsubai for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
163 1.11 tsubai zsc = zsc_cd.cd_devs[unit];
164 1.11 tsubai if (zsc == NULL)
165 1.11 tsubai continue;
166 1.11 tsubai (void)zsc_intr_soft(zsc);
167 1.11 tsubai }
168 1.11 tsubai splx(s);
169 1.1 tsubai }
170 1.1 tsubai
171 1.1 tsubai /*
172 1.1 tsubai * Compute the current baud rate given a ZS channel.
173 1.1 tsubai */
174 1.10 tsubai int
175 1.1 tsubai zs_get_speed(cs)
176 1.1 tsubai struct zs_chanstate *cs;
177 1.1 tsubai {
178 1.1 tsubai int tconst;
179 1.1 tsubai
180 1.1 tsubai tconst = zs_read_reg(cs, 12);
181 1.1 tsubai tconst |= zs_read_reg(cs, 13) << 8;
182 1.1 tsubai return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
183 1.1 tsubai }
184 1.1 tsubai
185 1.1 tsubai /*
186 1.1 tsubai * MD functions for setting the baud rate and control modes.
187 1.1 tsubai */
188 1.1 tsubai int
189 1.1 tsubai zs_set_speed(cs, bps)
190 1.1 tsubai struct zs_chanstate *cs;
191 1.1 tsubai int bps; /* bits per second */
192 1.1 tsubai {
193 1.1 tsubai int tconst, real_bps;
194 1.1 tsubai
195 1.1 tsubai if (bps == 0)
196 1.1 tsubai return (0);
197 1.1 tsubai
198 1.1 tsubai #ifdef DIAGNOSTIC
199 1.1 tsubai if (cs->cs_brg_clk == 0)
200 1.1 tsubai panic("zs_set_speed");
201 1.1 tsubai #endif
202 1.1 tsubai
203 1.1 tsubai tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
204 1.1 tsubai if (tconst < 0)
205 1.1 tsubai return (EINVAL);
206 1.1 tsubai
207 1.1 tsubai /* Convert back to make sure we can do it. */
208 1.1 tsubai real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
209 1.1 tsubai
210 1.1 tsubai /* XXX - Allow some tolerance here? */
211 1.1 tsubai if (real_bps != bps)
212 1.1 tsubai return (EINVAL);
213 1.1 tsubai
214 1.1 tsubai cs->cs_preg[12] = tconst;
215 1.1 tsubai cs->cs_preg[13] = tconst >> 8;
216 1.1 tsubai
217 1.1 tsubai /* Caller will stuff the pending registers. */
218 1.1 tsubai return (0);
219 1.1 tsubai }
220 1.1 tsubai
221 1.1 tsubai int
222 1.1 tsubai zs_set_modes(cs, cflag)
223 1.1 tsubai struct zs_chanstate *cs;
224 1.1 tsubai int cflag; /* bits per second */
225 1.1 tsubai {
226 1.1 tsubai int s;
227 1.1 tsubai
228 1.1 tsubai /*
229 1.1 tsubai * Output hardware flow control on the chip is horrendous:
230 1.1 tsubai * if carrier detect drops, the receiver is disabled, and if
231 1.1 tsubai * CTS drops, the transmitter is stoped IN MID CHARACTER!
232 1.1 tsubai * Therefore, NEVER set the HFC bit, and instead use the
233 1.1 tsubai * status interrupt to detect CTS changes.
234 1.1 tsubai */
235 1.1 tsubai s = splzs();
236 1.7 wrstuden cs->cs_rr0_pps = 0;
237 1.7 wrstuden if ((cflag & (CLOCAL | MDMBUF)) != 0) {
238 1.1 tsubai cs->cs_rr0_dcd = 0;
239 1.7 wrstuden if ((cflag & MDMBUF) == 0)
240 1.7 wrstuden cs->cs_rr0_pps = ZSRR0_DCD;
241 1.7 wrstuden } else
242 1.1 tsubai cs->cs_rr0_dcd = ZSRR0_DCD;
243 1.1 tsubai if ((cflag & CRTSCTS) != 0) {
244 1.1 tsubai cs->cs_wr5_dtr = ZSWR5_DTR;
245 1.1 tsubai cs->cs_wr5_rts = ZSWR5_RTS;
246 1.1 tsubai cs->cs_rr0_cts = ZSRR0_CTS;
247 1.1 tsubai } else if ((cflag & MDMBUF) != 0) {
248 1.1 tsubai cs->cs_wr5_dtr = 0;
249 1.1 tsubai cs->cs_wr5_rts = ZSWR5_DTR;
250 1.1 tsubai cs->cs_rr0_cts = ZSRR0_DCD;
251 1.1 tsubai } else {
252 1.1 tsubai cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
253 1.1 tsubai cs->cs_wr5_rts = 0;
254 1.1 tsubai cs->cs_rr0_cts = 0;
255 1.1 tsubai }
256 1.1 tsubai splx(s);
257 1.1 tsubai
258 1.1 tsubai /* Caller will stuff the pending registers. */
259 1.1 tsubai return (0);
260 1.1 tsubai }
261 1.1 tsubai
262 1.1 tsubai /*
263 1.1 tsubai * Read or write the chip with suitable delays.
264 1.1 tsubai */
265 1.1 tsubai
266 1.1 tsubai u_char
267 1.1 tsubai zs_read_reg(cs, reg)
268 1.1 tsubai struct zs_chanstate *cs;
269 1.1 tsubai u_char reg;
270 1.1 tsubai {
271 1.1 tsubai u_char val;
272 1.1 tsubai
273 1.1 tsubai *cs->cs_reg_csr = reg;
274 1.1 tsubai ZS_DELAY();
275 1.1 tsubai val = *cs->cs_reg_csr;
276 1.1 tsubai ZS_DELAY();
277 1.1 tsubai return val;
278 1.1 tsubai }
279 1.1 tsubai
280 1.1 tsubai void
281 1.1 tsubai zs_write_reg(cs, reg, val)
282 1.1 tsubai struct zs_chanstate *cs;
283 1.1 tsubai u_char reg, val;
284 1.1 tsubai {
285 1.1 tsubai *cs->cs_reg_csr = reg;
286 1.1 tsubai ZS_DELAY();
287 1.1 tsubai *cs->cs_reg_csr = val;
288 1.1 tsubai ZS_DELAY();
289 1.1 tsubai }
290 1.1 tsubai
291 1.1 tsubai u_char zs_read_csr(cs)
292 1.1 tsubai struct zs_chanstate *cs;
293 1.1 tsubai {
294 1.1 tsubai register u_char val;
295 1.1 tsubai
296 1.1 tsubai val = *cs->cs_reg_csr;
297 1.1 tsubai ZS_DELAY();
298 1.1 tsubai return val;
299 1.1 tsubai }
300 1.1 tsubai
301 1.1 tsubai void zs_write_csr(cs, val)
302 1.1 tsubai struct zs_chanstate *cs;
303 1.1 tsubai u_char val;
304 1.1 tsubai {
305 1.1 tsubai *cs->cs_reg_csr = val;
306 1.1 tsubai ZS_DELAY();
307 1.1 tsubai }
308 1.1 tsubai
309 1.1 tsubai u_char zs_read_data(cs)
310 1.1 tsubai struct zs_chanstate *cs;
311 1.1 tsubai {
312 1.1 tsubai register u_char val;
313 1.1 tsubai
314 1.1 tsubai val = *cs->cs_reg_data;
315 1.1 tsubai ZS_DELAY();
316 1.1 tsubai return val;
317 1.1 tsubai }
318 1.1 tsubai
319 1.1 tsubai void zs_write_data(cs, val)
320 1.1 tsubai struct zs_chanstate *cs;
321 1.1 tsubai u_char val;
322 1.1 tsubai {
323 1.1 tsubai *cs->cs_reg_data = val;
324 1.1 tsubai ZS_DELAY();
325 1.1 tsubai }
326 1.1 tsubai
327 1.1 tsubai void
328 1.1 tsubai zs_abort(cs)
329 1.1 tsubai struct zs_chanstate *cs;
330 1.1 tsubai {
331 1.3 tsubai #ifdef DDB
332 1.2 tsubai Debugger();
333 1.3 tsubai #endif
334 1.1 tsubai }
335