zs.c revision 1.2 1 1.2 tsubai /* $NetBSD: zs.c,v 1.2 1998/06/05 14:19:22 tsubai Exp $ */
2 1.1 tsubai
3 1.1 tsubai /*-
4 1.1 tsubai * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.1 tsubai * All rights reserved.
6 1.1 tsubai *
7 1.1 tsubai * This code is derived from software contributed to The NetBSD Foundation
8 1.1 tsubai * by Gordon W. Ross.
9 1.1 tsubai *
10 1.1 tsubai * Redistribution and use in source and binary forms, with or without
11 1.1 tsubai * modification, are permitted provided that the following conditions
12 1.1 tsubai * are met:
13 1.1 tsubai * 1. Redistributions of source code must retain the above copyright
14 1.1 tsubai * notice, this list of conditions and the following disclaimer.
15 1.1 tsubai * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 tsubai * notice, this list of conditions and the following disclaimer in the
17 1.1 tsubai * documentation and/or other materials provided with the distribution.
18 1.1 tsubai * 3. All advertising materials mentioning features or use of this software
19 1.1 tsubai * must display the following acknowledgement:
20 1.1 tsubai * This product includes software developed by the NetBSD
21 1.1 tsubai * Foundation, Inc. and its contributors.
22 1.1 tsubai * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 tsubai * contributors may be used to endorse or promote products derived
24 1.1 tsubai * from this software without specific prior written permission.
25 1.1 tsubai *
26 1.1 tsubai * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 tsubai * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 tsubai * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 tsubai * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 tsubai * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 tsubai * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 tsubai * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 tsubai * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 tsubai * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 tsubai * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 tsubai * POSSIBILITY OF SUCH DAMAGE.
37 1.1 tsubai */
38 1.1 tsubai
39 1.1 tsubai /*
40 1.1 tsubai * Zilog Z8530 Dual UART driver (machine-dependent part)
41 1.1 tsubai *
42 1.1 tsubai * Runs two serial lines per chip using slave drivers.
43 1.1 tsubai * Plain tty/async lines use the zs_async slave.
44 1.1 tsubai * Sun keyboard/mouse uses the zs_kbd/zs_ms slaves.
45 1.1 tsubai */
46 1.1 tsubai
47 1.1 tsubai #include <sys/param.h>
48 1.1 tsubai #include <sys/systm.h>
49 1.1 tsubai #include <sys/conf.h>
50 1.1 tsubai #include <sys/device.h>
51 1.1 tsubai #include <sys/file.h>
52 1.1 tsubai #include <sys/ioctl.h>
53 1.1 tsubai #include <sys/kernel.h>
54 1.1 tsubai #include <sys/proc.h>
55 1.1 tsubai #include <sys/tty.h>
56 1.1 tsubai #include <sys/time.h>
57 1.1 tsubai #include <sys/syslog.h>
58 1.1 tsubai
59 1.1 tsubai #include <machine/autoconf.h>
60 1.1 tsubai #include <machine/cpu.h>
61 1.1 tsubai #include <machine/adrsmap.h>
62 1.1 tsubai #include <machine/z8530var.h>
63 1.1 tsubai
64 1.1 tsubai #include <dev/cons.h>
65 1.1 tsubai #include <dev/ic/z8530reg.h>
66 1.1 tsubai
67 1.1 tsubai #include "zsc.h" /* NZSC */
68 1.1 tsubai #define NZS NZSC
69 1.1 tsubai
70 1.1 tsubai /* Make life easier for the initialized arrays here. */
71 1.1 tsubai #if NZS < 2
72 1.1 tsubai #undef NZS
73 1.1 tsubai #define NZS 2
74 1.1 tsubai #endif
75 1.1 tsubai
76 1.1 tsubai extern void Debugger __P((void));
77 1.1 tsubai
78 1.1 tsubai /*
79 1.1 tsubai * Some warts needed by z8530tty.c -
80 1.1 tsubai * The default parity REALLY needs to be the same as the PROM uses,
81 1.1 tsubai * or you can not see messages done with printf during boot-up...
82 1.1 tsubai */
83 1.1 tsubai int zs_def_cflag = (CREAD | CS8 | HUPCL);
84 1.1 tsubai int zs_major = 1;
85 1.1 tsubai
86 1.1 tsubai /*
87 1.1 tsubai * The news3400 provides a 4.9152 MHz clock to the ZS chips.
88 1.1 tsubai */
89 1.2 tsubai #define PCLK1 (9600 * 512) /* PCLK pin input clock rate */
90 1.2 tsubai #define PCLK2 (7200 * 512)
91 1.1 tsubai
92 1.1 tsubai /*
93 1.1 tsubai * Define interrupt levels.
94 1.1 tsubai */
95 1.1 tsubai #define ZSHARD_PRI 64
96 1.1 tsubai
97 1.1 tsubai #define ZS_DELAY() delay(2)
98 1.1 tsubai
99 1.1 tsubai /* The layout of this is hardware-dependent (padding, order). */
100 1.1 tsubai struct zschan {
101 1.1 tsubai volatile u_char zc_csr; /* ctrl,status, and indirect access */
102 1.1 tsubai volatile u_char zc_data; /* data */
103 1.1 tsubai };
104 1.1 tsubai struct zsdevice {
105 1.1 tsubai /* Yes, they are backwards. */
106 1.1 tsubai struct zschan zs_chan_b;
107 1.1 tsubai struct zschan zs_chan_a;
108 1.1 tsubai };
109 1.1 tsubai
110 1.2 tsubai static struct zsdevice *zsaddr[NZS];
111 1.1 tsubai
112 1.1 tsubai /* Flags from cninit() */
113 1.1 tsubai static int zs_hwflags[NZS][2];
114 1.1 tsubai
115 1.2 tsubai /* Default speed for all channels */
116 1.2 tsubai static int zs_defspeed = 9600;
117 1.1 tsubai
118 1.1 tsubai static u_char zs_init_reg[16] = {
119 1.1 tsubai 0, /* 0: CMD (reset, etc.) */
120 1.1 tsubai 0, /* 1: No interrupts yet. */
121 1.1 tsubai ZSHARD_PRI, /* IVECT */
122 1.1 tsubai ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
123 1.1 tsubai ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
124 1.1 tsubai ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
125 1.1 tsubai 0, /* 6: TXSYNC/SYNCLO */
126 1.1 tsubai 0, /* 7: RXSYNC/SYNCHI */
127 1.1 tsubai 0, /* 8: alias for data port */
128 1.1 tsubai ZSWR9_MASTER_IE,
129 1.1 tsubai 0, /*10: Misc. TX/RX control bits */
130 1.1 tsubai ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
131 1.1 tsubai 14, /*12: BAUDLO (default=9600) */
132 1.1 tsubai 0, /*13: BAUDHI (default=9600) */
133 1.1 tsubai ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
134 1.1 tsubai ZSWR15_BREAK_IE | ZSWR15_DCD_IE,
135 1.1 tsubai };
136 1.1 tsubai
137 1.1 tsubai
138 1.1 tsubai struct zschan *
139 1.1 tsubai zs_get_chan_addr(zs_unit, channel)
140 1.1 tsubai int zs_unit, channel;
141 1.1 tsubai {
142 1.1 tsubai struct zsdevice *addr;
143 1.1 tsubai struct zschan *zc;
144 1.1 tsubai
145 1.1 tsubai if (zs_unit >= NZS)
146 1.1 tsubai return NULL;
147 1.1 tsubai addr = zsaddr[zs_unit];
148 1.1 tsubai if (addr == NULL)
149 1.1 tsubai return NULL;
150 1.1 tsubai if (channel == 0) {
151 1.1 tsubai zc = &addr->zs_chan_a;
152 1.1 tsubai } else {
153 1.1 tsubai zc = &addr->zs_chan_b;
154 1.1 tsubai }
155 1.1 tsubai return (zc);
156 1.1 tsubai }
157 1.1 tsubai
158 1.1 tsubai
159 1.1 tsubai /****************************************************************
160 1.1 tsubai * Autoconfig
161 1.1 tsubai ****************************************************************/
162 1.1 tsubai
163 1.1 tsubai /* Definition of the driver for autoconfig. */
164 1.1 tsubai static int zs_match __P((struct device *, struct cfdata *, void *));
165 1.1 tsubai static void zs_attach __P((struct device *, struct device *, void *));
166 1.1 tsubai static int zs_print __P((void *, const char *name));
167 1.1 tsubai
168 1.1 tsubai struct cfattach zsc_ca = {
169 1.1 tsubai sizeof(struct zsc_softc), zs_match, zs_attach
170 1.1 tsubai };
171 1.1 tsubai
172 1.1 tsubai extern struct cfdriver zsc_cd;
173 1.1 tsubai
174 1.1 tsubai static void zshard __P((void *));
175 1.1 tsubai static void zssoft __P((void *));
176 1.1 tsubai static int zs_get_speed __P((struct zs_chanstate *));
177 1.1 tsubai
178 1.1 tsubai
179 1.1 tsubai /*
180 1.1 tsubai * Is the zs chip present?
181 1.1 tsubai */
182 1.1 tsubai static int
183 1.1 tsubai zs_match(parent, cf, aux)
184 1.1 tsubai struct device *parent;
185 1.1 tsubai struct cfdata *cf;
186 1.1 tsubai void *aux;
187 1.1 tsubai {
188 1.1 tsubai struct confargs *ca = aux;
189 1.1 tsubai int unit = cf->cf_unit;
190 1.1 tsubai void *va;
191 1.1 tsubai
192 1.1 tsubai if (strcmp(ca->ca_name, "zsc"))
193 1.1 tsubai return 0;
194 1.1 tsubai
195 1.1 tsubai va = zsaddr[unit];
196 1.1 tsubai if (va == NULL)
197 1.2 tsubai va = zsaddr[unit] = (void *)cf->cf_addr;
198 1.1 tsubai
199 1.1 tsubai /* This returns -1 on a fault (bus error). */
200 1.1 tsubai if (badaddr(va, 1))
201 1.1 tsubai return 0;
202 1.1 tsubai
203 1.1 tsubai return 1;
204 1.1 tsubai }
205 1.1 tsubai
206 1.1 tsubai /*
207 1.1 tsubai * Attach a found zs.
208 1.1 tsubai *
209 1.1 tsubai * Match slave number to zs unit number, so that misconfiguration will
210 1.1 tsubai * not set up the keyboard as ttya, etc.
211 1.1 tsubai */
212 1.1 tsubai static void
213 1.1 tsubai zs_attach(parent, self, aux)
214 1.1 tsubai struct device *parent;
215 1.1 tsubai struct device *self;
216 1.1 tsubai void *aux;
217 1.1 tsubai {
218 1.1 tsubai struct zsc_softc *zsc = (void *) self;
219 1.1 tsubai /* struct confargs *ca = aux; */
220 1.1 tsubai struct zsc_attach_args zsc_args;
221 1.1 tsubai volatile struct zschan *zc;
222 1.1 tsubai struct zs_chanstate *cs;
223 1.1 tsubai int s, zs_unit, channel;
224 1.1 tsubai static int didintr;
225 1.1 tsubai
226 1.1 tsubai zs_unit = zsc->zsc_dev.dv_unit;
227 1.1 tsubai
228 1.1 tsubai printf("\n");
229 1.1 tsubai
230 1.1 tsubai /*
231 1.1 tsubai * Initialize software state for each channel.
232 1.1 tsubai */
233 1.1 tsubai for (channel = 0; channel < 2; channel++) {
234 1.1 tsubai zsc_args.channel = channel;
235 1.1 tsubai zsc_args.hwflags = zs_hwflags[zs_unit][channel];
236 1.1 tsubai cs = &zsc->zsc_cs_store[channel];
237 1.1 tsubai zsc->zsc_cs[channel] = cs;
238 1.1 tsubai
239 1.1 tsubai cs->cs_channel = channel;
240 1.1 tsubai cs->cs_private = NULL;
241 1.1 tsubai cs->cs_ops = &zsops_null;
242 1.2 tsubai if (zs_unit == 0)
243 1.2 tsubai cs->cs_brg_clk = PCLK1 / 16;
244 1.2 tsubai else
245 1.2 tsubai cs->cs_brg_clk = PCLK2 / 16;
246 1.1 tsubai
247 1.1 tsubai zc = zs_get_chan_addr(zs_unit, channel);
248 1.1 tsubai cs->cs_reg_csr = &zc->zc_csr;
249 1.1 tsubai cs->cs_reg_data = &zc->zc_data;
250 1.1 tsubai
251 1.1 tsubai bcopy(zs_init_reg, cs->cs_creg, 16);
252 1.1 tsubai bcopy(zs_init_reg, cs->cs_preg, 16);
253 1.1 tsubai
254 1.1 tsubai /* XXX: Get these from the EEPROM instead? */
255 1.1 tsubai /* XXX: See the mvme167 code. Better. */
256 1.1 tsubai if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE)
257 1.1 tsubai cs->cs_defspeed = zs_get_speed(cs);
258 1.1 tsubai else
259 1.2 tsubai cs->cs_defspeed = zs_defspeed;
260 1.1 tsubai cs->cs_defcflag = zs_def_cflag;
261 1.1 tsubai
262 1.1 tsubai /* Make these correspond to cs_defcflag (-crtscts) */
263 1.1 tsubai cs->cs_rr0_dcd = ZSRR0_DCD;
264 1.1 tsubai cs->cs_rr0_cts = 0;
265 1.1 tsubai cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
266 1.1 tsubai cs->cs_wr5_rts = 0;
267 1.1 tsubai
268 1.1 tsubai /*
269 1.1 tsubai * Clear the master interrupt enable.
270 1.1 tsubai * The INTENA is common to both channels,
271 1.1 tsubai * so just do it on the A channel.
272 1.1 tsubai */
273 1.1 tsubai if (channel == 0) {
274 1.1 tsubai zs_write_reg(cs, 9, 0);
275 1.1 tsubai }
276 1.1 tsubai
277 1.1 tsubai /*
278 1.1 tsubai * Look for a child driver for this channel.
279 1.1 tsubai * The child attach will setup the hardware.
280 1.1 tsubai */
281 1.1 tsubai if (!config_found(self, (void *)&zsc_args, zs_print)) {
282 1.1 tsubai /* No sub-driver. Just reset it. */
283 1.1 tsubai u_char reset = (channel == 0) ?
284 1.1 tsubai ZSWR9_A_RESET : ZSWR9_B_RESET;
285 1.1 tsubai s = splhigh();
286 1.1 tsubai zs_write_reg(cs, 9, reset);
287 1.1 tsubai splx(s);
288 1.1 tsubai }
289 1.1 tsubai }
290 1.1 tsubai
291 1.1 tsubai /*
292 1.1 tsubai * Now safe to install interrupt handlers. Note the arguments
293 1.1 tsubai * to the interrupt handlers aren't used. Note, we only do this
294 1.1 tsubai * once since both SCCs interrupt at the same level and vector.
295 1.1 tsubai */
296 1.1 tsubai if (!didintr) {
297 1.1 tsubai didintr = 1;
298 1.1 tsubai #if 0
299 1.1 tsubai isr_add_autovect(zssoft, NULL, ZSSOFT_PRI);
300 1.1 tsubai isr_add_autovect(zshard, NULL, ca->ca_intpri);
301 1.1 tsubai #endif
302 1.1 tsubai }
303 1.1 tsubai /* XXX; evcnt_attach() ? */
304 1.1 tsubai
305 1.1 tsubai /*
306 1.1 tsubai * Set the master interrupt enable and interrupt vector.
307 1.1 tsubai * (common to both channels, do it on A)
308 1.1 tsubai */
309 1.1 tsubai cs = zsc->zsc_cs[0];
310 1.1 tsubai s = splhigh();
311 1.1 tsubai /* interrupt vector */
312 1.1 tsubai zs_write_reg(cs, 2, zs_init_reg[2]);
313 1.1 tsubai /* master interrupt control (enable) */
314 1.1 tsubai zs_write_reg(cs, 9, zs_init_reg[9]);
315 1.1 tsubai splx(s);
316 1.1 tsubai }
317 1.1 tsubai
318 1.1 tsubai static int
319 1.1 tsubai zs_print(aux, name)
320 1.1 tsubai void *aux;
321 1.1 tsubai const char *name;
322 1.1 tsubai {
323 1.1 tsubai struct zsc_attach_args *args = aux;
324 1.1 tsubai
325 1.1 tsubai if (name != NULL)
326 1.1 tsubai printf("%s: ", name);
327 1.1 tsubai
328 1.1 tsubai if (args->channel != -1)
329 1.1 tsubai printf(" channel %d", args->channel);
330 1.1 tsubai
331 1.1 tsubai return UNCONF;
332 1.1 tsubai }
333 1.1 tsubai
334 1.1 tsubai static volatile int zssoftpending;
335 1.1 tsubai
336 1.1 tsubai /*
337 1.1 tsubai * Our ZS chips all share a common, autovectored interrupt,
338 1.1 tsubai * so we have to look at all of them on each interrupt.
339 1.1 tsubai */
340 1.1 tsubai static void
341 1.1 tsubai zshard(arg)
342 1.1 tsubai void *arg;
343 1.1 tsubai {
344 1.1 tsubai register struct zsc_softc *zsc;
345 1.1 tsubai register int unit, rval, softreq;
346 1.1 tsubai
347 1.1 tsubai rval = softreq = 0;
348 1.1 tsubai for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
349 1.1 tsubai zsc = zsc_cd.cd_devs[unit];
350 1.1 tsubai if (zsc == NULL)
351 1.1 tsubai continue;
352 1.1 tsubai rval |= zsc_intr_hard(zsc);
353 1.1 tsubai softreq |= zsc->zsc_cs[0]->cs_softreq;
354 1.1 tsubai softreq |= zsc->zsc_cs[1]->cs_softreq;
355 1.1 tsubai }
356 1.1 tsubai
357 1.1 tsubai /* We are at splzs here, so no need to lock. */
358 1.1 tsubai if (softreq && (zssoftpending == 0)) {
359 1.1 tsubai zssoftpending = 1;
360 1.2 tsubai zssoft(arg); /*isr_soft_request(ZSSOFT_PRI);*/
361 1.1 tsubai }
362 1.1 tsubai return;
363 1.1 tsubai }
364 1.1 tsubai
365 1.1 tsubai /*
366 1.1 tsubai * Similar scheme as for zshard (look at all of them)
367 1.1 tsubai */
368 1.1 tsubai static void
369 1.1 tsubai zssoft(arg)
370 1.1 tsubai void *arg;
371 1.1 tsubai {
372 1.1 tsubai register struct zsc_softc *zsc;
373 1.1 tsubai register int s, unit;
374 1.1 tsubai
375 1.1 tsubai /* This is not the only ISR on this IPL. */
376 1.1 tsubai if (zssoftpending == 0)
377 1.1 tsubai return;
378 1.1 tsubai
379 1.1 tsubai /*
380 1.1 tsubai * The soft intr. bit will be set by zshard only if
381 1.1 tsubai * the variable zssoftpending is zero. The order of
382 1.1 tsubai * these next two statements prevents our clearing
383 1.1 tsubai * the soft intr bit just after zshard has set it.
384 1.1 tsubai */
385 1.1 tsubai /*isr_soft_clear(ZSSOFT_PRI);*/
386 1.1 tsubai /*zssoftpending = 0;*/
387 1.1 tsubai
388 1.1 tsubai /* Make sure we call the tty layer at spltty. */
389 1.1 tsubai s = spltty();
390 1.1 tsubai for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
391 1.1 tsubai zsc = zsc_cd.cd_devs[unit];
392 1.1 tsubai if (zsc == NULL)
393 1.1 tsubai continue;
394 1.1 tsubai (void) zsc_intr_soft(zsc);
395 1.1 tsubai }
396 1.1 tsubai splx(s);
397 1.1 tsubai zssoftpending = 0;
398 1.1 tsubai return;
399 1.1 tsubai }
400 1.1 tsubai
401 1.1 tsubai
402 1.1 tsubai /*
403 1.1 tsubai * Compute the current baud rate given a ZS channel.
404 1.1 tsubai */
405 1.1 tsubai static int
406 1.1 tsubai zs_get_speed(cs)
407 1.1 tsubai struct zs_chanstate *cs;
408 1.1 tsubai {
409 1.1 tsubai int tconst;
410 1.1 tsubai
411 1.1 tsubai tconst = zs_read_reg(cs, 12);
412 1.1 tsubai tconst |= zs_read_reg(cs, 13) << 8;
413 1.1 tsubai return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
414 1.1 tsubai }
415 1.1 tsubai
416 1.1 tsubai /*
417 1.1 tsubai * MD functions for setting the baud rate and control modes.
418 1.1 tsubai */
419 1.1 tsubai int
420 1.1 tsubai zs_set_speed(cs, bps)
421 1.1 tsubai struct zs_chanstate *cs;
422 1.1 tsubai int bps; /* bits per second */
423 1.1 tsubai {
424 1.1 tsubai int tconst, real_bps;
425 1.1 tsubai
426 1.1 tsubai if (bps == 0)
427 1.1 tsubai return (0);
428 1.1 tsubai
429 1.1 tsubai #ifdef DIAGNOSTIC
430 1.1 tsubai if (cs->cs_brg_clk == 0)
431 1.1 tsubai panic("zs_set_speed");
432 1.1 tsubai #endif
433 1.1 tsubai
434 1.1 tsubai tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
435 1.1 tsubai if (tconst < 0)
436 1.1 tsubai return (EINVAL);
437 1.1 tsubai
438 1.1 tsubai /* Convert back to make sure we can do it. */
439 1.1 tsubai real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
440 1.1 tsubai
441 1.1 tsubai /* XXX - Allow some tolerance here? */
442 1.1 tsubai if (real_bps != bps)
443 1.1 tsubai return (EINVAL);
444 1.1 tsubai
445 1.1 tsubai cs->cs_preg[12] = tconst;
446 1.1 tsubai cs->cs_preg[13] = tconst >> 8;
447 1.1 tsubai
448 1.1 tsubai /* Caller will stuff the pending registers. */
449 1.1 tsubai return (0);
450 1.1 tsubai }
451 1.1 tsubai
452 1.1 tsubai int
453 1.1 tsubai zs_set_modes(cs, cflag)
454 1.1 tsubai struct zs_chanstate *cs;
455 1.1 tsubai int cflag; /* bits per second */
456 1.1 tsubai {
457 1.1 tsubai int s;
458 1.1 tsubai
459 1.1 tsubai /*
460 1.1 tsubai * Output hardware flow control on the chip is horrendous:
461 1.1 tsubai * if carrier detect drops, the receiver is disabled, and if
462 1.1 tsubai * CTS drops, the transmitter is stoped IN MID CHARACTER!
463 1.1 tsubai * Therefore, NEVER set the HFC bit, and instead use the
464 1.1 tsubai * status interrupt to detect CTS changes.
465 1.1 tsubai */
466 1.1 tsubai s = splzs();
467 1.1 tsubai if ((cflag & (CLOCAL | MDMBUF)) != 0)
468 1.1 tsubai cs->cs_rr0_dcd = 0;
469 1.1 tsubai else
470 1.1 tsubai cs->cs_rr0_dcd = ZSRR0_DCD;
471 1.1 tsubai if ((cflag & CRTSCTS) != 0) {
472 1.1 tsubai cs->cs_wr5_dtr = ZSWR5_DTR;
473 1.1 tsubai cs->cs_wr5_rts = ZSWR5_RTS;
474 1.1 tsubai cs->cs_rr0_cts = ZSRR0_CTS;
475 1.1 tsubai } else if ((cflag & MDMBUF) != 0) {
476 1.1 tsubai cs->cs_wr5_dtr = 0;
477 1.1 tsubai cs->cs_wr5_rts = ZSWR5_DTR;
478 1.1 tsubai cs->cs_rr0_cts = ZSRR0_DCD;
479 1.1 tsubai } else {
480 1.1 tsubai cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
481 1.1 tsubai cs->cs_wr5_rts = 0;
482 1.1 tsubai cs->cs_rr0_cts = 0;
483 1.1 tsubai }
484 1.1 tsubai splx(s);
485 1.1 tsubai
486 1.1 tsubai /* Caller will stuff the pending registers. */
487 1.1 tsubai return (0);
488 1.1 tsubai }
489 1.1 tsubai
490 1.1 tsubai
491 1.1 tsubai /*
492 1.1 tsubai * Read or write the chip with suitable delays.
493 1.1 tsubai */
494 1.1 tsubai
495 1.1 tsubai u_char
496 1.1 tsubai zs_read_reg(cs, reg)
497 1.1 tsubai struct zs_chanstate *cs;
498 1.1 tsubai u_char reg;
499 1.1 tsubai {
500 1.1 tsubai u_char val;
501 1.1 tsubai
502 1.1 tsubai *cs->cs_reg_csr = reg;
503 1.1 tsubai ZS_DELAY();
504 1.1 tsubai val = *cs->cs_reg_csr;
505 1.1 tsubai ZS_DELAY();
506 1.1 tsubai return val;
507 1.1 tsubai }
508 1.1 tsubai
509 1.1 tsubai void
510 1.1 tsubai zs_write_reg(cs, reg, val)
511 1.1 tsubai struct zs_chanstate *cs;
512 1.1 tsubai u_char reg, val;
513 1.1 tsubai {
514 1.1 tsubai *cs->cs_reg_csr = reg;
515 1.1 tsubai ZS_DELAY();
516 1.1 tsubai *cs->cs_reg_csr = val;
517 1.1 tsubai ZS_DELAY();
518 1.1 tsubai }
519 1.1 tsubai
520 1.1 tsubai u_char zs_read_csr(cs)
521 1.1 tsubai struct zs_chanstate *cs;
522 1.1 tsubai {
523 1.1 tsubai register u_char val;
524 1.1 tsubai
525 1.1 tsubai val = *cs->cs_reg_csr;
526 1.1 tsubai ZS_DELAY();
527 1.1 tsubai return val;
528 1.1 tsubai }
529 1.1 tsubai
530 1.1 tsubai void zs_write_csr(cs, val)
531 1.1 tsubai struct zs_chanstate *cs;
532 1.1 tsubai u_char val;
533 1.1 tsubai {
534 1.1 tsubai *cs->cs_reg_csr = val;
535 1.1 tsubai ZS_DELAY();
536 1.1 tsubai }
537 1.1 tsubai
538 1.1 tsubai u_char zs_read_data(cs)
539 1.1 tsubai struct zs_chanstate *cs;
540 1.1 tsubai {
541 1.1 tsubai register u_char val;
542 1.1 tsubai
543 1.1 tsubai val = *cs->cs_reg_data;
544 1.1 tsubai ZS_DELAY();
545 1.1 tsubai return val;
546 1.1 tsubai }
547 1.1 tsubai
548 1.1 tsubai void zs_write_data(cs, val)
549 1.1 tsubai struct zs_chanstate *cs;
550 1.1 tsubai u_char val;
551 1.1 tsubai {
552 1.1 tsubai *cs->cs_reg_data = val;
553 1.1 tsubai ZS_DELAY();
554 1.1 tsubai }
555 1.1 tsubai
556 1.1 tsubai void
557 1.1 tsubai zs_abort(cs)
558 1.1 tsubai struct zs_chanstate *cs;
559 1.1 tsubai {
560 1.2 tsubai Debugger();
561 1.1 tsubai }
562 1.1 tsubai
563 1.1 tsubai /*
564 1.1 tsubai * Polled input char.
565 1.1 tsubai */
566 1.1 tsubai int
567 1.1 tsubai zs_getc(arg)
568 1.1 tsubai void *arg;
569 1.1 tsubai {
570 1.1 tsubai register volatile struct zschan *zc = arg;
571 1.1 tsubai register int s, c, rr0;
572 1.1 tsubai
573 1.1 tsubai s = splhigh();
574 1.1 tsubai /* Wait for a character to arrive. */
575 1.1 tsubai do {
576 1.1 tsubai rr0 = zc->zc_csr;
577 1.1 tsubai ZS_DELAY();
578 1.1 tsubai } while ((rr0 & ZSRR0_RX_READY) == 0);
579 1.1 tsubai
580 1.1 tsubai c = zc->zc_data;
581 1.1 tsubai ZS_DELAY();
582 1.1 tsubai splx(s);
583 1.1 tsubai
584 1.1 tsubai /*
585 1.1 tsubai * This is used by the kd driver to read scan codes,
586 1.1 tsubai * so don't translate '\r' ==> '\n' here...
587 1.1 tsubai */
588 1.1 tsubai return (c);
589 1.1 tsubai }
590 1.1 tsubai
591 1.1 tsubai /*
592 1.1 tsubai * Polled output char.
593 1.1 tsubai */
594 1.1 tsubai void
595 1.1 tsubai zs_putc(arg, c)
596 1.1 tsubai void *arg;
597 1.1 tsubai int c;
598 1.1 tsubai {
599 1.1 tsubai register volatile struct zschan *zc = arg;
600 1.1 tsubai register int s, rr0;
601 1.1 tsubai
602 1.1 tsubai s = splhigh();
603 1.1 tsubai /* Wait for transmitter to become ready. */
604 1.1 tsubai do {
605 1.1 tsubai rr0 = zc->zc_csr;
606 1.1 tsubai ZS_DELAY();
607 1.1 tsubai } while ((rr0 & ZSRR0_TX_READY) == 0);
608 1.1 tsubai
609 1.1 tsubai zc->zc_data = c;
610 1.1 tsubai ZS_DELAY();
611 1.1 tsubai splx(s);
612 1.1 tsubai }
613 1.1 tsubai
614 1.1 tsubai /*****************************************************************/
615 1.1 tsubai
616 1.1 tsubai static void zscnprobe __P((struct consdev *));
617 1.1 tsubai static void zscninit __P((struct consdev *));
618 1.1 tsubai static int zscngetc __P((dev_t));
619 1.1 tsubai static void zscnputc __P((dev_t, int));
620 1.1 tsubai static void zscnpollc __P((dev_t, int));
621 1.1 tsubai
622 1.1 tsubai struct consdev consdev_zs = {
623 1.1 tsubai zscnprobe,
624 1.1 tsubai zscninit,
625 1.1 tsubai zscngetc,
626 1.1 tsubai zscnputc,
627 1.1 tsubai zscnpollc
628 1.1 tsubai };
629 1.1 tsubai
630 1.1 tsubai void
631 1.1 tsubai zscnprobe(cn)
632 1.1 tsubai struct consdev *cn;
633 1.1 tsubai {
634 1.1 tsubai }
635 1.1 tsubai
636 1.1 tsubai void
637 1.1 tsubai zscninit(cn)
638 1.1 tsubai struct consdev *cn;
639 1.1 tsubai {
640 1.1 tsubai cn->cn_dev = makedev(zs_major, 0);
641 1.1 tsubai cn->cn_pri = CN_REMOTE;
642 1.1 tsubai zs_hwflags[0][0] = ZS_HWFLAG_CONSOLE;
643 1.1 tsubai }
644 1.1 tsubai
645 1.1 tsubai int
646 1.1 tsubai zscngetc(dev)
647 1.1 tsubai dev_t dev;
648 1.1 tsubai {
649 1.1 tsubai return zs_getc(SCCPORT0A);
650 1.1 tsubai }
651 1.1 tsubai
652 1.1 tsubai void
653 1.1 tsubai zscnputc(dev, c)
654 1.1 tsubai dev_t dev;
655 1.1 tsubai int c;
656 1.1 tsubai {
657 1.1 tsubai zs_putc(SCCPORT0A, c);
658 1.1 tsubai }
659 1.1 tsubai
660 1.1 tsubai void
661 1.1 tsubai zscnpollc(dev, on)
662 1.1 tsubai dev_t dev;
663 1.1 tsubai int on;
664 1.1 tsubai {
665 1.1 tsubai }
666 1.1 tsubai
667 1.1 tsubai /*
668 1.1 tsubai * ZS vector interrupt service routine.
669 1.1 tsubai */
670 1.1 tsubai void
671 1.1 tsubai zs_intr()
672 1.1 tsubai {
673 1.1 tsubai int vec;
674 1.1 tsubai
675 1.1 tsubai vec = *(volatile u_char *)SCCVECT;
676 1.1 tsubai zshard((void *)vec); /* XXX vec is not used */
677 1.1 tsubai }
678