Home | History | Annotate | Line # | Download | only in include
intr.h revision 1.4
      1 /*	$NetBSD: intr.h,v 1.4 1999/10/17 15:06:45 tsubai Exp $	*/
      2 
      3 /*
      4  * Copyright (c) 1998 Jonathan Stone.  All rights reserved.
      5  *
      6  * Redistribution and use in source and binary forms, with or without
      7  * modification, are permitted provided that the following conditions
      8  * are met:
      9  * 1. Redistributions of source code must retain the above copyright
     10  *    notice, this list of conditions and the following disclaimer.
     11  * 2. Redistributions in binary form must reproduce the above copyright
     12  *    notice, this list of conditions and the following disclaimer in the
     13  *    documentation and/or other materials provided with the distribution.
     14  * 3. All advertising materials mentioning features or use of this software
     15  *    must display the following acknowledgement:
     16  *	This product includes software developed by Jonathan Stone for
     17  *      the NetBSD Project.
     18  * 4. The name of the author may not be used to endorse or promote products
     19  *    derived from this software without specific prior written permission.
     20  *
     21  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31  */
     32 
     33 #ifndef _MACHINE_INTR_H_
     34 #define _MACHINE_INTR_H_
     35 
     36 #define IPL_NONE	0	/* disable only this interrupt */
     37 #define IPL_BIO		1	/* disable block I/O interrupts */
     38 #define IPL_NET		2	/* disable network interrupts */
     39 #define IPL_TTY		3	/* disable terminal interrupts */
     40 #define IPL_CLOCK	4	/* disable clock interrupts */
     41 #define IPL_STATCLOCK	5	/* disable profiling interrupts */
     42 #define IPL_SERIAL	6	/* disable serial hardware interrupts */
     43 #define IPL_HIGH	7	/* disable all interrupts */
     44 
     45 #ifdef _KERNEL
     46 #ifndef _LOCORE
     47 #include <mips/cpuregs.h>
     48 
     49 extern int _splraise __P((int));
     50 extern int _spllower __P((int));
     51 extern int _splset __P((int));
     52 extern int _splget __P((void));
     53 extern void _splnone __P((void));
     54 extern void _setsoftintr __P((int));
     55 extern void _clrsoftintr __P((int));
     56 
     57 #define setsoftclock()	_setsoftintr(MIPS_SOFT_INT_MASK_0)
     58 #define setsoftnet()	_setsoftintr(MIPS_SOFT_INT_MASK_1)
     59 #define clearsoftclock() _clrsoftintr(MIPS_SOFT_INT_MASK_0)
     60 #define clearsoftnet()	_clrsoftintr(MIPS_SOFT_INT_MASK_1)
     61 
     62 /*
     63  * nesting interrupt masks.
     64  */
     65 #define MIPS_INT_MASK_SPL_SOFT0	MIPS_SOFT_INT_MASK_0
     66 #define MIPS_INT_MASK_SPL_SOFT1	(MIPS_SOFT_INT_MASK_1|MIPS_INT_MASK_SPL_SOFT0)
     67 #define MIPS_INT_MASK_SPL0	(MIPS_INT_MASK_0|MIPS_INT_MASK_SPL_SOFT1)
     68 #define MIPS_INT_MASK_SPL1	(MIPS_INT_MASK_1|MIPS_INT_MASK_SPL0)
     69 #define MIPS_INT_MASK_SPL2	(MIPS_INT_MASK_2|MIPS_INT_MASK_SPL1)
     70 #define MIPS_INT_MASK_SPL3	(MIPS_INT_MASK_3|MIPS_INT_MASK_SPL2)
     71 #define MIPS_INT_MASK_SPL4	(MIPS_INT_MASK_4|MIPS_INT_MASK_SPL3)
     72 #define MIPS_INT_MASK_SPL5	(MIPS_INT_MASK_5|MIPS_INT_MASK_SPL4)
     73 
     74 #define spl0()		(void)_spllower(0)
     75 #define splx(s)		(void)_splset(s)
     76 #define splbio()	_splraise(MIPS_INT_MASK_SPL0)
     77 #define splnet()	_splraise(MIPS_INT_MASK_SPL1)
     78 #define spltty()	_splraise(MIPS_INT_MASK_SPL1)
     79 #define splimp()	_splraise(MIPS_INT_MASK_SPL1)
     80 #define splclock()	_splraise(MIPS_INT_MASK_SPL2)
     81 #define splstatclock()	_splraise(MIPS_INT_MASK_SPL2)
     82 #define splhigh()	_splraise(MIPS_INT_MASK_SPL2)
     83 
     84 #define splsoftclock()	_splraise(MIPS_INT_MASK_SPL_SOFT0)
     85 #define splsoftnet()	_splraise(MIPS_INT_MASK_SPL_SOFT1)
     86 #define spllowersoftclock() _spllower(MIPS_INT_MASK_SPL_SOFT0)
     87 
     88 /*
     89  * Index into intrcnt[], which is defined in locore
     90  */
     91 #define SOFTCLOCK_INTR	0
     92 #define SOFTNET_INTR	1
     93 #define SERIAL0_INTR	2
     94 #define SERIAL1_INTR	3
     95 #define SERIAL2_INTR	4
     96 #define LANCE_INTR	5
     97 #define SCSI_INTR	6
     98 #define ERROR_INTR	7
     99 #define HARDCLOCK_INTR	8
    100 #define FPU_INTR	9
    101 #define SLOT1_INTR	10
    102 #define SLOT2_INTR	11
    103 #define SLOT3_INTR	12
    104 #define FLOPPY_INTR	13
    105 #define STRAY_INTR	14
    106 
    107 extern u_int intrcnt[];
    108 
    109 /* handle i/o device interrupts */
    110 extern int (*mips_hardware_intr) __P((u_int, u_int, u_int, u_int));
    111 extern int news3400_intr __P((u_int, u_int, u_int, u_int));
    112 
    113 /* handle software interrupts */
    114 extern void (*mips_software_intr) __P((int));
    115 extern void news3400_softintr __P((int));
    116 
    117 #endif /* !_LOCORE */
    118 #endif /* _KERNEL */
    119 #endif /* _MACHINE_INTR_H_ */
    120