Home | History | Annotate | Line # | Download | only in dev
esp.c revision 1.10
      1  1.10      dbj /*	$NetBSD: esp.c,v 1.10 1998/12/19 09:31:44 dbj Exp $	*/
      2   1.1      dbj 
      3   1.1      dbj /*-
      4   1.5  mycroft  * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
      5   1.1      dbj  * All rights reserved.
      6   1.1      dbj  *
      7   1.1      dbj  * This code is derived from software contributed to The NetBSD Foundation
      8   1.6  mycroft  * by Charles M. Hannum and by Jason R. Thorpe of the Numerical Aerospace
      9   1.6  mycroft  * Simulation Facility, NASA Ames Research Center.
     10   1.1      dbj  *
     11   1.1      dbj  * Redistribution and use in source and binary forms, with or without
     12   1.1      dbj  * modification, are permitted provided that the following conditions
     13   1.1      dbj  * are met:
     14   1.1      dbj  * 1. Redistributions of source code must retain the above copyright
     15   1.1      dbj  *    notice, this list of conditions and the following disclaimer.
     16   1.1      dbj  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1      dbj  *    notice, this list of conditions and the following disclaimer in the
     18   1.1      dbj  *    documentation and/or other materials provided with the distribution.
     19   1.1      dbj  * 3. All advertising materials mentioning features or use of this software
     20   1.1      dbj  *    must display the following acknowledgement:
     21   1.1      dbj  *	This product includes software developed by the NetBSD
     22   1.1      dbj  *	Foundation, Inc. and its contributors.
     23   1.1      dbj  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24   1.1      dbj  *    contributors may be used to endorse or promote products derived
     25   1.1      dbj  *    from this software without specific prior written permission.
     26   1.1      dbj  *
     27   1.1      dbj  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28   1.1      dbj  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29   1.1      dbj  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30   1.1      dbj  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31   1.1      dbj  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32   1.1      dbj  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33   1.1      dbj  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34   1.1      dbj  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35   1.1      dbj  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36   1.1      dbj  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37   1.1      dbj  * POSSIBILITY OF SUCH DAMAGE.
     38   1.1      dbj  */
     39   1.1      dbj 
     40   1.1      dbj /*
     41   1.1      dbj  * Copyright (c) 1994 Peter Galbavy
     42   1.1      dbj  * All rights reserved.
     43   1.1      dbj  *
     44   1.1      dbj  * Redistribution and use in source and binary forms, with or without
     45   1.1      dbj  * modification, are permitted provided that the following conditions
     46   1.1      dbj  * are met:
     47   1.1      dbj  * 1. Redistributions of source code must retain the above copyright
     48   1.1      dbj  *    notice, this list of conditions and the following disclaimer.
     49   1.1      dbj  * 2. Redistributions in binary form must reproduce the above copyright
     50   1.1      dbj  *    notice, this list of conditions and the following disclaimer in the
     51   1.1      dbj  *    documentation and/or other materials provided with the distribution.
     52   1.1      dbj  * 3. All advertising materials mentioning features or use of this software
     53   1.1      dbj  *    must display the following acknowledgement:
     54   1.1      dbj  *	This product includes software developed by Peter Galbavy
     55   1.1      dbj  * 4. The name of the author may not be used to endorse or promote products
     56   1.1      dbj  *    derived from this software without specific prior written permission.
     57   1.1      dbj  *
     58   1.1      dbj  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     59   1.1      dbj  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     60   1.1      dbj  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     61   1.1      dbj  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     62   1.1      dbj  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     63   1.1      dbj  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     64   1.1      dbj  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     65   1.1      dbj  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     66   1.1      dbj  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     67   1.1      dbj  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     68   1.1      dbj  * POSSIBILITY OF SUCH DAMAGE.
     69   1.1      dbj  */
     70   1.1      dbj 
     71   1.1      dbj /*
     72   1.1      dbj  * Based on aic6360 by Jarle Greipsland
     73   1.1      dbj  *
     74   1.1      dbj  * Acknowledgements: Many of the algorithms used in this driver are
     75   1.1      dbj  * inspired by the work of Julian Elischer (julian (at) tfs.com) and
     76   1.1      dbj  * Charles Hannum (mycroft (at) duality.gnu.ai.mit.edu).  Thanks a million!
     77   1.1      dbj  */
     78   1.1      dbj 
     79   1.1      dbj /*
     80   1.1      dbj  * Grabbed from the sparc port at revision 1.73 for the NeXT.
     81   1.1      dbj  * Darrin B. Jewell <dbj (at) netbsd.org>  Sat Jul  4 15:41:32 1998
     82   1.1      dbj  */
     83   1.1      dbj 
     84   1.1      dbj #include <sys/types.h>
     85   1.1      dbj #include <sys/param.h>
     86   1.1      dbj #include <sys/systm.h>
     87   1.1      dbj #include <sys/kernel.h>
     88   1.1      dbj #include <sys/errno.h>
     89   1.1      dbj #include <sys/ioctl.h>
     90   1.1      dbj #include <sys/device.h>
     91   1.1      dbj #include <sys/buf.h>
     92   1.1      dbj #include <sys/proc.h>
     93   1.1      dbj #include <sys/user.h>
     94   1.1      dbj #include <sys/queue.h>
     95   1.1      dbj 
     96   1.1      dbj #include <dev/scsipi/scsi_all.h>
     97   1.1      dbj #include <dev/scsipi/scsipi_all.h>
     98   1.1      dbj #include <dev/scsipi/scsiconf.h>
     99   1.1      dbj #include <dev/scsipi/scsi_message.h>
    100   1.1      dbj 
    101   1.1      dbj #include <machine/bus.h>
    102   1.1      dbj #include <machine/autoconf.h>
    103   1.1      dbj #include <machine/cpu.h>
    104   1.1      dbj 
    105   1.1      dbj #include <dev/ic/ncr53c9xreg.h>
    106   1.1      dbj #include <dev/ic/ncr53c9xvar.h>
    107   1.1      dbj 
    108   1.1      dbj #include <next68k/next68k/isr.h>
    109   1.1      dbj 
    110   1.1      dbj #include <next68k/dev/nextdmareg.h>
    111   1.1      dbj #include <next68k/dev/nextdmavar.h>
    112   1.1      dbj 
    113   1.1      dbj #include "espreg.h"
    114   1.1      dbj #include "espvar.h"
    115   1.1      dbj 
    116   1.4      dbj #if 1
    117   1.4      dbj #define ESP_DEBUG
    118   1.4      dbj #endif
    119   1.4      dbj 
    120   1.4      dbj #ifdef ESP_DEBUG
    121  1.10      dbj int esp_debug = 0;
    122  1.10      dbj #define DPRINTF(x) if (esp_debug) printf x;
    123   1.4      dbj #else
    124   1.4      dbj #define DPRINTF(x)
    125   1.4      dbj #endif
    126   1.4      dbj 
    127   1.4      dbj 
    128   1.1      dbj void	espattach_intio	__P((struct device *, struct device *, void *));
    129   1.1      dbj int	espmatch_intio	__P((struct device *, struct cfdata *, void *));
    130   1.1      dbj 
    131   1.2      dbj /* DMA callbacks */
    132   1.2      dbj bus_dmamap_t esp_dmacb_continue __P((void *arg));
    133   1.2      dbj void esp_dmacb_completed __P((bus_dmamap_t map, void *arg));
    134   1.2      dbj void esp_dmacb_shutdown __P((void *arg));
    135   1.2      dbj 
    136   1.1      dbj /* Linkup to the rest of the kernel */
    137   1.1      dbj struct cfattach esp_ca = {
    138   1.1      dbj 	sizeof(struct esp_softc), espmatch_intio, espattach_intio
    139   1.1      dbj };
    140   1.1      dbj 
    141   1.1      dbj struct scsipi_device esp_dev = {
    142   1.1      dbj 	NULL,			/* Use default error handler */
    143   1.1      dbj 	NULL,			/* have a queue, served by this */
    144   1.1      dbj 	NULL,			/* have no async handler */
    145   1.1      dbj 	NULL,			/* Use default 'done' routine */
    146   1.1      dbj };
    147   1.1      dbj 
    148   1.1      dbj /*
    149   1.1      dbj  * Functions and the switch for the MI code.
    150   1.1      dbj  */
    151   1.1      dbj u_char	esp_read_reg __P((struct ncr53c9x_softc *, int));
    152   1.1      dbj void	esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
    153   1.1      dbj int	esp_dma_isintr __P((struct ncr53c9x_softc *));
    154   1.1      dbj void	esp_dma_reset __P((struct ncr53c9x_softc *));
    155   1.1      dbj int	esp_dma_intr __P((struct ncr53c9x_softc *));
    156   1.1      dbj int	esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
    157   1.1      dbj 	    size_t *, int, size_t *));
    158   1.1      dbj void	esp_dma_go __P((struct ncr53c9x_softc *));
    159   1.1      dbj void	esp_dma_stop __P((struct ncr53c9x_softc *));
    160   1.1      dbj int	esp_dma_isactive __P((struct ncr53c9x_softc *));
    161   1.1      dbj 
    162   1.1      dbj struct ncr53c9x_glue esp_glue = {
    163   1.1      dbj 	esp_read_reg,
    164   1.1      dbj 	esp_write_reg,
    165   1.1      dbj 	esp_dma_isintr,
    166   1.1      dbj 	esp_dma_reset,
    167   1.1      dbj 	esp_dma_intr,
    168   1.1      dbj 	esp_dma_setup,
    169   1.1      dbj 	esp_dma_go,
    170   1.1      dbj 	esp_dma_stop,
    171   1.1      dbj 	esp_dma_isactive,
    172   1.1      dbj 	NULL,			/* gl_clear_latched_intr */
    173   1.1      dbj };
    174   1.1      dbj 
    175   1.1      dbj int
    176   1.1      dbj espmatch_intio(parent, cf, aux)
    177   1.1      dbj 	struct device *parent;
    178   1.1      dbj 	struct cfdata *cf;
    179   1.1      dbj 	void *aux;
    180   1.1      dbj {
    181   1.1      dbj   /* should probably probe here */
    182   1.1      dbj   /* Should also probably set up data from config */
    183   1.1      dbj 
    184   1.3      dbj #if 1
    185   1.1      dbj /* this code isn't working yet, don't match on it */
    186   1.1      dbj 	return(0);
    187   1.3      dbj #else
    188   1.3      dbj 	return(1);
    189   1.3      dbj #endif
    190   1.1      dbj }
    191   1.1      dbj 
    192   1.1      dbj void
    193   1.1      dbj espattach_intio(parent, self, aux)
    194   1.1      dbj 	struct device *parent, *self;
    195   1.1      dbj 	void *aux;
    196   1.1      dbj {
    197   1.1      dbj 	struct esp_softc *esc = (void *)self;
    198   1.1      dbj 	struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
    199   1.1      dbj 
    200   1.1      dbj 	esc->sc_bst = NEXT68K_INTIO_BUS_SPACE;
    201   1.1      dbj 	if (bus_space_map(esc->sc_bst, NEXT_P_SCSI,
    202   1.1      dbj 			ESP_DEVICE_SIZE, 0, &esc->sc_bsh)) {
    203   1.3      dbj     panic("\n%s: can't map ncr53c90 registers",
    204   1.1      dbj 				sc->sc_dev.dv_xname);
    205   1.1      dbj 	}
    206   1.1      dbj 
    207   1.1      dbj 	sc->sc_id = 7;
    208   1.1      dbj 	sc->sc_freq = 20;							/* Mhz */
    209   1.1      dbj 
    210   1.1      dbj 	/*
    211   1.1      dbj 	 * Set up glue for MI code early; we use some of it here.
    212   1.1      dbj 	 */
    213   1.1      dbj 	sc->sc_glue = &esp_glue;
    214   1.1      dbj 
    215   1.1      dbj 	/*
    216   1.1      dbj 	 * XXX More of this should be in ncr53c9x_attach(), but
    217   1.1      dbj 	 * XXX should we really poke around the chip that much in
    218   1.1      dbj 	 * XXX the MI code?  Think about this more...
    219   1.1      dbj 	 */
    220   1.1      dbj 
    221   1.1      dbj 	/*
    222   1.1      dbj 	 * It is necessary to try to load the 2nd config register here,
    223   1.1      dbj 	 * to find out what rev the esp chip is, else the ncr53c9x_reset
    224   1.1      dbj 	 * will not set up the defaults correctly.
    225   1.1      dbj 	 */
    226   1.1      dbj 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    227   1.1      dbj 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE;
    228   1.1      dbj 	sc->sc_cfg3 = NCRCFG3_CDB;
    229   1.1      dbj 	NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
    230   1.1      dbj 
    231   1.1      dbj 	if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) !=
    232   1.1      dbj 	    (NCRCFG2_SCSI2 | NCRCFG2_RPE)) {
    233   1.1      dbj 		sc->sc_rev = NCR_VARIANT_ESP100;
    234   1.1      dbj 	} else {
    235   1.1      dbj 		sc->sc_cfg2 = NCRCFG2_SCSI2;
    236   1.1      dbj 		NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
    237   1.1      dbj 		sc->sc_cfg3 = 0;
    238   1.1      dbj 		NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    239   1.1      dbj 		sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK);
    240   1.1      dbj 		NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    241   1.1      dbj 		if (NCR_READ_REG(sc, NCR_CFG3) !=
    242   1.1      dbj 		    (NCRCFG3_CDB | NCRCFG3_FCLK)) {
    243   1.1      dbj 			sc->sc_rev = NCR_VARIANT_ESP100A;
    244   1.1      dbj 		} else {
    245   1.1      dbj 			/* NCRCFG2_FE enables > 64K transfers */
    246   1.1      dbj 			sc->sc_cfg2 |= NCRCFG2_FE;
    247   1.1      dbj 			sc->sc_cfg3 = 0;
    248   1.1      dbj 			NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    249   1.1      dbj 			sc->sc_rev = NCR_VARIANT_ESP200;
    250   1.1      dbj 		}
    251   1.1      dbj 	}
    252   1.1      dbj 
    253   1.1      dbj 	/*
    254   1.1      dbj 	 * XXX minsync and maxxfer _should_ be set up in MI code,
    255   1.1      dbj 	 * XXX but it appears to have some dependency on what sort
    256   1.1      dbj 	 * XXX of DMA we're hooked up to, etc.
    257   1.1      dbj 	 */
    258   1.1      dbj 
    259   1.1      dbj 	/*
    260   1.1      dbj 	 * This is the value used to start sync negotiations
    261   1.1      dbj 	 * Note that the NCR register "SYNCTP" is programmed
    262   1.1      dbj 	 * in "clocks per byte", and has a minimum value of 4.
    263   1.1      dbj 	 * The SCSI period used in negotiation is one-fourth
    264   1.1      dbj 	 * of the time (in nanoseconds) needed to transfer one byte.
    265   1.1      dbj 	 * Since the chip's clock is given in MHz, we have the following
    266   1.1      dbj 	 * formula: 4 * period = (1000 / freq) * 4
    267   1.1      dbj 	 */
    268   1.1      dbj 	sc->sc_minsync = 1000 / sc->sc_freq;
    269   1.1      dbj 
    270   1.1      dbj 	/*
    271   1.1      dbj 	 * Alas, we must now modify the value a bit, because it's
    272   1.1      dbj 	 * only valid when can switch on FASTCLK and FASTSCSI bits
    273   1.1      dbj 	 * in config register 3...
    274   1.1      dbj 	 */
    275   1.1      dbj 	switch (sc->sc_rev) {
    276   1.1      dbj 	case NCR_VARIANT_ESP100:
    277   1.1      dbj 		sc->sc_maxxfer = 64 * 1024;
    278   1.1      dbj 		sc->sc_minsync = 0;	/* No synch on old chip? */
    279   1.1      dbj 		break;
    280   1.1      dbj 
    281   1.1      dbj 	case NCR_VARIANT_ESP100A:
    282   1.1      dbj 		sc->sc_maxxfer = 64 * 1024;
    283   1.1      dbj 		/* Min clocks/byte is 5 */
    284   1.1      dbj 		sc->sc_minsync = ncr53c9x_cpb2stp(sc, 5);
    285   1.1      dbj 		break;
    286   1.1      dbj 
    287   1.1      dbj 	case NCR_VARIANT_ESP200:
    288   1.1      dbj 		sc->sc_maxxfer = 16 * 1024 * 1024;
    289   1.1      dbj 		/* XXX - do actually set FAST* bits */
    290   1.1      dbj 		break;
    291   1.1      dbj 	}
    292   1.1      dbj 
    293   1.3      dbj 	/* @@@ Some ESP_DCTL bits probably need setting */
    294   1.3      dbj 	NCR_WRITE_REG(sc, ESP_DCTL,
    295   1.3      dbj 			ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_RESET);
    296   1.3      dbj 	DELAY(10);
    297   1.3      dbj 	NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_20MHZ | ESPDCTL_INTENB);
    298   1.3      dbj 	DELAY(10);
    299   1.3      dbj 
    300   1.3      dbj 	/* Set up SCSI DMA */
    301   1.3      dbj 	{
    302   1.3      dbj 		esc->sc_scsi_dma.nd_bst = NEXT68K_INTIO_BUS_SPACE;
    303   1.3      dbj 
    304   1.3      dbj 		if (bus_space_map(esc->sc_scsi_dma.nd_bst, NEXT_P_SCSI_CSR,
    305   1.3      dbj 				sizeof(struct dma_dev),0, &esc->sc_scsi_dma.nd_bsh)) {
    306   1.3      dbj 			panic("\n%s: can't map scsi DMA registers",
    307   1.3      dbj 					sc->sc_dev.dv_xname);
    308   1.3      dbj 		}
    309   1.3      dbj 
    310   1.3      dbj 		esc->sc_scsi_dma.nd_intr = NEXT_I_SCSI_DMA;
    311   1.3      dbj 		esc->sc_scsi_dma.nd_shutdown_cb  = &esp_dmacb_shutdown;
    312   1.3      dbj 		esc->sc_scsi_dma.nd_continue_cb  = &esp_dmacb_continue;
    313   1.3      dbj 		esc->sc_scsi_dma.nd_completed_cb = &esp_dmacb_completed;
    314   1.3      dbj 		esc->sc_scsi_dma.nd_cb_arg       = sc;
    315   1.3      dbj 		nextdma_config(&esc->sc_scsi_dma);
    316   1.3      dbj 		nextdma_init(&esc->sc_scsi_dma);
    317   1.3      dbj 
    318   1.3      dbj 		{
    319   1.3      dbj 			int error;
    320   1.3      dbj 			if ((error = bus_dmamap_create(esc->sc_scsi_dma.nd_dmat,
    321   1.3      dbj 					sc->sc_maxxfer, 1, sc->sc_maxxfer,
    322   1.3      dbj 					0, BUS_DMA_ALLOCNOW, &esc->sc_dmamap)) != 0) {
    323   1.3      dbj 				panic("%s: can't create i/o DMA map, error = %d",
    324   1.3      dbj 						sc->sc_dev.dv_xname,error);
    325   1.3      dbj 			}
    326   1.3      dbj 		}
    327   1.3      dbj 	}
    328   1.1      dbj 
    329   1.1      dbj #if 0
    330   1.1      dbj 	/* Turn on target selection using the `dma' method */
    331   1.1      dbj 	ncr53c9x_dmaselect = 1;
    332   1.3      dbj #else
    333   1.3      dbj 	ncr53c9x_dmaselect = 0;
    334   1.3      dbj #endif
    335   1.1      dbj 
    336   1.3      dbj 	esc->sc_slop_bgn_addr = 0;
    337   1.3      dbj 	esc->sc_slop_bgn_size = 0;
    338   1.3      dbj 	esc->sc_slop_end_addr = 0;
    339   1.3      dbj 	esc->sc_slop_end_size = 0;
    340   1.3      dbj 	esc->sc_datain = -1;
    341  1.10      dbj 	esc->sc_dmamap_loaded = 0;
    342   1.1      dbj 
    343   1.3      dbj 	/* Establish interrupt channel */
    344   1.3      dbj 	isrlink_autovec((int(*)__P((void*)))ncr53c9x_intr, sc,
    345   1.3      dbj 			NEXT_I_IPL(NEXT_I_SCSI), 0);
    346   1.3      dbj 	INTR_ENABLE(NEXT_I_SCSI);
    347   1.4      dbj 
    348   1.4      dbj 	/* register interrupt stats */
    349   1.4      dbj 	evcnt_attach(&sc->sc_dev, "intr", &sc->sc_intrcnt);
    350   1.4      dbj 
    351   1.4      dbj 	/* Do the common parts of attachment. */
    352   1.9  thorpej 	sc->sc_adapter.scsipi_cmd = ncr53c9x_scsi_cmd;
    353   1.9  thorpej 	sc->sc_adapter.scsipi_minphys = minphys;
    354   1.9  thorpej 	ncr53c9x_attach(sc, &esp_dev);
    355   1.1      dbj }
    356   1.1      dbj 
    357   1.1      dbj /*
    358   1.1      dbj  * Glue functions.
    359   1.1      dbj  */
    360   1.1      dbj 
    361   1.1      dbj u_char
    362   1.1      dbj esp_read_reg(sc, reg)
    363   1.1      dbj 	struct ncr53c9x_softc *sc;
    364   1.1      dbj 	int reg;
    365   1.1      dbj {
    366   1.1      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    367   1.1      dbj 
    368   1.1      dbj 	return(bus_space_read_1(esc->sc_bst, esc->sc_bsh, reg));
    369   1.1      dbj }
    370   1.1      dbj 
    371   1.1      dbj void
    372   1.1      dbj esp_write_reg(sc, reg, val)
    373   1.1      dbj 	struct ncr53c9x_softc *sc;
    374   1.1      dbj 	int reg;
    375   1.1      dbj 	u_char val;
    376   1.1      dbj {
    377   1.1      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    378   1.1      dbj 
    379   1.1      dbj 	bus_space_write_1(esc->sc_bst, esc->sc_bsh, reg, val);
    380   1.1      dbj }
    381   1.1      dbj 
    382   1.1      dbj int
    383   1.1      dbj esp_dma_isintr(sc)
    384   1.1      dbj 	struct ncr53c9x_softc *sc;
    385   1.1      dbj {
    386   1.4      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    387   1.4      dbj 
    388   1.4      dbj 	int r = (INTR_OCCURRED(NEXT_I_SCSI));
    389   1.4      dbj 
    390   1.4      dbj 	if (r) {
    391  1.10      dbj 		DPRINTF(("esp_dma_isintr = 0x%b\n",r,NEXT_INTR_BITS));
    392   1.4      dbj 
    393   1.4      dbj 		if (esc->sc_datain) {
    394   1.4      dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
    395   1.4      dbj 					ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
    396   1.4      dbj 		} else {
    397   1.4      dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
    398   1.4      dbj 					ESPDCTL_20MHZ | ESPDCTL_INTENB);
    399   1.4      dbj 		}
    400   1.4      dbj 	}
    401   1.4      dbj 
    402   1.4      dbj 	return (r);
    403   1.1      dbj }
    404   1.1      dbj 
    405   1.1      dbj void
    406   1.1      dbj esp_dma_reset(sc)
    407   1.1      dbj 	struct ncr53c9x_softc *sc;
    408   1.1      dbj {
    409   1.1      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    410   1.3      dbj 
    411   1.4      dbj 	nextdma_reset(&esc->sc_scsi_dma);
    412   1.4      dbj 
    413   1.3      dbj 	if (esc->sc_dmamap->dm_mapsize != 0) {
    414   1.3      dbj 		bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_dmamap);
    415   1.3      dbj 	}
    416   1.3      dbj 
    417   1.3      dbj 	esc->sc_slop_bgn_addr = 0;
    418   1.3      dbj 	esc->sc_slop_bgn_size = 0;
    419   1.3      dbj 	esc->sc_slop_end_addr = 0;
    420   1.3      dbj 	esc->sc_slop_end_size = 0;
    421   1.3      dbj 	esc->sc_datain = -1;
    422  1.10      dbj 	esc->sc_dmamap_loaded = 0;
    423   1.1      dbj }
    424   1.1      dbj 
    425   1.1      dbj int
    426   1.1      dbj esp_dma_intr(sc)
    427   1.1      dbj 	struct ncr53c9x_softc *sc;
    428   1.1      dbj {
    429   1.4      dbj 	int trans;
    430   1.4      dbj 	int resid;
    431   1.4      dbj 	int datain;
    432   1.4      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    433   1.4      dbj 
    434   1.4      dbj 	datain = esc->sc_datain;
    435   1.4      dbj 
    436   1.4      dbj 	DPRINTF(("esp_dma_intr resetting dma\n"));
    437   1.4      dbj 
    438   1.4      dbj 	/* If the dma hasn't finished when we are in a scsi
    439   1.4      dbj 	 * interrupt. Then, "Houston, we have a problem."
    440   1.4      dbj 	 * Stop DMA and figure out how many bytes were transferred
    441   1.4      dbj 	 */
    442   1.4      dbj 	esp_dma_reset(sc);
    443   1.4      dbj 
    444   1.4      dbj 	resid = 0;
    445   1.4      dbj 
    446   1.4      dbj 	/*
    447   1.4      dbj 	 * If a transfer onto the SCSI bus gets interrupted by the device
    448   1.4      dbj 	 * (e.g. for a SAVEPOINTER message), the data in the FIFO counts
    449   1.4      dbj 	 * as residual since the ESP counter registers get decremented as
    450   1.4      dbj 	 * bytes are clocked into the FIFO.
    451   1.2      dbj 	 */
    452   1.4      dbj 
    453   1.4      dbj 	if (! datain) {
    454   1.4      dbj 		resid = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF);
    455   1.4      dbj 		if (resid) {
    456   1.4      dbj 			NCR_DMA(("dmaintr: empty esp FIFO of %d ", resid));
    457   1.4      dbj 			NCRCMD(sc, NCRCMD_FLUSH);
    458   1.4      dbj 			DELAY(1);
    459   1.4      dbj 		}
    460   1.4      dbj 	}
    461   1.4      dbj 
    462   1.4      dbj 	if ((sc->sc_espstat & NCRSTAT_TC) == 0) {
    463   1.4      dbj 		/*
    464   1.4      dbj 		 * `Terminal count' is off, so read the residue
    465   1.4      dbj 		 * out of the ESP counter registers.
    466   1.4      dbj 		 */
    467   1.4      dbj 		resid += (NCR_READ_REG(sc, NCR_TCL) |
    468   1.4      dbj 			  (NCR_READ_REG(sc, NCR_TCM) << 8) |
    469   1.4      dbj 			   ((sc->sc_cfg2 & NCRCFG2_FE)
    470   1.4      dbj 				? (NCR_READ_REG(sc, NCR_TCH) << 16)
    471   1.4      dbj 				: 0));
    472   1.4      dbj 
    473   1.4      dbj 		if (resid == 0 && esc->sc_dmasize == 65536 &&
    474   1.4      dbj 		    (sc->sc_cfg2 & NCRCFG2_FE) == 0)
    475   1.4      dbj 			/* A transfer of 64K is encoded as `TCL=TCM=0' */
    476   1.4      dbj 			resid = 65536;
    477   1.4      dbj 	}
    478   1.4      dbj 
    479   1.4      dbj 	trans = esc->sc_dmasize - resid;
    480   1.4      dbj 	if (trans < 0) {			/* transferred < 0 ? */
    481   1.4      dbj #if 0
    482   1.4      dbj 		/*
    483   1.4      dbj 		 * This situation can happen in perfectly normal operation
    484   1.4      dbj 		 * if the ESP is reselected while using DMA to select
    485   1.4      dbj 		 * another target.  As such, don't print the warning.
    486   1.4      dbj 		 */
    487   1.4      dbj 		printf("%s: xfer (%d) > req (%d)\n",
    488   1.4      dbj 		    esc->sc_dev.dv_xname, trans, esc->sc_dmasize);
    489   1.4      dbj #endif
    490   1.4      dbj 		trans = esc->sc_dmasize;
    491   1.4      dbj 	}
    492   1.4      dbj 
    493   1.4      dbj 	NCR_DMA(("dmaintr: tcl=%d, tcm=%d, tch=%d; trans=%d, resid=%d\n",
    494   1.4      dbj 		NCR_READ_REG(sc, NCR_TCL),
    495   1.4      dbj 		NCR_READ_REG(sc, NCR_TCM),
    496   1.4      dbj 		(sc->sc_cfg2 & NCRCFG2_FE)
    497   1.4      dbj 			? NCR_READ_REG(sc, NCR_TCH) : 0,
    498   1.4      dbj 		trans, resid));
    499   1.4      dbj 
    500   1.4      dbj 	*esc->sc_dmalen -= trans;
    501   1.4      dbj 	*esc->sc_dmaaddr += trans;
    502   1.4      dbj 
    503   1.4      dbj 	return 0;
    504   1.1      dbj }
    505   1.1      dbj 
    506   1.1      dbj int
    507   1.1      dbj esp_dma_setup(sc, addr, len, datain, dmasize)
    508   1.1      dbj 	struct ncr53c9x_softc *sc;
    509   1.1      dbj 	caddr_t *addr;
    510   1.1      dbj 	size_t *len;
    511   1.1      dbj 	int datain;
    512   1.1      dbj 	size_t *dmasize;
    513   1.1      dbj {
    514   1.1      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    515   1.2      dbj 
    516   1.4      dbj 	/* Save these in case we have to abort DMA */
    517   1.4      dbj 	esc->sc_dmaaddr = addr;
    518   1.4      dbj 	esc->sc_dmalen = len;
    519   1.4      dbj 	esc->sc_dmasize = *dmasize;
    520   1.4      dbj 
    521   1.4      dbj 	DPRINTF(("esp_dma_setup(0x%08lx,0x%08lx)\n",*addr,*dmasize));
    522   1.4      dbj 
    523   1.2      dbj #ifdef DIAGNOSTIC
    524   1.3      dbj 	if ((esc->sc_datain != -1) ||
    525  1.10      dbj 			(esc->sc_dmamap->dm_mapsize != 0) ||
    526  1.10      dbj 			(esc->sc_dmamap_loaded != 0)) {
    527   1.3      dbj 		panic("%s: map already loaded in esp_dma_setup\n"
    528  1.10      dbj 				"\tdatain = %d\n\tmapsize=%d\n\tloaed = %d",
    529  1.10      dbj 				sc->sc_dev.dv_xname,esc->sc_datain,esc->sc_dmamap->dm_mapsize,
    530  1.10      dbj 				esc->sc_dmamap_loaded);
    531   1.2      dbj 	}
    532   1.2      dbj #endif
    533   1.2      dbj 
    534   1.3      dbj 	/* Deal with DMA alignment issues, by stuffing the FIFO.
    535   1.3      dbj 	 * This assumes that if bus_dmamap_load is given an aligned
    536   1.3      dbj 	 * buffer, then it will generate aligned hardware addresses
    537   1.3      dbj 	 * to give to the device.  Perhaps that is not a good assumption,
    538   1.3      dbj 	 * but it is probably true. [dbj (at) netbsd.org:19980719.0135EDT]
    539   1.3      dbj 	 */
    540   1.2      dbj 	{
    541   1.3      dbj 		int slop_bgn_size; /* # bytes to be fifo'd at beginning */
    542   1.3      dbj 		int slop_end_size; /* # bytes to be fifo'd at end */
    543   1.3      dbj 
    544   1.3      dbj 		{
    545   1.3      dbj 			u_long bgn = (u_long)(*addr);
    546   1.3      dbj 			u_long end = (u_long)(*addr+*dmasize);
    547   1.3      dbj 
    548   1.3      dbj 			slop_bgn_size = DMA_BEGINALIGNMENT-(bgn % DMA_BEGINALIGNMENT);
    549   1.4      dbj 			if (slop_bgn_size == DMA_BEGINALIGNMENT) slop_bgn_size = 0;
    550   1.3      dbj 			slop_end_size = end % DMA_ENDALIGNMENT;
    551   1.3      dbj 		}
    552   1.3      dbj 
    553  1.10      dbj 		/* Check to make sure we haven't counted extra slop
    554   1.3      dbj 		 * as would happen for a very short dma buffer */
    555  1.10      dbj 		if (slop_bgn_size+slop_end_size >= *dmasize) {
    556  1.10      dbj 			slop_bgn_size = *dmasize;
    557   1.3      dbj 			slop_end_size = 0;
    558   1.3      dbj 
    559  1.10      dbj 		} else {
    560   1.3      dbj 			int error;
    561   1.3      dbj 			error = bus_dmamap_load(esc->sc_scsi_dma.nd_dmat,
    562   1.3      dbj 					esc->sc_dmamap,
    563   1.3      dbj 					*addr+slop_bgn_size,
    564   1.3      dbj 					*dmasize-(slop_bgn_size+slop_end_size),
    565   1.3      dbj 					NULL, BUS_DMA_NOWAIT);
    566   1.3      dbj 			if (error) {
    567   1.4      dbj 				panic("%s: can't load dma map. error = %d",
    568   1.4      dbj 						sc->sc_dev.dv_xname, error);
    569   1.3      dbj 			}
    570   1.3      dbj 
    571   1.3      dbj 		}
    572   1.3      dbj 
    573   1.3      dbj 		esc->sc_slop_bgn_addr = *addr;
    574   1.3      dbj 		esc->sc_slop_bgn_size = slop_bgn_size;
    575   1.3      dbj 		esc->sc_slop_end_addr = (*addr+*dmasize)-slop_end_size;
    576   1.3      dbj 		esc->sc_slop_end_size = slop_end_size;
    577   1.2      dbj 	}
    578   1.2      dbj 
    579   1.2      dbj 	esc->sc_datain = datain;
    580   1.2      dbj 
    581   1.1      dbj 	return (0);
    582   1.1      dbj }
    583   1.1      dbj 
    584   1.1      dbj void
    585   1.1      dbj esp_dma_go(sc)
    586   1.1      dbj 	struct ncr53c9x_softc *sc;
    587   1.1      dbj {
    588   1.1      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    589   1.3      dbj 
    590   1.4      dbj 	DPRINTF(("esp_dma_go(datain = %d)\n",esc->sc_datain));
    591   1.4      dbj 
    592   1.4      dbj 	DPRINTF(("\tbgn slop = %d\n\tend slop = %d\n\tmapsize = %d\n",
    593   1.4      dbj 			esc->sc_slop_bgn_size,esc->sc_slop_end_size,
    594   1.4      dbj 			esc->sc_dmamap->dm_mapsize));
    595   1.4      dbj 
    596   1.4      dbj 	DPRINTF(("esp fifo size = %d\n",
    597   1.4      dbj 			(NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)));
    598   1.4      dbj 
    599   1.4      dbj 	if (esc->sc_datain) {
    600   1.4      dbj 		NCR_WRITE_REG(sc, ESP_DCTL,
    601   1.4      dbj 				ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
    602   1.4      dbj 	} else {
    603   1.4      dbj 		NCR_WRITE_REG(sc, ESP_DCTL,
    604   1.4      dbj 				ESPDCTL_20MHZ | ESPDCTL_INTENB);
    605   1.4      dbj 	}
    606   1.4      dbj 
    607   1.4      dbj 	if (esc->sc_datain) {
    608   1.4      dbj 		int i;
    609   1.4      dbj #ifdef DIAGNOSTIC
    610   1.4      dbj #if 0  /* This is a fine thing to happen */
    611   1.4      dbj 		int n = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF);
    612   1.4      dbj 		if (n != esc->sc_slop_bgn_size) {
    613   1.4      dbj 			panic("%s: Unexpected data in fifo n = %d, expecting %d ",
    614   1.4      dbj 					sc->sc_dev.dv_xname, n, esc->sc_slop_bgn_size);
    615   1.4      dbj 		}
    616   1.4      dbj #endif
    617   1.4      dbj #endif
    618   1.4      dbj 		for(i=0;i<esc->sc_slop_bgn_size;i++) {
    619   1.4      dbj 			esc->sc_slop_bgn_addr[i]=NCR_READ_REG(sc, NCR_FIFO);
    620   1.4      dbj 		}
    621   1.4      dbj 
    622   1.4      dbj 	} else {
    623   1.4      dbj 		int i;
    624   1.4      dbj 		for(i=0;i<esc->sc_slop_bgn_size;i++) {
    625   1.4      dbj 			NCR_WRITE_REG(sc, NCR_FIFO, esc->sc_slop_bgn_addr[i]);
    626   1.4      dbj 		}
    627   1.4      dbj 
    628   1.4      dbj 		DPRINTF(("esp fifo size = %d\n",
    629   1.4      dbj 				(NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)));
    630   1.4      dbj 	}
    631   1.3      dbj 
    632   1.3      dbj 	if (esc->sc_dmamap->dm_mapsize != 0) {
    633   1.4      dbj 		if (esc->sc_datain) {
    634   1.4      dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
    635   1.4      dbj 					ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_DMARD);
    636   1.4      dbj 		} else {
    637   1.4      dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
    638   1.4      dbj 					ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD);
    639   1.4      dbj 		}
    640   1.4      dbj 
    641   1.4      dbj 
    642   1.3      dbj 		nextdma_start(&esc->sc_scsi_dma,
    643   1.3      dbj 				(esc->sc_datain ? DMACSR_READ : DMACSR_WRITE));
    644   1.3      dbj 	} else {
    645   1.3      dbj #if defined(DIAGNOSTIC)
    646   1.4      dbj 		/* verify that end slop is 0, since the shutdown
    647   1.3      dbj 		 * callback will not be called.
    648   1.3      dbj 		 */
    649   1.4      dbj 		if (esc->sc_slop_end_size != 0) {
    650   1.4      dbj 			panic("%s: Unexpected end slop with no DMA, slop = %d",
    651   1.4      dbj 					sc->sc_dev.dv_xname, esc->sc_slop_end_size);
    652   1.4      dbj 		}
    653   1.3      dbj #endif
    654   1.4      dbj #if 0
    655   1.4      dbj 		if (esc->sc_datain) {
    656   1.4      dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
    657   1.4      dbj 					ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD | ESPDCTL_FLUSH);
    658   1.4      dbj 		} else {
    659   1.4      dbj 			NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_20MHZ | ESPDCTL_INTENB);
    660   1.4      dbj 			NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_FLUSH);
    661   1.4      dbj 			NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_20MHZ | ESPDCTL_INTENB);
    662   1.4      dbj 		}
    663   1.4      dbj #endif
    664   1.4      dbj 
    665   1.4      dbj 		esc->sc_datain = -1;
    666   1.3      dbj 		esc->sc_slop_bgn_addr = 0;
    667   1.3      dbj 		esc->sc_slop_bgn_size = 0;
    668   1.3      dbj 		esc->sc_slop_end_addr = 0;
    669   1.3      dbj 		esc->sc_slop_end_size = 0;
    670   1.4      dbj 
    671   1.4      dbj 		DPRINTF(("esp fifo size = %d\n",
    672   1.4      dbj 				(NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)));
    673   1.3      dbj 	}
    674   1.1      dbj }
    675   1.1      dbj 
    676   1.1      dbj void
    677   1.1      dbj esp_dma_stop(sc)
    678   1.1      dbj 	struct ncr53c9x_softc *sc;
    679   1.1      dbj {
    680   1.1      dbj 	panic("Not yet implemented");
    681   1.1      dbj }
    682   1.1      dbj 
    683   1.1      dbj int
    684   1.1      dbj esp_dma_isactive(sc)
    685   1.1      dbj 	struct ncr53c9x_softc *sc;
    686   1.1      dbj {
    687   1.1      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    688   1.2      dbj 	return(	!nextdma_finished(&esc->sc_scsi_dma));
    689   1.2      dbj }
    690   1.2      dbj 
    691   1.2      dbj /****************************************************************/
    692   1.2      dbj 
    693   1.2      dbj /* Internal dma callback routines */
    694   1.2      dbj bus_dmamap_t
    695   1.2      dbj esp_dmacb_continue(arg)
    696   1.2      dbj 	void *arg;
    697   1.2      dbj {
    698   1.2      dbj 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
    699   1.2      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    700   1.2      dbj 
    701   1.4      dbj 	DPRINTF(("esp dma continue\n"));
    702   1.4      dbj 
    703   1.2      dbj   bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_dmamap,
    704   1.2      dbj 			0, esc->sc_dmamap->dm_mapsize,
    705   1.2      dbj 			(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
    706   1.2      dbj 
    707   1.2      dbj #ifdef DIAGNOSTIC
    708   1.2      dbj 	if ((esc->sc_datain < 0) || (esc->sc_datain > 1)) {
    709   1.2      dbj 		panic("%s: map not loaded in dma continue callback, datain = %d",
    710   1.2      dbj 				sc->sc_dev.dv_xname,esc->sc_datain);
    711   1.2      dbj 	}
    712   1.2      dbj #endif
    713   1.2      dbj 
    714  1.10      dbj 	if (esc->sc_dmamap_loaded == 0) {
    715  1.10      dbj 		esc->sc_dmamap_loaded++;
    716  1.10      dbj 		return(esc->sc_dmamap);
    717  1.10      dbj 	} else {
    718  1.10      dbj #ifdef DIAGNOSTIC
    719  1.10      dbj 		if (esc->sc_dmamap_loaded != 1) {
    720  1.10      dbj 			panic("%s: Unexpected sc_dmamap_loaded (%d) != 1 in continue_cb",
    721  1.10      dbj 					sc->sc_dev.dv_xname,esc->sc_dmamap_loaded);
    722  1.10      dbj 		}
    723  1.10      dbj #endif
    724  1.10      dbj 		return(0);
    725  1.10      dbj 	}
    726   1.2      dbj }
    727   1.2      dbj 
    728   1.2      dbj void
    729   1.2      dbj esp_dmacb_completed(map, arg)
    730   1.2      dbj 	bus_dmamap_t map;
    731   1.2      dbj 	void *arg;
    732   1.2      dbj {
    733   1.2      dbj 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
    734   1.2      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    735   1.2      dbj 
    736   1.4      dbj 	DPRINTF(("esp dma completed\n"));
    737   1.4      dbj 
    738   1.2      dbj #ifdef DIAGNOSTIC
    739  1.10      dbj 	if ((esc->sc_datain < 0) ||
    740  1.10      dbj 			(esc->sc_datain > 1) ||
    741  1.10      dbj 			(esc->sc_dmamap_loaded != 1)) {
    742  1.10      dbj 		panic("%s: map not loaded in dma completed callback, datain = %d, loaded = %d",
    743  1.10      dbj 				sc->sc_dev.dv_xname,esc->sc_datain,esc->sc_dmamap_loaded);
    744   1.2      dbj 	}
    745   1.2      dbj 	if (map != esc->sc_dmamap) {
    746   1.2      dbj 		panic("%s: unexpected tx completed map", sc->sc_dev.dv_xname);
    747   1.2      dbj 	}
    748   1.2      dbj #endif
    749   1.2      dbj 
    750   1.4      dbj 	/* @@@ Flush the fifo? */
    751   1.4      dbj 
    752   1.2      dbj   bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_dmamap,
    753   1.2      dbj 			0, esc->sc_dmamap->dm_mapsize,
    754   1.2      dbj 			(esc->sc_datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
    755   1.2      dbj }
    756   1.2      dbj 
    757   1.2      dbj void
    758   1.2      dbj esp_dmacb_shutdown(arg)
    759   1.2      dbj 	void *arg;
    760   1.2      dbj {
    761   1.2      dbj 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
    762   1.2      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    763   1.2      dbj 
    764   1.4      dbj 	DPRINTF(("esp dma shutdown\n"));
    765   1.4      dbj 
    766   1.2      dbj #ifdef DIAGNOSTIC
    767   1.2      dbj 	if ((esc->sc_datain < 0) || (esc->sc_datain > 1)) {
    768   1.2      dbj 		panic("%s: map not loaded in dma shutdown callback, datain = %d",
    769   1.2      dbj 				sc->sc_dev.dv_xname,esc->sc_datain);
    770   1.2      dbj 	}
    771   1.2      dbj #endif
    772   1.2      dbj 
    773   1.2      dbj 	bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_dmamap);
    774   1.3      dbj 
    775   1.4      dbj 	/* Stuff the end slop into fifo */
    776   1.4      dbj 
    777   1.4      dbj 	{
    778   1.4      dbj 		if (esc->sc_datain) {
    779   1.4      dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
    780   1.4      dbj 					ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
    781   1.4      dbj 		} else {
    782   1.4      dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
    783   1.4      dbj 					ESPDCTL_20MHZ | ESPDCTL_INTENB);
    784   1.4      dbj 		}
    785   1.4      dbj 
    786   1.4      dbj 		if (esc->sc_datain) {
    787   1.4      dbj 			int i;
    788   1.4      dbj #ifdef DIAGNOSTIC
    789  1.10      dbj #if 0 /* This is a fine thing to happen. */
    790   1.4      dbj 			int n = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF);
    791   1.4      dbj 			if (n != esc->sc_slop_end_size) {
    792   1.4      dbj 				panic("%s: Unexpected data in fifo n = %d, expecting %d at end",
    793   1.4      dbj 						sc->sc_dev.dv_xname, n, esc->sc_slop_end_size);
    794   1.4      dbj 			}
    795   1.4      dbj #endif
    796  1.10      dbj #endif
    797   1.4      dbj 			for(i=0;i<esc->sc_slop_end_size;i++) {
    798   1.4      dbj 				esc->sc_slop_end_addr[i]=NCR_READ_REG(sc, NCR_FIFO);
    799   1.4      dbj 			}
    800   1.4      dbj 
    801   1.4      dbj 		} else {
    802   1.4      dbj 			int i;
    803   1.4      dbj 			for(i=0;i<esc->sc_slop_end_size;i++) {
    804   1.4      dbj 				NCR_WRITE_REG(sc, NCR_FIFO, esc->sc_slop_end_addr[i]);
    805   1.4      dbj 			}
    806   1.4      dbj 		}
    807   1.4      dbj 	}
    808   1.4      dbj 
    809   1.3      dbj 
    810   1.2      dbj 	esc->sc_datain = -1;
    811   1.3      dbj 	esc->sc_slop_bgn_addr = 0;
    812   1.3      dbj 	esc->sc_slop_bgn_size = 0;
    813   1.3      dbj 	esc->sc_slop_end_addr = 0;
    814   1.3      dbj 	esc->sc_slop_end_size = 0;
    815  1.10      dbj 	esc->sc_dmamap_loaded--;
    816  1.10      dbj #ifdef DIAGNOSTIC
    817  1.10      dbj 	if (esc->sc_dmamap_loaded != 0) {
    818  1.10      dbj 		panic("%s: Unexpected sc_dmamap_loaded (%d) != 0 in shutdown_cb",
    819  1.10      dbj 				sc->sc_dev.dv_xname,esc->sc_dmamap_loaded);
    820  1.10      dbj 	}
    821  1.10      dbj #endif
    822   1.1      dbj }
    823