Home | History | Annotate | Line # | Download | only in dev
esp.c revision 1.16
      1  1.16      dbj /*	$NetBSD: esp.c,v 1.16 1999/02/02 12:46:13 dbj Exp $	*/
      2   1.1      dbj 
      3   1.1      dbj /*-
      4   1.5  mycroft  * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
      5   1.1      dbj  * All rights reserved.
      6   1.1      dbj  *
      7   1.1      dbj  * This code is derived from software contributed to The NetBSD Foundation
      8   1.6  mycroft  * by Charles M. Hannum and by Jason R. Thorpe of the Numerical Aerospace
      9   1.6  mycroft  * Simulation Facility, NASA Ames Research Center.
     10   1.1      dbj  *
     11   1.1      dbj  * Redistribution and use in source and binary forms, with or without
     12   1.1      dbj  * modification, are permitted provided that the following conditions
     13   1.1      dbj  * are met:
     14   1.1      dbj  * 1. Redistributions of source code must retain the above copyright
     15   1.1      dbj  *    notice, this list of conditions and the following disclaimer.
     16   1.1      dbj  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1      dbj  *    notice, this list of conditions and the following disclaimer in the
     18   1.1      dbj  *    documentation and/or other materials provided with the distribution.
     19   1.1      dbj  * 3. All advertising materials mentioning features or use of this software
     20   1.1      dbj  *    must display the following acknowledgement:
     21   1.1      dbj  *	This product includes software developed by the NetBSD
     22   1.1      dbj  *	Foundation, Inc. and its contributors.
     23   1.1      dbj  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24   1.1      dbj  *    contributors may be used to endorse or promote products derived
     25   1.1      dbj  *    from this software without specific prior written permission.
     26   1.1      dbj  *
     27   1.1      dbj  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28   1.1      dbj  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29   1.1      dbj  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30   1.1      dbj  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31   1.1      dbj  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32   1.1      dbj  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33   1.1      dbj  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34   1.1      dbj  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35   1.1      dbj  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36   1.1      dbj  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37   1.1      dbj  * POSSIBILITY OF SUCH DAMAGE.
     38   1.1      dbj  */
     39   1.1      dbj 
     40   1.1      dbj /*
     41   1.1      dbj  * Copyright (c) 1994 Peter Galbavy
     42   1.1      dbj  * All rights reserved.
     43   1.1      dbj  *
     44   1.1      dbj  * Redistribution and use in source and binary forms, with or without
     45   1.1      dbj  * modification, are permitted provided that the following conditions
     46   1.1      dbj  * are met:
     47   1.1      dbj  * 1. Redistributions of source code must retain the above copyright
     48   1.1      dbj  *    notice, this list of conditions and the following disclaimer.
     49   1.1      dbj  * 2. Redistributions in binary form must reproduce the above copyright
     50   1.1      dbj  *    notice, this list of conditions and the following disclaimer in the
     51   1.1      dbj  *    documentation and/or other materials provided with the distribution.
     52   1.1      dbj  * 3. All advertising materials mentioning features or use of this software
     53   1.1      dbj  *    must display the following acknowledgement:
     54   1.1      dbj  *	This product includes software developed by Peter Galbavy
     55   1.1      dbj  * 4. The name of the author may not be used to endorse or promote products
     56   1.1      dbj  *    derived from this software without specific prior written permission.
     57   1.1      dbj  *
     58   1.1      dbj  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     59   1.1      dbj  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     60   1.1      dbj  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     61   1.1      dbj  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     62   1.1      dbj  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     63   1.1      dbj  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     64   1.1      dbj  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     65   1.1      dbj  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     66   1.1      dbj  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     67   1.1      dbj  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     68   1.1      dbj  * POSSIBILITY OF SUCH DAMAGE.
     69   1.1      dbj  */
     70   1.1      dbj 
     71   1.1      dbj /*
     72   1.1      dbj  * Based on aic6360 by Jarle Greipsland
     73   1.1      dbj  *
     74   1.1      dbj  * Acknowledgements: Many of the algorithms used in this driver are
     75   1.1      dbj  * inspired by the work of Julian Elischer (julian (at) tfs.com) and
     76   1.1      dbj  * Charles Hannum (mycroft (at) duality.gnu.ai.mit.edu).  Thanks a million!
     77   1.1      dbj  */
     78   1.1      dbj 
     79   1.1      dbj /*
     80   1.1      dbj  * Grabbed from the sparc port at revision 1.73 for the NeXT.
     81   1.1      dbj  * Darrin B. Jewell <dbj (at) netbsd.org>  Sat Jul  4 15:41:32 1998
     82   1.1      dbj  */
     83   1.1      dbj 
     84   1.1      dbj #include <sys/types.h>
     85   1.1      dbj #include <sys/param.h>
     86   1.1      dbj #include <sys/systm.h>
     87   1.1      dbj #include <sys/kernel.h>
     88   1.1      dbj #include <sys/errno.h>
     89   1.1      dbj #include <sys/ioctl.h>
     90   1.1      dbj #include <sys/device.h>
     91   1.1      dbj #include <sys/buf.h>
     92   1.1      dbj #include <sys/proc.h>
     93   1.1      dbj #include <sys/user.h>
     94   1.1      dbj #include <sys/queue.h>
     95   1.1      dbj 
     96   1.1      dbj #include <dev/scsipi/scsi_all.h>
     97   1.1      dbj #include <dev/scsipi/scsipi_all.h>
     98   1.1      dbj #include <dev/scsipi/scsiconf.h>
     99   1.1      dbj #include <dev/scsipi/scsi_message.h>
    100   1.1      dbj 
    101   1.1      dbj #include <machine/bus.h>
    102   1.1      dbj #include <machine/autoconf.h>
    103   1.1      dbj #include <machine/cpu.h>
    104   1.1      dbj 
    105   1.1      dbj #include <dev/ic/ncr53c9xreg.h>
    106   1.1      dbj #include <dev/ic/ncr53c9xvar.h>
    107   1.1      dbj 
    108   1.1      dbj #include <next68k/next68k/isr.h>
    109   1.1      dbj 
    110   1.1      dbj #include <next68k/dev/nextdmareg.h>
    111   1.1      dbj #include <next68k/dev/nextdmavar.h>
    112   1.1      dbj 
    113   1.1      dbj #include "espreg.h"
    114   1.1      dbj #include "espvar.h"
    115   1.1      dbj 
    116   1.4      dbj #if 1
    117   1.4      dbj #define ESP_DEBUG
    118   1.4      dbj #endif
    119   1.4      dbj 
    120   1.4      dbj #ifdef ESP_DEBUG
    121  1.10      dbj int esp_debug = 0;
    122  1.10      dbj #define DPRINTF(x) if (esp_debug) printf x;
    123   1.4      dbj #else
    124   1.4      dbj #define DPRINTF(x)
    125   1.4      dbj #endif
    126   1.4      dbj 
    127   1.4      dbj 
    128   1.1      dbj void	espattach_intio	__P((struct device *, struct device *, void *));
    129   1.1      dbj int	espmatch_intio	__P((struct device *, struct cfdata *, void *));
    130   1.1      dbj 
    131   1.2      dbj /* DMA callbacks */
    132   1.2      dbj bus_dmamap_t esp_dmacb_continue __P((void *arg));
    133   1.2      dbj void esp_dmacb_completed __P((bus_dmamap_t map, void *arg));
    134   1.2      dbj void esp_dmacb_shutdown __P((void *arg));
    135   1.2      dbj 
    136   1.1      dbj /* Linkup to the rest of the kernel */
    137   1.1      dbj struct cfattach esp_ca = {
    138   1.1      dbj 	sizeof(struct esp_softc), espmatch_intio, espattach_intio
    139   1.1      dbj };
    140   1.1      dbj 
    141   1.1      dbj struct scsipi_device esp_dev = {
    142   1.1      dbj 	NULL,			/* Use default error handler */
    143   1.1      dbj 	NULL,			/* have a queue, served by this */
    144   1.1      dbj 	NULL,			/* have no async handler */
    145   1.1      dbj 	NULL,			/* Use default 'done' routine */
    146   1.1      dbj };
    147   1.1      dbj 
    148   1.1      dbj /*
    149   1.1      dbj  * Functions and the switch for the MI code.
    150   1.1      dbj  */
    151   1.1      dbj u_char	esp_read_reg __P((struct ncr53c9x_softc *, int));
    152   1.1      dbj void	esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
    153   1.1      dbj int	esp_dma_isintr __P((struct ncr53c9x_softc *));
    154   1.1      dbj void	esp_dma_reset __P((struct ncr53c9x_softc *));
    155   1.1      dbj int	esp_dma_intr __P((struct ncr53c9x_softc *));
    156   1.1      dbj int	esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
    157   1.1      dbj 	    size_t *, int, size_t *));
    158   1.1      dbj void	esp_dma_go __P((struct ncr53c9x_softc *));
    159   1.1      dbj void	esp_dma_stop __P((struct ncr53c9x_softc *));
    160   1.1      dbj int	esp_dma_isactive __P((struct ncr53c9x_softc *));
    161   1.1      dbj 
    162   1.1      dbj struct ncr53c9x_glue esp_glue = {
    163   1.1      dbj 	esp_read_reg,
    164   1.1      dbj 	esp_write_reg,
    165   1.1      dbj 	esp_dma_isintr,
    166   1.1      dbj 	esp_dma_reset,
    167   1.1      dbj 	esp_dma_intr,
    168   1.1      dbj 	esp_dma_setup,
    169   1.1      dbj 	esp_dma_go,
    170   1.1      dbj 	esp_dma_stop,
    171   1.1      dbj 	esp_dma_isactive,
    172   1.1      dbj 	NULL,			/* gl_clear_latched_intr */
    173   1.1      dbj };
    174   1.1      dbj 
    175  1.11      dbj #ifdef ESP_DEBUG
    176  1.11      dbj #define XCHR(x) "0123456789abcdef"[(x) & 0xf]
    177  1.11      dbj static void
    178  1.11      dbj esp_hex_dump(unsigned char *pkt, size_t len)
    179  1.11      dbj {
    180  1.11      dbj 	size_t i, j;
    181  1.11      dbj 
    182  1.11      dbj 	printf("0000: ");
    183  1.11      dbj 	for(i=0; i<len; i++) {
    184  1.11      dbj 		printf("%c%c ", XCHR(pkt[i]>>4), XCHR(pkt[i]));
    185  1.11      dbj 		if ((i+1) % 16 == 0) {
    186  1.11      dbj 			printf("  %c", '"');
    187  1.11      dbj 			for(j=0; j<16; j++)
    188  1.11      dbj 				printf("%c", pkt[i-15+j]>=32 && pkt[i-15+j]<127?pkt[i-15+j]:'.');
    189  1.11      dbj 			printf("%c\n%c%c%c%c: ", '"', XCHR((i+1)>>12),
    190  1.11      dbj 				XCHR((i+1)>>8), XCHR((i+1)>>4), XCHR(i+1));
    191  1.11      dbj 		}
    192  1.11      dbj 	}
    193  1.11      dbj 	printf("\n");
    194  1.11      dbj }
    195  1.11      dbj #endif
    196  1.11      dbj 
    197   1.1      dbj int
    198   1.1      dbj espmatch_intio(parent, cf, aux)
    199   1.1      dbj 	struct device *parent;
    200   1.1      dbj 	struct cfdata *cf;
    201   1.1      dbj 	void *aux;
    202   1.1      dbj {
    203   1.1      dbj   /* should probably probe here */
    204   1.1      dbj   /* Should also probably set up data from config */
    205   1.1      dbj 
    206   1.3      dbj 	return(1);
    207   1.1      dbj }
    208   1.1      dbj 
    209   1.1      dbj void
    210   1.1      dbj espattach_intio(parent, self, aux)
    211   1.1      dbj 	struct device *parent, *self;
    212   1.1      dbj 	void *aux;
    213   1.1      dbj {
    214   1.1      dbj 	struct esp_softc *esc = (void *)self;
    215   1.1      dbj 	struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
    216   1.1      dbj 
    217   1.1      dbj 	esc->sc_bst = NEXT68K_INTIO_BUS_SPACE;
    218   1.1      dbj 	if (bus_space_map(esc->sc_bst, NEXT_P_SCSI,
    219   1.1      dbj 			ESP_DEVICE_SIZE, 0, &esc->sc_bsh)) {
    220   1.3      dbj     panic("\n%s: can't map ncr53c90 registers",
    221   1.1      dbj 				sc->sc_dev.dv_xname);
    222   1.1      dbj 	}
    223   1.1      dbj 
    224   1.1      dbj 	sc->sc_id = 7;
    225   1.1      dbj 	sc->sc_freq = 20;							/* Mhz */
    226   1.1      dbj 
    227   1.1      dbj 	/*
    228   1.1      dbj 	 * Set up glue for MI code early; we use some of it here.
    229   1.1      dbj 	 */
    230   1.1      dbj 	sc->sc_glue = &esp_glue;
    231   1.1      dbj 
    232   1.1      dbj 	/*
    233   1.1      dbj 	 * XXX More of this should be in ncr53c9x_attach(), but
    234   1.1      dbj 	 * XXX should we really poke around the chip that much in
    235   1.1      dbj 	 * XXX the MI code?  Think about this more...
    236   1.1      dbj 	 */
    237   1.1      dbj 
    238   1.1      dbj 	/*
    239   1.1      dbj 	 * It is necessary to try to load the 2nd config register here,
    240   1.1      dbj 	 * to find out what rev the esp chip is, else the ncr53c9x_reset
    241   1.1      dbj 	 * will not set up the defaults correctly.
    242   1.1      dbj 	 */
    243   1.1      dbj 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    244   1.1      dbj 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE;
    245   1.1      dbj 	sc->sc_cfg3 = NCRCFG3_CDB;
    246   1.1      dbj 	NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
    247   1.1      dbj 
    248   1.1      dbj 	if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) !=
    249   1.1      dbj 	    (NCRCFG2_SCSI2 | NCRCFG2_RPE)) {
    250   1.1      dbj 		sc->sc_rev = NCR_VARIANT_ESP100;
    251   1.1      dbj 	} else {
    252   1.1      dbj 		sc->sc_cfg2 = NCRCFG2_SCSI2;
    253   1.1      dbj 		NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
    254   1.1      dbj 		sc->sc_cfg3 = 0;
    255   1.1      dbj 		NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    256   1.1      dbj 		sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK);
    257   1.1      dbj 		NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    258   1.1      dbj 		if (NCR_READ_REG(sc, NCR_CFG3) !=
    259   1.1      dbj 		    (NCRCFG3_CDB | NCRCFG3_FCLK)) {
    260   1.1      dbj 			sc->sc_rev = NCR_VARIANT_ESP100A;
    261   1.1      dbj 		} else {
    262   1.1      dbj 			/* NCRCFG2_FE enables > 64K transfers */
    263   1.1      dbj 			sc->sc_cfg2 |= NCRCFG2_FE;
    264   1.1      dbj 			sc->sc_cfg3 = 0;
    265   1.1      dbj 			NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    266   1.1      dbj 			sc->sc_rev = NCR_VARIANT_ESP200;
    267   1.1      dbj 		}
    268   1.1      dbj 	}
    269   1.1      dbj 
    270   1.1      dbj 	/*
    271   1.1      dbj 	 * XXX minsync and maxxfer _should_ be set up in MI code,
    272   1.1      dbj 	 * XXX but it appears to have some dependency on what sort
    273   1.1      dbj 	 * XXX of DMA we're hooked up to, etc.
    274   1.1      dbj 	 */
    275   1.1      dbj 
    276   1.1      dbj 	/*
    277   1.1      dbj 	 * This is the value used to start sync negotiations
    278   1.1      dbj 	 * Note that the NCR register "SYNCTP" is programmed
    279   1.1      dbj 	 * in "clocks per byte", and has a minimum value of 4.
    280   1.1      dbj 	 * The SCSI period used in negotiation is one-fourth
    281   1.1      dbj 	 * of the time (in nanoseconds) needed to transfer one byte.
    282   1.1      dbj 	 * Since the chip's clock is given in MHz, we have the following
    283   1.1      dbj 	 * formula: 4 * period = (1000 / freq) * 4
    284   1.1      dbj 	 */
    285   1.1      dbj 	sc->sc_minsync = 1000 / sc->sc_freq;
    286   1.1      dbj 
    287   1.1      dbj 	/*
    288   1.1      dbj 	 * Alas, we must now modify the value a bit, because it's
    289   1.1      dbj 	 * only valid when can switch on FASTCLK and FASTSCSI bits
    290   1.1      dbj 	 * in config register 3...
    291   1.1      dbj 	 */
    292   1.1      dbj 	switch (sc->sc_rev) {
    293   1.1      dbj 	case NCR_VARIANT_ESP100:
    294   1.1      dbj 		sc->sc_maxxfer = 64 * 1024;
    295   1.1      dbj 		sc->sc_minsync = 0;	/* No synch on old chip? */
    296   1.1      dbj 		break;
    297   1.1      dbj 
    298   1.1      dbj 	case NCR_VARIANT_ESP100A:
    299   1.1      dbj 		sc->sc_maxxfer = 64 * 1024;
    300   1.1      dbj 		/* Min clocks/byte is 5 */
    301   1.1      dbj 		sc->sc_minsync = ncr53c9x_cpb2stp(sc, 5);
    302   1.1      dbj 		break;
    303   1.1      dbj 
    304   1.1      dbj 	case NCR_VARIANT_ESP200:
    305   1.1      dbj 		sc->sc_maxxfer = 16 * 1024 * 1024;
    306   1.1      dbj 		/* XXX - do actually set FAST* bits */
    307   1.1      dbj 		break;
    308   1.1      dbj 	}
    309   1.1      dbj 
    310   1.3      dbj 	/* @@@ Some ESP_DCTL bits probably need setting */
    311   1.3      dbj 	NCR_WRITE_REG(sc, ESP_DCTL,
    312   1.3      dbj 			ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_RESET);
    313   1.3      dbj 	DELAY(10);
    314   1.3      dbj 	NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_20MHZ | ESPDCTL_INTENB);
    315   1.3      dbj 	DELAY(10);
    316   1.3      dbj 
    317   1.3      dbj 	/* Set up SCSI DMA */
    318   1.3      dbj 	{
    319   1.3      dbj 		esc->sc_scsi_dma.nd_bst = NEXT68K_INTIO_BUS_SPACE;
    320   1.3      dbj 
    321   1.3      dbj 		if (bus_space_map(esc->sc_scsi_dma.nd_bst, NEXT_P_SCSI_CSR,
    322   1.3      dbj 				sizeof(struct dma_dev),0, &esc->sc_scsi_dma.nd_bsh)) {
    323   1.3      dbj 			panic("\n%s: can't map scsi DMA registers",
    324   1.3      dbj 					sc->sc_dev.dv_xname);
    325   1.3      dbj 		}
    326   1.3      dbj 
    327   1.3      dbj 		esc->sc_scsi_dma.nd_intr = NEXT_I_SCSI_DMA;
    328   1.3      dbj 		esc->sc_scsi_dma.nd_shutdown_cb  = &esp_dmacb_shutdown;
    329   1.3      dbj 		esc->sc_scsi_dma.nd_continue_cb  = &esp_dmacb_continue;
    330   1.3      dbj 		esc->sc_scsi_dma.nd_completed_cb = &esp_dmacb_completed;
    331   1.3      dbj 		esc->sc_scsi_dma.nd_cb_arg       = sc;
    332   1.3      dbj 		nextdma_config(&esc->sc_scsi_dma);
    333   1.3      dbj 		nextdma_init(&esc->sc_scsi_dma);
    334   1.3      dbj 
    335   1.3      dbj 		{
    336   1.3      dbj 			int error;
    337   1.3      dbj 			if ((error = bus_dmamap_create(esc->sc_scsi_dma.nd_dmat,
    338   1.3      dbj 					sc->sc_maxxfer, 1, sc->sc_maxxfer,
    339   1.3      dbj 					0, BUS_DMA_ALLOCNOW, &esc->sc_dmamap)) != 0) {
    340   1.3      dbj 				panic("%s: can't create i/o DMA map, error = %d",
    341   1.3      dbj 						sc->sc_dev.dv_xname,error);
    342   1.3      dbj 			}
    343   1.3      dbj 		}
    344  1.14      dbj 
    345  1.14      dbj 		{
    346  1.14      dbj 			int error;
    347  1.14      dbj 			if ((error = bus_dmamap_create(esc->sc_scsi_dma.nd_dmat,
    348  1.14      dbj 					ESP_DMA_MAXTAIL, 1, ESP_DMA_MAXTAIL,
    349  1.14      dbj 					0, BUS_DMA_ALLOCNOW, &esc->sc_tail_dmamap)) != 0) {
    350  1.14      dbj 				panic("%s: can't create tail i/o DMA map, error = %d",
    351  1.14      dbj 						sc->sc_dev.dv_xname,error);
    352  1.14      dbj 			}
    353  1.14      dbj 		}
    354   1.3      dbj 	}
    355   1.1      dbj 
    356   1.1      dbj #if 0
    357   1.1      dbj 	/* Turn on target selection using the `dma' method */
    358   1.1      dbj 	ncr53c9x_dmaselect = 1;
    359   1.3      dbj #else
    360   1.3      dbj 	ncr53c9x_dmaselect = 0;
    361   1.3      dbj #endif
    362   1.1      dbj 
    363  1.14      dbj 	esc->sc_datain = -1;
    364   1.3      dbj 	esc->sc_slop_bgn_addr = 0;
    365   1.3      dbj 	esc->sc_slop_bgn_size = 0;
    366   1.3      dbj 	esc->sc_slop_end_addr = 0;
    367   1.3      dbj 	esc->sc_slop_end_size = 0;
    368  1.10      dbj 	esc->sc_dmamap_loaded = 0;
    369  1.14      dbj 	esc->sc_tail = 0;
    370  1.14      dbj 	esc->sc_tail_size = 0;
    371   1.1      dbj 
    372   1.3      dbj 	/* Establish interrupt channel */
    373   1.3      dbj 	isrlink_autovec((int(*)__P((void*)))ncr53c9x_intr, sc,
    374   1.3      dbj 			NEXT_I_IPL(NEXT_I_SCSI), 0);
    375   1.3      dbj 	INTR_ENABLE(NEXT_I_SCSI);
    376   1.4      dbj 
    377   1.4      dbj 	/* register interrupt stats */
    378   1.4      dbj 	evcnt_attach(&sc->sc_dev, "intr", &sc->sc_intrcnt);
    379   1.4      dbj 
    380   1.4      dbj 	/* Do the common parts of attachment. */
    381   1.9  thorpej 	sc->sc_adapter.scsipi_cmd = ncr53c9x_scsi_cmd;
    382   1.9  thorpej 	sc->sc_adapter.scsipi_minphys = minphys;
    383   1.9  thorpej 	ncr53c9x_attach(sc, &esp_dev);
    384   1.1      dbj }
    385   1.1      dbj 
    386   1.1      dbj /*
    387   1.1      dbj  * Glue functions.
    388   1.1      dbj  */
    389   1.1      dbj 
    390   1.1      dbj u_char
    391   1.1      dbj esp_read_reg(sc, reg)
    392   1.1      dbj 	struct ncr53c9x_softc *sc;
    393   1.1      dbj 	int reg;
    394   1.1      dbj {
    395   1.1      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    396   1.1      dbj 
    397   1.1      dbj 	return(bus_space_read_1(esc->sc_bst, esc->sc_bsh, reg));
    398   1.1      dbj }
    399   1.1      dbj 
    400   1.1      dbj void
    401   1.1      dbj esp_write_reg(sc, reg, val)
    402   1.1      dbj 	struct ncr53c9x_softc *sc;
    403   1.1      dbj 	int reg;
    404   1.1      dbj 	u_char val;
    405   1.1      dbj {
    406   1.1      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    407   1.1      dbj 
    408   1.1      dbj 	bus_space_write_1(esc->sc_bst, esc->sc_bsh, reg, val);
    409   1.1      dbj }
    410   1.1      dbj 
    411   1.1      dbj int
    412   1.1      dbj esp_dma_isintr(sc)
    413   1.1      dbj 	struct ncr53c9x_softc *sc;
    414   1.1      dbj {
    415   1.4      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    416   1.4      dbj 
    417   1.4      dbj 	int r = (INTR_OCCURRED(NEXT_I_SCSI));
    418   1.4      dbj 
    419   1.4      dbj 	if (r) {
    420  1.13      dbj 		DPRINTF(("esp_dma_isintr = 0x%b\n",
    421  1.13      dbj 				(*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),NEXT_INTR_BITS));
    422  1.13      dbj 
    423  1.13      dbj 		if (esp_dma_isactive(sc)) {
    424  1.13      dbj 			if (esc->sc_datain) {
    425  1.13      dbj 				NCR_WRITE_REG(sc, ESP_DCTL,
    426  1.13      dbj 						ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_DMARD | ESPDCTL_FLUSH);
    427  1.13      dbj 				NCR_WRITE_REG(sc, ESP_DCTL,
    428  1.13      dbj 						ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_DMARD);
    429  1.13      dbj 			} else {
    430  1.13      dbj 				NCR_WRITE_REG(sc, ESP_DCTL,
    431  1.13      dbj 						ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_FLUSH);
    432  1.13      dbj 				NCR_WRITE_REG(sc, ESP_DCTL,
    433  1.13      dbj 						ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD);
    434  1.13      dbj 			}
    435  1.16      dbj 			{
    436  1.16      dbj 				int nr;
    437  1.16      dbj 				nr = nextdma_intr(&esc->sc_scsi_dma);
    438  1.16      dbj 				if (nr) {
    439  1.16      dbj 					DPRINTF(("nextma_intr = %d\n",nr));
    440  1.16      dbj 				}
    441  1.16      dbj 			}
    442  1.15      dbj 			return 0;
    443  1.13      dbj 		}
    444  1.13      dbj 
    445  1.13      dbj 		/* Clear the DMAMOD bit in the DCTL register, since if this
    446  1.13      dbj 		 * routine returns true, then the ncr53c9x_intr handler will
    447  1.13      dbj 		 * be called and needs access to the scsi registers.
    448  1.13      dbj 		 */
    449  1.13      dbj 		if (esc->sc_datain) {
    450  1.13      dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
    451  1.13      dbj 					ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
    452  1.13      dbj 		} else {
    453  1.13      dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
    454  1.13      dbj 					ESPDCTL_20MHZ | ESPDCTL_INTENB);
    455  1.13      dbj 		}
    456  1.13      dbj 
    457   1.4      dbj 	}
    458   1.4      dbj 
    459   1.4      dbj 	return (r);
    460   1.1      dbj }
    461   1.1      dbj 
    462   1.1      dbj void
    463   1.1      dbj esp_dma_reset(sc)
    464   1.1      dbj 	struct ncr53c9x_softc *sc;
    465   1.1      dbj {
    466   1.1      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    467   1.3      dbj 
    468  1.13      dbj 	DPRINTF(("esp dma reset\n"));
    469  1.13      dbj 
    470  1.13      dbj #ifdef ESP_DEBUG
    471  1.13      dbj 	if (esp_debug) {
    472  1.13      dbj 		printf("  *intrstat = 0x%b\n",
    473  1.13      dbj 				(*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),NEXT_INTR_BITS);
    474  1.13      dbj 		printf("  *intrmask = 0x%b\n",
    475  1.13      dbj 				(*(volatile u_long *)IIOV(NEXT_P_INTRMASK)),NEXT_INTR_BITS);
    476  1.13      dbj 	}
    477  1.13      dbj #endif
    478  1.13      dbj 
    479  1.13      dbj 
    480  1.13      dbj 	/* Clear the DMAMOD bit in the DCTL register: */
    481  1.13      dbj 	if (esc->sc_datain) {
    482  1.13      dbj 		NCR_WRITE_REG(sc, ESP_DCTL,
    483  1.13      dbj 				ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
    484  1.13      dbj 	} else {
    485  1.13      dbj 		NCR_WRITE_REG(sc, ESP_DCTL,
    486  1.13      dbj 				ESPDCTL_20MHZ | ESPDCTL_INTENB);
    487  1.13      dbj 	}
    488  1.13      dbj 
    489   1.4      dbj 	nextdma_reset(&esc->sc_scsi_dma);
    490   1.4      dbj 
    491  1.14      dbj 	if (esc->sc_dmamap_loaded) {
    492  1.14      dbj 		/* fixing this is slightly complicated since multiple maps may be loaded,
    493  1.14      dbj 		 * and the esc->sc_dmamap_loaded variable only indicates the most recent one.
    494  1.14      dbj 		 */
    495  1.14      dbj 		panic("invoking completed callbacks upon esp_dma_reset is not yet implemented");
    496  1.13      dbj 
    497  1.13      dbj 		esp_dmacb_completed(esc->sc_dmamap,sc);
    498  1.14      dbj 		esp_dmacb_completed(esc->sc_tail_dmamap,sc);
    499  1.13      dbj 	}
    500  1.13      dbj 
    501  1.14      dbj 	esp_dmacb_shutdown(sc);				/* this will clean up */
    502   1.1      dbj }
    503   1.1      dbj 
    504   1.1      dbj int
    505   1.1      dbj esp_dma_intr(sc)
    506   1.1      dbj 	struct ncr53c9x_softc *sc;
    507   1.1      dbj {
    508   1.4      dbj 	int trans;
    509   1.4      dbj 	int resid;
    510   1.4      dbj 	int datain;
    511   1.4      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    512   1.4      dbj 
    513   1.4      dbj 	datain = esc->sc_datain;
    514   1.4      dbj 
    515   1.4      dbj 	DPRINTF(("esp_dma_intr resetting dma\n"));
    516   1.4      dbj 
    517   1.4      dbj 	/* If the dma hasn't finished when we are in a scsi
    518   1.4      dbj 	 * interrupt. Then, "Houston, we have a problem."
    519   1.4      dbj 	 * Stop DMA and figure out how many bytes were transferred
    520   1.4      dbj 	 */
    521   1.4      dbj 	esp_dma_reset(sc);
    522   1.4      dbj 
    523   1.4      dbj 	resid = 0;
    524   1.4      dbj 
    525   1.4      dbj 	/*
    526   1.4      dbj 	 * If a transfer onto the SCSI bus gets interrupted by the device
    527   1.4      dbj 	 * (e.g. for a SAVEPOINTER message), the data in the FIFO counts
    528   1.4      dbj 	 * as residual since the ESP counter registers get decremented as
    529   1.4      dbj 	 * bytes are clocked into the FIFO.
    530   1.2      dbj 	 */
    531   1.4      dbj 
    532   1.4      dbj 	if (! datain) {
    533   1.4      dbj 		resid = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF);
    534   1.4      dbj 		if (resid) {
    535   1.4      dbj 			NCR_DMA(("dmaintr: empty esp FIFO of %d ", resid));
    536   1.4      dbj 			NCRCMD(sc, NCRCMD_FLUSH);
    537   1.4      dbj 			DELAY(1);
    538   1.4      dbj 		}
    539   1.4      dbj 	}
    540   1.4      dbj 
    541   1.4      dbj 	if ((sc->sc_espstat & NCRSTAT_TC) == 0) {
    542   1.4      dbj 		/*
    543   1.4      dbj 		 * `Terminal count' is off, so read the residue
    544   1.4      dbj 		 * out of the ESP counter registers.
    545   1.4      dbj 		 */
    546   1.4      dbj 		resid += (NCR_READ_REG(sc, NCR_TCL) |
    547   1.4      dbj 			  (NCR_READ_REG(sc, NCR_TCM) << 8) |
    548   1.4      dbj 			   ((sc->sc_cfg2 & NCRCFG2_FE)
    549   1.4      dbj 				? (NCR_READ_REG(sc, NCR_TCH) << 16)
    550   1.4      dbj 				: 0));
    551   1.4      dbj 
    552   1.4      dbj 		if (resid == 0 && esc->sc_dmasize == 65536 &&
    553   1.4      dbj 		    (sc->sc_cfg2 & NCRCFG2_FE) == 0)
    554   1.4      dbj 			/* A transfer of 64K is encoded as `TCL=TCM=0' */
    555   1.4      dbj 			resid = 65536;
    556   1.4      dbj 	}
    557   1.4      dbj 
    558   1.4      dbj 	trans = esc->sc_dmasize - resid;
    559   1.4      dbj 	if (trans < 0) {			/* transferred < 0 ? */
    560   1.4      dbj #if 0
    561   1.4      dbj 		/*
    562   1.4      dbj 		 * This situation can happen in perfectly normal operation
    563   1.4      dbj 		 * if the ESP is reselected while using DMA to select
    564   1.4      dbj 		 * another target.  As such, don't print the warning.
    565   1.4      dbj 		 */
    566   1.4      dbj 		printf("%s: xfer (%d) > req (%d)\n",
    567   1.4      dbj 		    esc->sc_dev.dv_xname, trans, esc->sc_dmasize);
    568   1.4      dbj #endif
    569   1.4      dbj 		trans = esc->sc_dmasize;
    570   1.4      dbj 	}
    571   1.4      dbj 
    572   1.4      dbj 	NCR_DMA(("dmaintr: tcl=%d, tcm=%d, tch=%d; trans=%d, resid=%d\n",
    573   1.4      dbj 		NCR_READ_REG(sc, NCR_TCL),
    574   1.4      dbj 		NCR_READ_REG(sc, NCR_TCM),
    575   1.4      dbj 		(sc->sc_cfg2 & NCRCFG2_FE)
    576   1.4      dbj 			? NCR_READ_REG(sc, NCR_TCH) : 0,
    577   1.4      dbj 		trans, resid));
    578   1.4      dbj 
    579  1.11      dbj #ifdef ESP_DEBUG
    580  1.11      dbj 	if (esp_debug) esp_hex_dump(*(esc->sc_dmaaddr),esc->sc_dmasize);
    581  1.11      dbj #endif
    582  1.11      dbj 
    583   1.4      dbj 	*esc->sc_dmalen -= trans;
    584   1.4      dbj 	*esc->sc_dmaaddr += trans;
    585   1.4      dbj 
    586   1.4      dbj 	return 0;
    587   1.1      dbj }
    588   1.1      dbj 
    589   1.1      dbj int
    590   1.1      dbj esp_dma_setup(sc, addr, len, datain, dmasize)
    591   1.1      dbj 	struct ncr53c9x_softc *sc;
    592   1.1      dbj 	caddr_t *addr;
    593   1.1      dbj 	size_t *len;
    594   1.1      dbj 	int datain;
    595   1.1      dbj 	size_t *dmasize;
    596   1.1      dbj {
    597   1.1      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    598   1.2      dbj 
    599  1.11      dbj #ifdef DIAGNOSTIC
    600  1.11      dbj 	/* if this is a read DMA, pre-fill the buffer with 0xdeadbeef
    601  1.11      dbj 	 * to identify bogus reads
    602  1.11      dbj 	 */
    603  1.11      dbj 	if (datain) {
    604  1.14      dbj 		int *v = (int *)(*addr);
    605  1.11      dbj 		int i;
    606  1.14      dbj 		for(i=0;i<((*len)/4);i++) v[i] = 0xdeadbeef;
    607  1.11      dbj 	}
    608  1.11      dbj #endif
    609  1.11      dbj 
    610  1.14      dbj 	DPRINTF(("esp_dma_setup(0x%08lx,0x%08lx,0x%08lx)\n",*addr,*len,*dmasize));
    611  1.11      dbj 
    612  1.12      dbj #ifdef DIAGNOSTIC /* @@@ this is ok sometimes. verify that we handle it ok
    613  1.12      dbj 									 * and then remove this check
    614  1.12      dbj 									 */
    615  1.14      dbj 	if (*len != *dmasize) {
    616  1.11      dbj 		panic("esp dmalen != size");
    617  1.11      dbj 	}
    618  1.11      dbj #endif
    619   1.4      dbj 
    620   1.2      dbj #ifdef DIAGNOSTIC
    621   1.3      dbj 	if ((esc->sc_datain != -1) ||
    622  1.10      dbj 			(esc->sc_dmamap->dm_mapsize != 0) ||
    623  1.10      dbj 			(esc->sc_dmamap_loaded != 0)) {
    624   1.3      dbj 		panic("%s: map already loaded in esp_dma_setup\n"
    625  1.10      dbj 				"\tdatain = %d\n\tmapsize=%d\n\tloaed = %d",
    626  1.10      dbj 				sc->sc_dev.dv_xname,esc->sc_datain,esc->sc_dmamap->dm_mapsize,
    627  1.10      dbj 				esc->sc_dmamap_loaded);
    628   1.2      dbj 	}
    629   1.2      dbj #endif
    630   1.2      dbj 
    631  1.14      dbj 	/* Save these in case we have to abort DMA */
    632  1.14      dbj 	esc->sc_datain   = datain;
    633  1.14      dbj 	esc->sc_dmaaddr  = addr;
    634  1.14      dbj 	esc->sc_dmalen   = len;
    635  1.14      dbj 	esc->sc_dmasize  = *dmasize;
    636  1.14      dbj 
    637   1.3      dbj 	/* Deal with DMA alignment issues, by stuffing the FIFO.
    638   1.3      dbj 	 * This assumes that if bus_dmamap_load is given an aligned
    639   1.3      dbj 	 * buffer, then it will generate aligned hardware addresses
    640   1.3      dbj 	 * to give to the device.  Perhaps that is not a good assumption,
    641   1.3      dbj 	 * but it is probably true. [dbj (at) netbsd.org:19980719.0135EDT]
    642   1.3      dbj 	 */
    643   1.2      dbj 	{
    644   1.3      dbj 		int slop_bgn_size; /* # bytes to be fifo'd at beginning */
    645   1.3      dbj 		int slop_end_size; /* # bytes to be fifo'd at end */
    646   1.3      dbj 
    647   1.3      dbj 		{
    648  1.13      dbj 			u_long bgn = (u_long)(*esc->sc_dmaaddr);
    649  1.13      dbj 			u_long end = (u_long)(*esc->sc_dmaaddr+esc->sc_dmasize);
    650   1.3      dbj 
    651   1.3      dbj 			slop_bgn_size = DMA_BEGINALIGNMENT-(bgn % DMA_BEGINALIGNMENT);
    652   1.4      dbj 			if (slop_bgn_size == DMA_BEGINALIGNMENT) slop_bgn_size = 0;
    653   1.3      dbj 			slop_end_size = end % DMA_ENDALIGNMENT;
    654   1.3      dbj 		}
    655   1.3      dbj 
    656  1.10      dbj 		/* Check to make sure we haven't counted extra slop
    657  1.14      dbj 		 * as would happen for a very short dma buffer, also
    658  1.14      dbj 		 * for short buffers, just stuff the entire thing in the tail
    659  1.14      dbj 		 */
    660  1.14      dbj 		if ((slop_bgn_size+slop_end_size >= esc->sc_dmasize) ||
    661  1.14      dbj 				(esc->sc_dmasize <= ESP_DMA_MAXTAIL)) {
    662  1.14      dbj  			slop_bgn_size = 0;
    663  1.14      dbj 			slop_end_size = esc->sc_dmasize;
    664  1.14      dbj 		} else {
    665  1.14      dbj 			panic("Chaining DMA interrupts are currently broken.\n");	/* @@@ */
    666  1.14      dbj 		}
    667  1.14      dbj 
    668  1.14      dbj 		esc->sc_slop_bgn_addr = *esc->sc_dmaaddr;
    669  1.14      dbj 		esc->sc_slop_bgn_size = slop_bgn_size;
    670  1.14      dbj 		esc->sc_slop_end_addr = (*esc->sc_dmaaddr+esc->sc_dmasize)-slop_end_size;
    671  1.14      dbj 		esc->sc_slop_end_size = slop_end_size;
    672  1.14      dbj 	}
    673  1.13      dbj 
    674  1.14      dbj 	/* Load the normal DMA map */
    675  1.14      dbj 	if (esc->sc_dmasize-(esc->sc_slop_bgn_size+esc->sc_slop_end_size)) {
    676  1.14      dbj 		int error;
    677  1.14      dbj 		error = bus_dmamap_load(esc->sc_scsi_dma.nd_dmat,
    678  1.14      dbj 				esc->sc_dmamap,
    679  1.14      dbj 				*esc->sc_dmaaddr+esc->sc_slop_bgn_size,
    680  1.14      dbj 				esc->sc_dmasize-(esc->sc_slop_bgn_size+esc->sc_slop_end_size),
    681  1.14      dbj 				NULL, BUS_DMA_NOWAIT);
    682  1.14      dbj 		if (error) {
    683  1.14      dbj 			panic("%s: can't load dma map. error = %d",
    684  1.14      dbj 					sc->sc_dev.dv_xname, error);
    685  1.14      dbj 		}
    686  1.14      dbj 	}
    687   1.3      dbj 
    688  1.14      dbj 	/* Now set up the tail dma buffer, including alignment. */
    689  1.14      dbj 	if (esc->sc_slop_end_size) {
    690  1.14      dbj 		esc->sc_tail = DMA_ENDALIGN(caddr_t,esc->sc_tailbuf+esc->sc_slop_end_size)-esc->sc_slop_end_size;
    691  1.14      dbj 		/* If the beginning of the tail is not correctly aligned,
    692  1.14      dbj 		 * we have no choice but to align the start, which might then unalign the end.
    693  1.14      dbj 		 */
    694  1.14      dbj 		esc->sc_tail = DMA_ALIGN(caddr_t,esc->sc_tail);
    695  1.14      dbj 		/* So therefore, we change the tail size to be end aligned again. */
    696  1.14      dbj 		esc->sc_tail_size = DMA_ENDALIGN(caddr_t,esc->sc_tail+esc->sc_slop_end_size)-esc->sc_tail;
    697  1.14      dbj 
    698  1.14      dbj 		{
    699   1.3      dbj 			int error;
    700   1.3      dbj 			error = bus_dmamap_load(esc->sc_scsi_dma.nd_dmat,
    701  1.14      dbj 					esc->sc_tail_dmamap,
    702  1.14      dbj 					esc->sc_tail, esc->sc_tail_size,
    703   1.3      dbj 					NULL, BUS_DMA_NOWAIT);
    704   1.3      dbj 			if (error) {
    705   1.4      dbj 				panic("%s: can't load dma map. error = %d",
    706   1.4      dbj 						sc->sc_dev.dv_xname, error);
    707   1.3      dbj 			}
    708   1.3      dbj 		}
    709  1.14      dbj 	} else {
    710  1.14      dbj 		esc->sc_tail = 0;
    711  1.14      dbj 		esc->sc_tail_size = 0;
    712   1.2      dbj 	}
    713   1.2      dbj 
    714   1.1      dbj 	return (0);
    715   1.1      dbj }
    716   1.1      dbj 
    717   1.1      dbj void
    718   1.1      dbj esp_dma_go(sc)
    719   1.1      dbj 	struct ncr53c9x_softc *sc;
    720   1.1      dbj {
    721   1.1      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    722   1.3      dbj 
    723   1.4      dbj 	DPRINTF(("esp_dma_go(datain = %d)\n",esc->sc_datain));
    724   1.4      dbj 
    725   1.4      dbj 	DPRINTF(("\tbgn slop = %d\n\tend slop = %d\n\tmapsize = %d\n",
    726   1.4      dbj 			esc->sc_slop_bgn_size,esc->sc_slop_end_size,
    727   1.4      dbj 			esc->sc_dmamap->dm_mapsize));
    728   1.4      dbj 
    729  1.11      dbj #ifdef DIAGNOSTIC
    730  1.11      dbj 	{
    731  1.11      dbj 		int n = NCR_READ_REG(sc, NCR_FFLAG);
    732  1.11      dbj 		DPRINTF(("esp fifo size = %d, seq = 0x%x\n",n & NCRFIFO_FF, (n & NCRFIFO_SS)>>5));
    733   1.4      dbj 	}
    734  1.11      dbj #endif
    735   1.4      dbj 
    736   1.4      dbj 	if (esc->sc_datain) {
    737   1.4      dbj 		int i;
    738   1.4      dbj 		for(i=0;i<esc->sc_slop_bgn_size;i++) {
    739   1.4      dbj 			esc->sc_slop_bgn_addr[i]=NCR_READ_REG(sc, NCR_FIFO);
    740   1.4      dbj 		}
    741   1.4      dbj 	} else {
    742   1.4      dbj 		int i;
    743   1.4      dbj 		for(i=0;i<esc->sc_slop_bgn_size;i++) {
    744   1.4      dbj 			NCR_WRITE_REG(sc, NCR_FIFO, esc->sc_slop_bgn_addr[i]);
    745   1.4      dbj 		}
    746  1.11      dbj 	}
    747   1.4      dbj 
    748  1.11      dbj #ifdef DIAGNOSTIC
    749  1.11      dbj 	{
    750  1.11      dbj 		int n = NCR_READ_REG(sc, NCR_FFLAG);
    751  1.11      dbj 		DPRINTF(("esp fifo size = %d, seq = 0x%x\n",n & NCRFIFO_FF, (n & NCRFIFO_SS)>>5));
    752   1.4      dbj 	}
    753  1.11      dbj #endif
    754  1.11      dbj 
    755  1.14      dbj #if defined(DIAGNOSTIC)
    756  1.14      dbj 	if ((esc->sc_dmamap->dm_mapsize == 0) && (esc->sc_tail_dmamap->dm_mapsize == 0)) {
    757  1.14      dbj 		panic("%s: No DMA requested!");
    758  1.14      dbj 	}
    759  1.14      dbj #endif
    760  1.12      dbj 
    761  1.14      dbj 	/* if we are a dma write cycle, copy the end slop */
    762  1.14      dbj 	if (esc->sc_datain == 0) {
    763  1.14      dbj 		memcpy(esc->sc_tail,esc->sc_slop_end_addr,esc->sc_slop_end_size);
    764  1.14      dbj 	}
    765   1.4      dbj 
    766  1.14      dbj 	nextdma_start(&esc->sc_scsi_dma,
    767  1.14      dbj 			(esc->sc_datain ? DMACSR_READ : DMACSR_WRITE));
    768  1.12      dbj 
    769  1.14      dbj 	if (esc->sc_datain) {
    770  1.14      dbj 		NCR_WRITE_REG(sc, ESP_DCTL,
    771  1.14      dbj 				ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_DMARD);
    772   1.3      dbj 	} else {
    773  1.14      dbj 		NCR_WRITE_REG(sc, ESP_DCTL,
    774  1.14      dbj 				ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD);
    775   1.3      dbj 	}
    776   1.1      dbj }
    777   1.1      dbj 
    778   1.1      dbj void
    779   1.1      dbj esp_dma_stop(sc)
    780   1.1      dbj 	struct ncr53c9x_softc *sc;
    781   1.1      dbj {
    782   1.1      dbj 	panic("Not yet implemented");
    783   1.1      dbj }
    784   1.1      dbj 
    785   1.1      dbj int
    786   1.1      dbj esp_dma_isactive(sc)
    787   1.1      dbj 	struct ncr53c9x_softc *sc;
    788   1.1      dbj {
    789   1.1      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    790  1.11      dbj 	int r = !nextdma_finished(&esc->sc_scsi_dma);
    791  1.11      dbj 	DPRINTF(("esp_dma_isactive = %d\n",r));
    792  1.11      dbj 	return(r);
    793   1.2      dbj }
    794   1.2      dbj 
    795   1.2      dbj /****************************************************************/
    796   1.2      dbj 
    797   1.2      dbj /* Internal dma callback routines */
    798   1.2      dbj bus_dmamap_t
    799   1.2      dbj esp_dmacb_continue(arg)
    800   1.2      dbj 	void *arg;
    801   1.2      dbj {
    802   1.2      dbj 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
    803   1.2      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    804   1.2      dbj 
    805   1.4      dbj 	DPRINTF(("esp dma continue\n"));
    806   1.4      dbj 
    807   1.2      dbj #ifdef DIAGNOSTIC
    808   1.2      dbj 	if ((esc->sc_datain < 0) || (esc->sc_datain > 1)) {
    809   1.2      dbj 		panic("%s: map not loaded in dma continue callback, datain = %d",
    810   1.2      dbj 				sc->sc_dev.dv_xname,esc->sc_datain);
    811   1.2      dbj 	}
    812   1.2      dbj #endif
    813  1.14      dbj 	switch(esc->sc_dmamap_loaded) {
    814  1.14      dbj 	case 0:
    815  1.14      dbj 		if (esc->sc_dmamap->dm_mapsize) {
    816  1.14      dbj 			bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_dmamap,
    817  1.14      dbj 					0, esc->sc_dmamap->dm_mapsize,
    818  1.14      dbj 					(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
    819  1.14      dbj 			esc->sc_dmamap_loaded = 1;
    820  1.14      dbj 			DPRINTF(("Loading primary map\n"));
    821  1.14      dbj 			return(esc->sc_dmamap);
    822  1.14      dbj 		}
    823  1.14      dbj 		/* Fallthrough */
    824  1.14      dbj 	case 1:
    825  1.14      dbj 		if (esc->sc_tail_dmamap->dm_mapsize) {
    826  1.14      dbj 			bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap,
    827  1.14      dbj 					0, esc->sc_tail_dmamap->dm_mapsize,
    828  1.14      dbj 					(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
    829  1.14      dbj 			esc->sc_dmamap_loaded = 2;
    830  1.14      dbj 			DPRINTF(("Loading tail map\n"));
    831  1.14      dbj 			return(esc->sc_tail_dmamap);
    832  1.14      dbj 		}
    833  1.14      dbj 		/* Fallthrough */
    834  1.14      dbj 	case 2:
    835  1.14      dbj 		DPRINTF(("Not loading map\n"));
    836  1.10      dbj 		return(0);
    837  1.14      dbj 	default:
    838  1.14      dbj 		panic("%s: Unexpected sc_dmamap_loaded (%d) in continue_cb",
    839  1.14      dbj 				sc->sc_dev.dv_xname,esc->sc_dmamap_loaded);
    840  1.10      dbj 	}
    841   1.2      dbj }
    842   1.2      dbj 
    843  1.14      dbj 
    844   1.2      dbj void
    845   1.2      dbj esp_dmacb_completed(map, arg)
    846   1.2      dbj 	bus_dmamap_t map;
    847   1.2      dbj 	void *arg;
    848   1.2      dbj {
    849   1.2      dbj 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
    850   1.2      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    851   1.2      dbj 
    852   1.4      dbj 	DPRINTF(("esp dma completed\n"));
    853   1.4      dbj 
    854   1.2      dbj #ifdef DIAGNOSTIC
    855  1.14      dbj 	if ((esc->sc_datain < 0) || (esc->sc_datain > 1)) {
    856  1.10      dbj 		panic("%s: map not loaded in dma completed callback, datain = %d, loaded = %d",
    857  1.10      dbj 				sc->sc_dev.dv_xname,esc->sc_datain,esc->sc_dmamap_loaded);
    858   1.2      dbj 	}
    859  1.14      dbj 	if ((map != esc->sc_dmamap) && (map != esc->sc_tail_dmamap)) {
    860  1.14      dbj 		panic("%s: unexpected completed map", sc->sc_dev.dv_xname);
    861   1.2      dbj 	}
    862   1.2      dbj #endif
    863   1.2      dbj 
    864  1.14      dbj 	bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, map,
    865  1.14      dbj 			0, map->dm_mapsize,
    866   1.2      dbj 			(esc->sc_datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
    867  1.13      dbj 
    868   1.2      dbj }
    869   1.2      dbj 
    870   1.2      dbj void
    871   1.2      dbj esp_dmacb_shutdown(arg)
    872   1.2      dbj 	void *arg;
    873   1.2      dbj {
    874   1.2      dbj 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
    875   1.2      dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    876   1.2      dbj 
    877   1.4      dbj 	DPRINTF(("esp dma shutdown\n"));
    878   1.4      dbj 
    879  1.13      dbj 	/* Stuff the end slop into fifo */
    880   1.3      dbj 
    881  1.14      dbj #ifdef ESP_DEBUG
    882  1.14      dbj 	if (esp_debug) {
    883  1.14      dbj 
    884  1.13      dbj 		int n = NCR_READ_REG(sc, NCR_FFLAG);
    885  1.13      dbj 		DPRINTF(("esp fifo size = %d, seq = 0x%x\n",n & NCRFIFO_FF, (n & NCRFIFO_SS)>>5));
    886  1.12      dbj 
    887  1.13      dbj 		NCR_DMA(("dmaintr: tcl=%d, tcm=%d, tch=%d\n",
    888  1.13      dbj 				NCR_READ_REG(sc, NCR_TCL),
    889  1.13      dbj 				NCR_READ_REG(sc, NCR_TCM),
    890  1.13      dbj 				(sc->sc_cfg2 & NCRCFG2_FE)
    891  1.13      dbj 				? NCR_READ_REG(sc, NCR_TCH) : 0));
    892  1.13      dbj 	}
    893  1.13      dbj #endif
    894  1.12      dbj 
    895  1.14      dbj 	if (esc->sc_dmamap->dm_mapsize) {
    896  1.14      dbj 		bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_dmamap);
    897  1.11      dbj 	}
    898  1.14      dbj 	if (esc->sc_tail_dmamap->dm_mapsize) {
    899  1.14      dbj 		bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap);
    900   1.4      dbj 	}
    901  1.13      dbj 
    902  1.14      dbj 	if (esc->sc_datain == 1) {
    903  1.14      dbj 		memcpy(esc->sc_slop_end_addr,esc->sc_tail,esc->sc_slop_end_size);
    904  1.13      dbj 	}
    905  1.14      dbj 
    906  1.11      dbj #ifdef ESP_DEBUG
    907  1.11      dbj 	if (esp_debug) esp_hex_dump(*(esc->sc_dmaaddr),esc->sc_dmasize);
    908  1.11      dbj #endif
    909   1.3      dbj 
    910   1.2      dbj 	esc->sc_datain = -1;
    911   1.3      dbj 	esc->sc_slop_bgn_addr = 0;
    912   1.3      dbj 	esc->sc_slop_bgn_size = 0;
    913   1.3      dbj 	esc->sc_slop_end_addr = 0;
    914   1.3      dbj 	esc->sc_slop_end_size = 0;
    915  1.14      dbj 	esc->sc_dmamap_loaded = 0;
    916  1.14      dbj 	esc->sc_tail = 0;
    917  1.14      dbj 	esc->sc_tail_size = 0;
    918   1.1      dbj }
    919