esp.c revision 1.22 1 1.22 dbj /* $NetBSD: esp.c,v 1.22 1999/03/03 16:02:23 dbj Exp $ */
2 1.1 dbj
3 1.1 dbj /*-
4 1.5 mycroft * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 dbj * All rights reserved.
6 1.1 dbj *
7 1.1 dbj * This code is derived from software contributed to The NetBSD Foundation
8 1.6 mycroft * by Charles M. Hannum and by Jason R. Thorpe of the Numerical Aerospace
9 1.6 mycroft * Simulation Facility, NASA Ames Research Center.
10 1.1 dbj *
11 1.1 dbj * Redistribution and use in source and binary forms, with or without
12 1.1 dbj * modification, are permitted provided that the following conditions
13 1.1 dbj * are met:
14 1.1 dbj * 1. Redistributions of source code must retain the above copyright
15 1.1 dbj * notice, this list of conditions and the following disclaimer.
16 1.1 dbj * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 dbj * notice, this list of conditions and the following disclaimer in the
18 1.1 dbj * documentation and/or other materials provided with the distribution.
19 1.1 dbj * 3. All advertising materials mentioning features or use of this software
20 1.1 dbj * must display the following acknowledgement:
21 1.1 dbj * This product includes software developed by the NetBSD
22 1.1 dbj * Foundation, Inc. and its contributors.
23 1.1 dbj * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 dbj * contributors may be used to endorse or promote products derived
25 1.1 dbj * from this software without specific prior written permission.
26 1.1 dbj *
27 1.1 dbj * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 dbj * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 dbj * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 dbj * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 dbj * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 dbj * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 dbj * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 dbj * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 dbj * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 dbj * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 dbj * POSSIBILITY OF SUCH DAMAGE.
38 1.1 dbj */
39 1.1 dbj
40 1.1 dbj /*
41 1.1 dbj * Copyright (c) 1994 Peter Galbavy
42 1.1 dbj * All rights reserved.
43 1.1 dbj *
44 1.1 dbj * Redistribution and use in source and binary forms, with or without
45 1.1 dbj * modification, are permitted provided that the following conditions
46 1.1 dbj * are met:
47 1.1 dbj * 1. Redistributions of source code must retain the above copyright
48 1.1 dbj * notice, this list of conditions and the following disclaimer.
49 1.1 dbj * 2. Redistributions in binary form must reproduce the above copyright
50 1.1 dbj * notice, this list of conditions and the following disclaimer in the
51 1.1 dbj * documentation and/or other materials provided with the distribution.
52 1.1 dbj * 3. All advertising materials mentioning features or use of this software
53 1.1 dbj * must display the following acknowledgement:
54 1.1 dbj * This product includes software developed by Peter Galbavy
55 1.1 dbj * 4. The name of the author may not be used to endorse or promote products
56 1.1 dbj * derived from this software without specific prior written permission.
57 1.1 dbj *
58 1.1 dbj * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
59 1.1 dbj * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
60 1.1 dbj * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
61 1.1 dbj * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
62 1.1 dbj * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
63 1.1 dbj * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
64 1.1 dbj * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
65 1.1 dbj * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
66 1.1 dbj * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
67 1.1 dbj * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
68 1.1 dbj * POSSIBILITY OF SUCH DAMAGE.
69 1.1 dbj */
70 1.1 dbj
71 1.1 dbj /*
72 1.1 dbj * Based on aic6360 by Jarle Greipsland
73 1.1 dbj *
74 1.1 dbj * Acknowledgements: Many of the algorithms used in this driver are
75 1.1 dbj * inspired by the work of Julian Elischer (julian (at) tfs.com) and
76 1.1 dbj * Charles Hannum (mycroft (at) duality.gnu.ai.mit.edu). Thanks a million!
77 1.1 dbj */
78 1.1 dbj
79 1.1 dbj /*
80 1.1 dbj * Grabbed from the sparc port at revision 1.73 for the NeXT.
81 1.1 dbj * Darrin B. Jewell <dbj (at) netbsd.org> Sat Jul 4 15:41:32 1998
82 1.1 dbj */
83 1.1 dbj
84 1.1 dbj #include <sys/types.h>
85 1.1 dbj #include <sys/param.h>
86 1.1 dbj #include <sys/systm.h>
87 1.1 dbj #include <sys/kernel.h>
88 1.1 dbj #include <sys/errno.h>
89 1.1 dbj #include <sys/ioctl.h>
90 1.1 dbj #include <sys/device.h>
91 1.1 dbj #include <sys/buf.h>
92 1.1 dbj #include <sys/proc.h>
93 1.1 dbj #include <sys/user.h>
94 1.1 dbj #include <sys/queue.h>
95 1.1 dbj
96 1.1 dbj #include <dev/scsipi/scsi_all.h>
97 1.1 dbj #include <dev/scsipi/scsipi_all.h>
98 1.1 dbj #include <dev/scsipi/scsiconf.h>
99 1.1 dbj #include <dev/scsipi/scsi_message.h>
100 1.1 dbj
101 1.1 dbj #include <machine/bus.h>
102 1.1 dbj #include <machine/autoconf.h>
103 1.1 dbj #include <machine/cpu.h>
104 1.1 dbj
105 1.1 dbj #include <dev/ic/ncr53c9xreg.h>
106 1.1 dbj #include <dev/ic/ncr53c9xvar.h>
107 1.1 dbj
108 1.1 dbj #include <next68k/next68k/isr.h>
109 1.1 dbj
110 1.1 dbj #include <next68k/dev/nextdmareg.h>
111 1.1 dbj #include <next68k/dev/nextdmavar.h>
112 1.1 dbj
113 1.1 dbj #include "espreg.h"
114 1.1 dbj #include "espvar.h"
115 1.1 dbj
116 1.20 dbj #ifdef DEBUG
117 1.4 dbj #define ESP_DEBUG
118 1.4 dbj #endif
119 1.4 dbj
120 1.4 dbj #ifdef ESP_DEBUG
121 1.10 dbj int esp_debug = 0;
122 1.10 dbj #define DPRINTF(x) if (esp_debug) printf x;
123 1.4 dbj #else
124 1.4 dbj #define DPRINTF(x)
125 1.4 dbj #endif
126 1.4 dbj
127 1.4 dbj
128 1.1 dbj void espattach_intio __P((struct device *, struct device *, void *));
129 1.1 dbj int espmatch_intio __P((struct device *, struct cfdata *, void *));
130 1.1 dbj
131 1.2 dbj /* DMA callbacks */
132 1.2 dbj bus_dmamap_t esp_dmacb_continue __P((void *arg));
133 1.2 dbj void esp_dmacb_completed __P((bus_dmamap_t map, void *arg));
134 1.2 dbj void esp_dmacb_shutdown __P((void *arg));
135 1.2 dbj
136 1.20 dbj #ifdef ESP_DEBUG
137 1.20 dbj char esp_dma_dump[5*1024] = "";
138 1.20 dbj struct ncr53c9x_softc *esp_debug_sc = 0;
139 1.20 dbj void esp_dma_store __P((struct ncr53c9x_softc *sc));
140 1.20 dbj void esp_dma_print __P((struct ncr53c9x_softc *sc));
141 1.22 dbj int esp_dma_nest = 0;
142 1.20 dbj #endif
143 1.20 dbj
144 1.20 dbj
145 1.1 dbj /* Linkup to the rest of the kernel */
146 1.1 dbj struct cfattach esp_ca = {
147 1.1 dbj sizeof(struct esp_softc), espmatch_intio, espattach_intio
148 1.1 dbj };
149 1.1 dbj
150 1.1 dbj struct scsipi_device esp_dev = {
151 1.1 dbj NULL, /* Use default error handler */
152 1.1 dbj NULL, /* have a queue, served by this */
153 1.1 dbj NULL, /* have no async handler */
154 1.1 dbj NULL, /* Use default 'done' routine */
155 1.1 dbj };
156 1.1 dbj
157 1.1 dbj /*
158 1.1 dbj * Functions and the switch for the MI code.
159 1.1 dbj */
160 1.1 dbj u_char esp_read_reg __P((struct ncr53c9x_softc *, int));
161 1.1 dbj void esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
162 1.1 dbj int esp_dma_isintr __P((struct ncr53c9x_softc *));
163 1.1 dbj void esp_dma_reset __P((struct ncr53c9x_softc *));
164 1.1 dbj int esp_dma_intr __P((struct ncr53c9x_softc *));
165 1.1 dbj int esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
166 1.1 dbj size_t *, int, size_t *));
167 1.1 dbj void esp_dma_go __P((struct ncr53c9x_softc *));
168 1.1 dbj void esp_dma_stop __P((struct ncr53c9x_softc *));
169 1.1 dbj int esp_dma_isactive __P((struct ncr53c9x_softc *));
170 1.1 dbj
171 1.1 dbj struct ncr53c9x_glue esp_glue = {
172 1.1 dbj esp_read_reg,
173 1.1 dbj esp_write_reg,
174 1.1 dbj esp_dma_isintr,
175 1.1 dbj esp_dma_reset,
176 1.1 dbj esp_dma_intr,
177 1.1 dbj esp_dma_setup,
178 1.1 dbj esp_dma_go,
179 1.1 dbj esp_dma_stop,
180 1.1 dbj esp_dma_isactive,
181 1.1 dbj NULL, /* gl_clear_latched_intr */
182 1.1 dbj };
183 1.1 dbj
184 1.11 dbj #ifdef ESP_DEBUG
185 1.11 dbj #define XCHR(x) "0123456789abcdef"[(x) & 0xf]
186 1.11 dbj static void
187 1.11 dbj esp_hex_dump(unsigned char *pkt, size_t len)
188 1.11 dbj {
189 1.11 dbj size_t i, j;
190 1.11 dbj
191 1.11 dbj printf("0000: ");
192 1.11 dbj for(i=0; i<len; i++) {
193 1.11 dbj printf("%c%c ", XCHR(pkt[i]>>4), XCHR(pkt[i]));
194 1.11 dbj if ((i+1) % 16 == 0) {
195 1.11 dbj printf(" %c", '"');
196 1.11 dbj for(j=0; j<16; j++)
197 1.11 dbj printf("%c", pkt[i-15+j]>=32 && pkt[i-15+j]<127?pkt[i-15+j]:'.');
198 1.11 dbj printf("%c\n%c%c%c%c: ", '"', XCHR((i+1)>>12),
199 1.11 dbj XCHR((i+1)>>8), XCHR((i+1)>>4), XCHR(i+1));
200 1.11 dbj }
201 1.11 dbj }
202 1.11 dbj printf("\n");
203 1.11 dbj }
204 1.11 dbj #endif
205 1.11 dbj
206 1.1 dbj int
207 1.1 dbj espmatch_intio(parent, cf, aux)
208 1.1 dbj struct device *parent;
209 1.1 dbj struct cfdata *cf;
210 1.1 dbj void *aux;
211 1.1 dbj {
212 1.1 dbj /* should probably probe here */
213 1.1 dbj /* Should also probably set up data from config */
214 1.1 dbj
215 1.3 dbj return(1);
216 1.1 dbj }
217 1.1 dbj
218 1.1 dbj void
219 1.1 dbj espattach_intio(parent, self, aux)
220 1.1 dbj struct device *parent, *self;
221 1.1 dbj void *aux;
222 1.1 dbj {
223 1.1 dbj struct esp_softc *esc = (void *)self;
224 1.1 dbj struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
225 1.1 dbj
226 1.20 dbj #ifdef ESP_DEBUG
227 1.20 dbj esp_debug_sc = sc;
228 1.20 dbj #endif
229 1.20 dbj
230 1.1 dbj esc->sc_bst = NEXT68K_INTIO_BUS_SPACE;
231 1.1 dbj if (bus_space_map(esc->sc_bst, NEXT_P_SCSI,
232 1.1 dbj ESP_DEVICE_SIZE, 0, &esc->sc_bsh)) {
233 1.3 dbj panic("\n%s: can't map ncr53c90 registers",
234 1.1 dbj sc->sc_dev.dv_xname);
235 1.1 dbj }
236 1.1 dbj
237 1.1 dbj sc->sc_id = 7;
238 1.1 dbj sc->sc_freq = 20; /* Mhz */
239 1.1 dbj
240 1.1 dbj /*
241 1.1 dbj * Set up glue for MI code early; we use some of it here.
242 1.1 dbj */
243 1.1 dbj sc->sc_glue = &esp_glue;
244 1.1 dbj
245 1.1 dbj /*
246 1.1 dbj * XXX More of this should be in ncr53c9x_attach(), but
247 1.1 dbj * XXX should we really poke around the chip that much in
248 1.1 dbj * XXX the MI code? Think about this more...
249 1.1 dbj */
250 1.1 dbj
251 1.1 dbj /*
252 1.1 dbj * It is necessary to try to load the 2nd config register here,
253 1.1 dbj * to find out what rev the esp chip is, else the ncr53c9x_reset
254 1.1 dbj * will not set up the defaults correctly.
255 1.1 dbj */
256 1.1 dbj sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
257 1.1 dbj sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE;
258 1.1 dbj sc->sc_cfg3 = NCRCFG3_CDB;
259 1.1 dbj NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
260 1.1 dbj
261 1.1 dbj if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) !=
262 1.1 dbj (NCRCFG2_SCSI2 | NCRCFG2_RPE)) {
263 1.1 dbj sc->sc_rev = NCR_VARIANT_ESP100;
264 1.1 dbj } else {
265 1.1 dbj sc->sc_cfg2 = NCRCFG2_SCSI2;
266 1.1 dbj NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
267 1.1 dbj sc->sc_cfg3 = 0;
268 1.1 dbj NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
269 1.1 dbj sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK);
270 1.1 dbj NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
271 1.1 dbj if (NCR_READ_REG(sc, NCR_CFG3) !=
272 1.1 dbj (NCRCFG3_CDB | NCRCFG3_FCLK)) {
273 1.1 dbj sc->sc_rev = NCR_VARIANT_ESP100A;
274 1.1 dbj } else {
275 1.1 dbj /* NCRCFG2_FE enables > 64K transfers */
276 1.1 dbj sc->sc_cfg2 |= NCRCFG2_FE;
277 1.1 dbj sc->sc_cfg3 = 0;
278 1.1 dbj NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
279 1.1 dbj sc->sc_rev = NCR_VARIANT_ESP200;
280 1.1 dbj }
281 1.1 dbj }
282 1.1 dbj
283 1.1 dbj /*
284 1.1 dbj * XXX minsync and maxxfer _should_ be set up in MI code,
285 1.1 dbj * XXX but it appears to have some dependency on what sort
286 1.1 dbj * XXX of DMA we're hooked up to, etc.
287 1.1 dbj */
288 1.1 dbj
289 1.1 dbj /*
290 1.1 dbj * This is the value used to start sync negotiations
291 1.1 dbj * Note that the NCR register "SYNCTP" is programmed
292 1.1 dbj * in "clocks per byte", and has a minimum value of 4.
293 1.1 dbj * The SCSI period used in negotiation is one-fourth
294 1.1 dbj * of the time (in nanoseconds) needed to transfer one byte.
295 1.1 dbj * Since the chip's clock is given in MHz, we have the following
296 1.1 dbj * formula: 4 * period = (1000 / freq) * 4
297 1.1 dbj */
298 1.1 dbj sc->sc_minsync = 1000 / sc->sc_freq;
299 1.1 dbj
300 1.1 dbj /*
301 1.1 dbj * Alas, we must now modify the value a bit, because it's
302 1.1 dbj * only valid when can switch on FASTCLK and FASTSCSI bits
303 1.1 dbj * in config register 3...
304 1.1 dbj */
305 1.1 dbj switch (sc->sc_rev) {
306 1.1 dbj case NCR_VARIANT_ESP100:
307 1.1 dbj sc->sc_maxxfer = 64 * 1024;
308 1.1 dbj sc->sc_minsync = 0; /* No synch on old chip? */
309 1.1 dbj break;
310 1.1 dbj
311 1.1 dbj case NCR_VARIANT_ESP100A:
312 1.1 dbj sc->sc_maxxfer = 64 * 1024;
313 1.1 dbj /* Min clocks/byte is 5 */
314 1.1 dbj sc->sc_minsync = ncr53c9x_cpb2stp(sc, 5);
315 1.1 dbj break;
316 1.1 dbj
317 1.1 dbj case NCR_VARIANT_ESP200:
318 1.1 dbj sc->sc_maxxfer = 16 * 1024 * 1024;
319 1.1 dbj /* XXX - do actually set FAST* bits */
320 1.1 dbj break;
321 1.1 dbj }
322 1.1 dbj
323 1.3 dbj /* @@@ Some ESP_DCTL bits probably need setting */
324 1.3 dbj NCR_WRITE_REG(sc, ESP_DCTL,
325 1.3 dbj ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_RESET);
326 1.3 dbj DELAY(10);
327 1.22 dbj DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
328 1.3 dbj NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_20MHZ | ESPDCTL_INTENB);
329 1.3 dbj DELAY(10);
330 1.22 dbj DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
331 1.3 dbj
332 1.3 dbj /* Set up SCSI DMA */
333 1.3 dbj {
334 1.3 dbj esc->sc_scsi_dma.nd_bst = NEXT68K_INTIO_BUS_SPACE;
335 1.3 dbj
336 1.3 dbj if (bus_space_map(esc->sc_scsi_dma.nd_bst, NEXT_P_SCSI_CSR,
337 1.3 dbj sizeof(struct dma_dev),0, &esc->sc_scsi_dma.nd_bsh)) {
338 1.3 dbj panic("\n%s: can't map scsi DMA registers",
339 1.3 dbj sc->sc_dev.dv_xname);
340 1.3 dbj }
341 1.3 dbj
342 1.3 dbj esc->sc_scsi_dma.nd_intr = NEXT_I_SCSI_DMA;
343 1.3 dbj esc->sc_scsi_dma.nd_shutdown_cb = &esp_dmacb_shutdown;
344 1.3 dbj esc->sc_scsi_dma.nd_continue_cb = &esp_dmacb_continue;
345 1.3 dbj esc->sc_scsi_dma.nd_completed_cb = &esp_dmacb_completed;
346 1.3 dbj esc->sc_scsi_dma.nd_cb_arg = sc;
347 1.3 dbj nextdma_config(&esc->sc_scsi_dma);
348 1.3 dbj nextdma_init(&esc->sc_scsi_dma);
349 1.3 dbj
350 1.18 dbj #if 0
351 1.18 dbj /* Turn on target selection using the `dma' method */
352 1.18 dbj ncr53c9x_dmaselect = 1;
353 1.18 dbj #else
354 1.18 dbj ncr53c9x_dmaselect = 0;
355 1.18 dbj #endif
356 1.18 dbj
357 1.18 dbj esc->sc_datain = -1;
358 1.18 dbj esc->sc_dmaaddr = 0;
359 1.18 dbj esc->sc_dmalen = 0;
360 1.20 dbj esc->sc_dmasize = 0;
361 1.18 dbj
362 1.18 dbj esc->sc_loaded = 0;
363 1.18 dbj
364 1.18 dbj esc->sc_begin = 0;
365 1.18 dbj esc->sc_begin_size = 0;
366 1.18 dbj
367 1.3 dbj {
368 1.3 dbj int error;
369 1.3 dbj if ((error = bus_dmamap_create(esc->sc_scsi_dma.nd_dmat,
370 1.19 dbj sc->sc_maxxfer, sc->sc_maxxfer/NBPG, sc->sc_maxxfer,
371 1.18 dbj 0, BUS_DMA_ALLOCNOW, &esc->sc_main_dmamap)) != 0) {
372 1.18 dbj panic("%s: can't create main i/o DMA map, error = %d",
373 1.3 dbj sc->sc_dev.dv_xname,error);
374 1.3 dbj }
375 1.3 dbj }
376 1.18 dbj esc->sc_main = 0;
377 1.18 dbj esc->sc_main_size = 0;
378 1.14 dbj
379 1.14 dbj {
380 1.14 dbj int error;
381 1.14 dbj if ((error = bus_dmamap_create(esc->sc_scsi_dma.nd_dmat,
382 1.19 dbj ESP_DMA_TAILBUFSIZE,
383 1.19 dbj 1, ESP_DMA_TAILBUFSIZE,
384 1.14 dbj 0, BUS_DMA_ALLOCNOW, &esc->sc_tail_dmamap)) != 0) {
385 1.14 dbj panic("%s: can't create tail i/o DMA map, error = %d",
386 1.14 dbj sc->sc_dev.dv_xname,error);
387 1.14 dbj }
388 1.14 dbj }
389 1.18 dbj esc->sc_tail = 0;
390 1.18 dbj esc->sc_tail_size = 0;
391 1.18 dbj
392 1.3 dbj }
393 1.1 dbj
394 1.3 dbj /* Establish interrupt channel */
395 1.3 dbj isrlink_autovec((int(*)__P((void*)))ncr53c9x_intr, sc,
396 1.20 dbj NEXT_I_IPL(NEXT_I_SCSI), 0);
397 1.3 dbj INTR_ENABLE(NEXT_I_SCSI);
398 1.4 dbj
399 1.4 dbj /* register interrupt stats */
400 1.4 dbj evcnt_attach(&sc->sc_dev, "intr", &sc->sc_intrcnt);
401 1.4 dbj
402 1.4 dbj /* Do the common parts of attachment. */
403 1.9 thorpej sc->sc_adapter.scsipi_cmd = ncr53c9x_scsi_cmd;
404 1.9 thorpej sc->sc_adapter.scsipi_minphys = minphys;
405 1.9 thorpej ncr53c9x_attach(sc, &esp_dev);
406 1.1 dbj }
407 1.1 dbj
408 1.1 dbj /*
409 1.1 dbj * Glue functions.
410 1.1 dbj */
411 1.1 dbj
412 1.1 dbj u_char
413 1.1 dbj esp_read_reg(sc, reg)
414 1.1 dbj struct ncr53c9x_softc *sc;
415 1.1 dbj int reg;
416 1.1 dbj {
417 1.1 dbj struct esp_softc *esc = (struct esp_softc *)sc;
418 1.1 dbj
419 1.1 dbj return(bus_space_read_1(esc->sc_bst, esc->sc_bsh, reg));
420 1.1 dbj }
421 1.1 dbj
422 1.1 dbj void
423 1.1 dbj esp_write_reg(sc, reg, val)
424 1.1 dbj struct ncr53c9x_softc *sc;
425 1.1 dbj int reg;
426 1.1 dbj u_char val;
427 1.1 dbj {
428 1.1 dbj struct esp_softc *esc = (struct esp_softc *)sc;
429 1.1 dbj
430 1.1 dbj bus_space_write_1(esc->sc_bst, esc->sc_bsh, reg, val);
431 1.1 dbj }
432 1.1 dbj
433 1.1 dbj int
434 1.1 dbj esp_dma_isintr(sc)
435 1.1 dbj struct ncr53c9x_softc *sc;
436 1.1 dbj {
437 1.4 dbj struct esp_softc *esc = (struct esp_softc *)sc;
438 1.4 dbj
439 1.4 dbj int r = (INTR_OCCURRED(NEXT_I_SCSI));
440 1.4 dbj
441 1.4 dbj if (r) {
442 1.13 dbj
443 1.20 dbj {
444 1.20 dbj int s;
445 1.20 dbj s = spldma();
446 1.20 dbj
447 1.22 dbj #ifdef ESP_DEBUG
448 1.22 dbj esp_dma_nest++;
449 1.22 dbj #endif
450 1.22 dbj
451 1.20 dbj DPRINTF(("esp_dma_isintr = 0x%b\n",
452 1.20 dbj (*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),NEXT_INTR_BITS));
453 1.20 dbj
454 1.20 dbj while (esp_dma_isactive(sc)) {
455 1.17 dbj
456 1.17 dbj #ifdef DIAGNOSTIC
457 1.20 dbj r = (INTR_OCCURRED(NEXT_I_SCSI));
458 1.20 dbj if (!r) panic("esp intr enabled but dma failed to flush");
459 1.17 dbj #endif
460 1.17 dbj
461 1.20 dbj if (esc->sc_datain) {
462 1.20 dbj NCR_WRITE_REG(sc, ESP_DCTL,
463 1.20 dbj ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_DMARD | ESPDCTL_FLUSH);
464 1.22 dbj DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
465 1.20 dbj NCR_WRITE_REG(sc, ESP_DCTL,
466 1.20 dbj ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_DMARD);
467 1.20 dbj } else {
468 1.20 dbj NCR_WRITE_REG(sc, ESP_DCTL,
469 1.20 dbj ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_FLUSH);
470 1.22 dbj DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
471 1.20 dbj NCR_WRITE_REG(sc, ESP_DCTL,
472 1.20 dbj ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD);
473 1.20 dbj }
474 1.22 dbj DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
475 1.20 dbj
476 1.20 dbj /* Really this code should only be used in polled mode */
477 1.20 dbj {
478 1.20 dbj int nr;
479 1.20 dbj nr = nextdma_intr(&esc->sc_scsi_dma);
480 1.20 dbj if (nr) {
481 1.20 dbj DPRINTF(("nextma_intr = %d\n",nr));
482 1.20 dbj }
483 1.16 dbj }
484 1.16 dbj }
485 1.20 dbj
486 1.22 dbj #ifdef ESP_DEBUG
487 1.22 dbj esp_dma_nest--;
488 1.22 dbj #endif
489 1.22 dbj
490 1.20 dbj splx(s);
491 1.13 dbj }
492 1.13 dbj
493 1.20 dbj #ifdef DIAGNOSTIC
494 1.20 dbj r = (INTR_OCCURRED(NEXT_I_SCSI));
495 1.20 dbj if (!r) panic("esp intr not enabled after dma flush");
496 1.20 dbj #endif
497 1.20 dbj
498 1.13 dbj /* Clear the DMAMOD bit in the DCTL register, since if this
499 1.13 dbj * routine returns true, then the ncr53c9x_intr handler will
500 1.13 dbj * be called and needs access to the scsi registers.
501 1.13 dbj */
502 1.13 dbj if (esc->sc_datain) {
503 1.13 dbj NCR_WRITE_REG(sc, ESP_DCTL,
504 1.13 dbj ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
505 1.13 dbj } else {
506 1.13 dbj NCR_WRITE_REG(sc, ESP_DCTL,
507 1.13 dbj ESPDCTL_20MHZ | ESPDCTL_INTENB);
508 1.13 dbj }
509 1.22 dbj DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
510 1.13 dbj
511 1.4 dbj }
512 1.4 dbj
513 1.4 dbj return (r);
514 1.1 dbj }
515 1.1 dbj
516 1.1 dbj void
517 1.1 dbj esp_dma_reset(sc)
518 1.1 dbj struct ncr53c9x_softc *sc;
519 1.1 dbj {
520 1.1 dbj struct esp_softc *esc = (struct esp_softc *)sc;
521 1.3 dbj
522 1.13 dbj DPRINTF(("esp dma reset\n"));
523 1.13 dbj
524 1.13 dbj #ifdef ESP_DEBUG
525 1.13 dbj if (esp_debug) {
526 1.13 dbj printf(" *intrstat = 0x%b\n",
527 1.13 dbj (*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),NEXT_INTR_BITS);
528 1.13 dbj printf(" *intrmask = 0x%b\n",
529 1.13 dbj (*(volatile u_long *)IIOV(NEXT_P_INTRMASK)),NEXT_INTR_BITS);
530 1.13 dbj }
531 1.13 dbj #endif
532 1.13 dbj
533 1.13 dbj /* Clear the DMAMOD bit in the DCTL register: */
534 1.18 dbj NCR_WRITE_REG(sc, ESP_DCTL,
535 1.18 dbj ESPDCTL_20MHZ | ESPDCTL_INTENB);
536 1.22 dbj DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
537 1.13 dbj
538 1.4 dbj nextdma_reset(&esc->sc_scsi_dma);
539 1.4 dbj
540 1.18 dbj esc->sc_datain = -1;
541 1.18 dbj esc->sc_dmaaddr = 0;
542 1.18 dbj esc->sc_dmalen = 0;
543 1.20 dbj esc->sc_dmasize = 0;
544 1.18 dbj
545 1.18 dbj esc->sc_loaded = 0;
546 1.18 dbj
547 1.18 dbj esc->sc_begin = 0;
548 1.18 dbj esc->sc_begin_size = 0;
549 1.13 dbj
550 1.18 dbj if (esc->sc_main_dmamap->dm_mapsize) {
551 1.18 dbj bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap);
552 1.13 dbj }
553 1.18 dbj esc->sc_main = 0;
554 1.18 dbj esc->sc_main_size = 0;
555 1.13 dbj
556 1.18 dbj if (esc->sc_tail_dmamap->dm_mapsize) {
557 1.18 dbj bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap);
558 1.18 dbj }
559 1.18 dbj esc->sc_tail = 0;
560 1.18 dbj esc->sc_tail_size = 0;
561 1.1 dbj }
562 1.1 dbj
563 1.1 dbj int
564 1.1 dbj esp_dma_intr(sc)
565 1.1 dbj struct ncr53c9x_softc *sc;
566 1.1 dbj {
567 1.18 dbj #ifdef DIAGNOSTIC
568 1.18 dbj panic("%s: esp_dma_intr shouldn't be invoked.\n", sc->sc_dev.dv_xname);
569 1.11 dbj #endif
570 1.11 dbj
571 1.18 dbj return -1;
572 1.1 dbj }
573 1.1 dbj
574 1.19 dbj /* it appears that:
575 1.19 dbj * addr and len arguments to this need to be kept up to date
576 1.19 dbj * with the status of the transfter.
577 1.19 dbj * the dmasize of this is the actual length of the transfer
578 1.19 dbj * request, which is guaranteed to be less than maxxfer.
579 1.19 dbj * (len may be > maxxfer)
580 1.19 dbj */
581 1.19 dbj
582 1.1 dbj int
583 1.1 dbj esp_dma_setup(sc, addr, len, datain, dmasize)
584 1.1 dbj struct ncr53c9x_softc *sc;
585 1.1 dbj caddr_t *addr;
586 1.1 dbj size_t *len;
587 1.1 dbj int datain;
588 1.1 dbj size_t *dmasize;
589 1.1 dbj {
590 1.1 dbj struct esp_softc *esc = (struct esp_softc *)sc;
591 1.2 dbj
592 1.11 dbj #ifdef DIAGNOSTIC
593 1.20 dbj #ifdef ESP_DEBUG
594 1.11 dbj /* if this is a read DMA, pre-fill the buffer with 0xdeadbeef
595 1.11 dbj * to identify bogus reads
596 1.11 dbj */
597 1.11 dbj if (datain) {
598 1.14 dbj int *v = (int *)(*addr);
599 1.11 dbj int i;
600 1.14 dbj for(i=0;i<((*len)/4);i++) v[i] = 0xdeadbeef;
601 1.18 dbj v = (int *)(&(esc->sc_tailbuf[0]));
602 1.18 dbj for(i=0;i<((sizeof(esc->sc_tailbuf)/4));i++) v[i] = 0xdeaffeed;
603 1.11 dbj }
604 1.20 dbj #endif
605 1.11 dbj #endif
606 1.11 dbj
607 1.14 dbj DPRINTF(("esp_dma_setup(0x%08lx,0x%08lx,0x%08lx)\n",*addr,*len,*dmasize));
608 1.11 dbj
609 1.12 dbj #ifdef DIAGNOSTIC /* @@@ this is ok sometimes. verify that we handle it ok
610 1.12 dbj * and then remove this check
611 1.12 dbj */
612 1.14 dbj if (*len != *dmasize) {
613 1.11 dbj panic("esp dmalen != size");
614 1.11 dbj }
615 1.11 dbj #endif
616 1.4 dbj
617 1.2 dbj #ifdef DIAGNOSTIC
618 1.3 dbj if ((esc->sc_datain != -1) ||
619 1.18 dbj (esc->sc_main_dmamap->dm_mapsize != 0) ||
620 1.20 dbj (esc->sc_tail_dmamap->dm_mapsize != 0) ||
621 1.20 dbj (esc->sc_dmasize != 0)) {
622 1.3 dbj panic("%s: map already loaded in esp_dma_setup\n"
623 1.20 dbj "\tdatain = %d\n\tmain_mapsize=%d\n\tail_mapsize=%d\n\tdmasize = %d",
624 1.18 dbj sc->sc_dev.dv_xname, esc->sc_datain,
625 1.20 dbj esc->sc_main_dmamap->dm_mapsize,
626 1.20 dbj esc->sc_tail_dmamap->dm_mapsize,
627 1.20 dbj esc->sc_dmasize);
628 1.2 dbj }
629 1.2 dbj #endif
630 1.2 dbj
631 1.20 dbj /* we are sometimes asked to dma zero bytes, that's easy */
632 1.20 dbj if (*len <= 0) {
633 1.20 dbj return(0);
634 1.20 dbj }
635 1.20 dbj
636 1.14 dbj /* Save these in case we have to abort DMA */
637 1.14 dbj esc->sc_datain = datain;
638 1.14 dbj esc->sc_dmaaddr = addr;
639 1.14 dbj esc->sc_dmalen = len;
640 1.14 dbj esc->sc_dmasize = *dmasize;
641 1.14 dbj
642 1.18 dbj esc->sc_loaded = 0;
643 1.18 dbj
644 1.2 dbj {
645 1.18 dbj size_t slop_bgn_size; /* # bytes to be fifo'd at beginning */
646 1.18 dbj size_t slop_end_size; /* # bytes to be transferred in tail buffer */
647 1.18 dbj
648 1.3 dbj {
649 1.13 dbj u_long bgn = (u_long)(*esc->sc_dmaaddr);
650 1.13 dbj u_long end = (u_long)(*esc->sc_dmaaddr+esc->sc_dmasize);
651 1.3 dbj
652 1.3 dbj slop_bgn_size = DMA_BEGINALIGNMENT-(bgn % DMA_BEGINALIGNMENT);
653 1.4 dbj if (slop_bgn_size == DMA_BEGINALIGNMENT) slop_bgn_size = 0;
654 1.19 dbj slop_end_size = (end % DMA_ENDALIGNMENT);
655 1.3 dbj }
656 1.3 dbj
657 1.10 dbj /* Check to make sure we haven't counted extra slop
658 1.14 dbj * as would happen for a very short dma buffer, also
659 1.14 dbj * for short buffers, just stuff the entire thing in the tail
660 1.14 dbj */
661 1.18 dbj if ((slop_bgn_size+slop_end_size >= esc->sc_dmasize)
662 1.20 dbj #if 0
663 1.18 dbj || (esc->sc_dmasize <= ESP_DMA_MAXTAIL)
664 1.18 dbj #endif
665 1.18 dbj )
666 1.18 dbj {
667 1.14 dbj slop_bgn_size = 0;
668 1.14 dbj slop_end_size = esc->sc_dmasize;
669 1.18 dbj }
670 1.14 dbj
671 1.18 dbj /* initialize the fifo buffer */
672 1.18 dbj if (slop_bgn_size) {
673 1.18 dbj esc->sc_begin = *esc->sc_dmaaddr;
674 1.18 dbj esc->sc_begin_size = slop_bgn_size;
675 1.18 dbj } else {
676 1.18 dbj esc->sc_begin = 0;
677 1.18 dbj esc->sc_begin_size = 0;
678 1.18 dbj }
679 1.18 dbj
680 1.18 dbj /* Load the normal DMA map */
681 1.18 dbj {
682 1.18 dbj esc->sc_main = *esc->sc_dmaaddr+slop_bgn_size;
683 1.18 dbj esc->sc_main_size = (esc->sc_dmasize)-(slop_end_size+slop_bgn_size);
684 1.18 dbj
685 1.18 dbj if (esc->sc_main_size) {
686 1.18 dbj int error;
687 1.18 dbj error = bus_dmamap_load(esc->sc_scsi_dma.nd_dmat,
688 1.18 dbj esc->sc_main_dmamap,
689 1.18 dbj esc->sc_main, esc->sc_main_size,
690 1.18 dbj NULL, BUS_DMA_NOWAIT);
691 1.18 dbj if (error) {
692 1.18 dbj panic("%s: can't load main dma map. error = %d, addr=0x%08x, size=0x%08x",
693 1.18 dbj sc->sc_dev.dv_xname, error,esc->sc_main,esc->sc_main_size);
694 1.18 dbj }
695 1.19 dbj bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap,
696 1.19 dbj 0, esc->sc_main_dmamap->dm_mapsize,
697 1.19 dbj (esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
698 1.18 dbj } else {
699 1.18 dbj esc->sc_main = 0;
700 1.18 dbj }
701 1.14 dbj }
702 1.3 dbj
703 1.18 dbj /* Load the tail DMA map */
704 1.18 dbj if (slop_end_size) {
705 1.18 dbj esc->sc_tail = DMA_ENDALIGN(caddr_t,esc->sc_tailbuf+slop_end_size)-slop_end_size;
706 1.18 dbj /* If the beginning of the tail is not correctly aligned,
707 1.18 dbj * we have no choice but to align the start, which might then unalign the end.
708 1.18 dbj */
709 1.18 dbj esc->sc_tail = DMA_ALIGN(caddr_t,esc->sc_tail);
710 1.18 dbj /* So therefore, we change the tail size to be end aligned again. */
711 1.18 dbj esc->sc_tail_size = DMA_ENDALIGN(caddr_t,esc->sc_tail+slop_end_size)-esc->sc_tail;
712 1.19 dbj
713 1.19 dbj /* @@@ next dma overrun lossage */
714 1.20 dbj if (!esc->sc_datain) {
715 1.21 dbj esc->sc_tail_size += ESP_DMA_OVERRUN;
716 1.20 dbj }
717 1.20 dbj
718 1.18 dbj {
719 1.18 dbj int error;
720 1.18 dbj error = bus_dmamap_load(esc->sc_scsi_dma.nd_dmat,
721 1.18 dbj esc->sc_tail_dmamap,
722 1.18 dbj esc->sc_tail, esc->sc_tail_size,
723 1.18 dbj NULL, BUS_DMA_NOWAIT);
724 1.18 dbj if (error) {
725 1.18 dbj panic("%s: can't load tail dma map. error = %d, addr=0x%08x, size=0x%08x",
726 1.18 dbj sc->sc_dev.dv_xname, error,esc->sc_tail,esc->sc_tail_size);
727 1.18 dbj }
728 1.19 dbj bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap,
729 1.19 dbj 0, esc->sc_tail_dmamap->dm_mapsize,
730 1.19 dbj (esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
731 1.3 dbj }
732 1.3 dbj }
733 1.2 dbj }
734 1.2 dbj
735 1.1 dbj return (0);
736 1.1 dbj }
737 1.1 dbj
738 1.20 dbj #ifdef ESP_DEBUG
739 1.20 dbj /* For debugging */
740 1.1 dbj void
741 1.20 dbj esp_dma_store(sc)
742 1.1 dbj struct ncr53c9x_softc *sc;
743 1.1 dbj {
744 1.1 dbj struct esp_softc *esc = (struct esp_softc *)sc;
745 1.20 dbj char *p = &esp_dma_dump[0];
746 1.20 dbj
747 1.20 dbj p += sprintf(p,"%s: sc_datain=%d\n",sc->sc_dev.dv_xname,esc->sc_datain);
748 1.20 dbj p += sprintf(p,"%s: sc_loaded=0x%08x\n",sc->sc_dev.dv_xname,esc->sc_loaded);
749 1.3 dbj
750 1.20 dbj if (esc->sc_dmaaddr) {
751 1.20 dbj p += sprintf(p,"%s: sc_dmaaddr=0x%08lx\n",sc->sc_dev.dv_xname,*esc->sc_dmaaddr);
752 1.20 dbj } else {
753 1.20 dbj p += sprintf(p,"%s: sc_dmaaddr=NULL\n",sc->sc_dev.dv_xname);
754 1.20 dbj }
755 1.20 dbj if (esc->sc_dmalen) {
756 1.20 dbj p += sprintf(p,"%s: sc_dmalen=0x%08lx\n",sc->sc_dev.dv_xname,*esc->sc_dmalen);
757 1.20 dbj } else {
758 1.20 dbj p += sprintf(p,"%s: sc_dmalen=NULL\n",sc->sc_dev.dv_xname);
759 1.20 dbj }
760 1.20 dbj p += sprintf(p,"%s: sc_dmasize=0x%08x\n",sc->sc_dev.dv_xname,esc->sc_dmasize);
761 1.19 dbj
762 1.20 dbj p += sprintf(p,"%s: sc_begin = 0x%08x, sc_begin_size = 0x%08x\n",
763 1.20 dbj sc->sc_dev.dv_xname, esc->sc_begin, esc->sc_begin_size);
764 1.20 dbj p += sprintf(p,"%s: sc_main = 0x%08x, sc_main_size = 0x%08x\n",
765 1.20 dbj sc->sc_dev.dv_xname, esc->sc_main, esc->sc_main_size);
766 1.19 dbj {
767 1.19 dbj int i;
768 1.19 dbj bus_dmamap_t map = esc->sc_main_dmamap;
769 1.20 dbj p += sprintf(p,"%s: sc_main_dmamap. mapsize = 0x%08x, nsegs = %d\n",
770 1.20 dbj sc->sc_dev.dv_xname, map->dm_mapsize, map->dm_nsegs);
771 1.19 dbj for(i=0;i<map->dm_nsegs;i++) {
772 1.20 dbj p += sprintf(p,"%s: map->dm_segs[%d]->ds_addr = 0x%08x, len = 0x%08x\n",
773 1.20 dbj sc->sc_dev.dv_xname, i, map->dm_segs[i].ds_addr, map->dm_segs[i].ds_len);
774 1.19 dbj }
775 1.19 dbj }
776 1.20 dbj p += sprintf(p,"%s: sc_tail = 0x%08x, sc_tail_size = 0x%08x\n",
777 1.20 dbj sc->sc_dev.dv_xname, esc->sc_tail, esc->sc_tail_size);
778 1.19 dbj {
779 1.19 dbj int i;
780 1.19 dbj bus_dmamap_t map = esc->sc_tail_dmamap;
781 1.20 dbj p += sprintf(p,"%s: sc_tail_dmamap. mapsize = 0x%08x, nsegs = %d\n",
782 1.20 dbj sc->sc_dev.dv_xname, map->dm_mapsize, map->dm_nsegs);
783 1.19 dbj for(i=0;i<map->dm_nsegs;i++) {
784 1.20 dbj p += sprintf(p,"%s: map->dm_segs[%d]->ds_addr = 0x%08x, len = 0x%08x\n",
785 1.20 dbj sc->sc_dev.dv_xname, i, map->dm_segs[i].ds_addr, map->dm_segs[i].ds_len);
786 1.19 dbj }
787 1.19 dbj }
788 1.20 dbj }
789 1.20 dbj
790 1.20 dbj void
791 1.20 dbj esp_dma_print(sc)
792 1.20 dbj struct ncr53c9x_softc *sc;
793 1.20 dbj {
794 1.20 dbj esp_dma_store(sc);
795 1.20 dbj printf("%s",esp_dma_dump);
796 1.20 dbj }
797 1.20 dbj #endif
798 1.20 dbj
799 1.20 dbj void
800 1.20 dbj esp_dma_go(sc)
801 1.20 dbj struct ncr53c9x_softc *sc;
802 1.20 dbj {
803 1.20 dbj struct esp_softc *esc = (struct esp_softc *)sc;
804 1.20 dbj
805 1.20 dbj DPRINTF(("%s: esp_dma_go(datain = %d)\n",
806 1.20 dbj sc->sc_dev.dv_xname, esc->sc_datain));
807 1.20 dbj
808 1.20 dbj #ifdef ESP_DEBUG
809 1.20 dbj if (esp_debug) esp_dma_print(sc);
810 1.20 dbj else esp_dma_store(sc);
811 1.19 dbj #endif
812 1.4 dbj
813 1.20 dbj #ifdef ESP_DEBUG
814 1.11 dbj {
815 1.11 dbj int n = NCR_READ_REG(sc, NCR_FFLAG);
816 1.20 dbj DPRINTF(("%s: fifo size = %d, seq = 0x%x\n",
817 1.20 dbj sc->sc_dev.dv_xname,
818 1.20 dbj n & NCRFIFO_FF, (n & NCRFIFO_SS)>>5));
819 1.4 dbj }
820 1.11 dbj #endif
821 1.4 dbj
822 1.20 dbj /* zero length dma transfers are boring, dmasize is probably -1 in those cases
823 1.20 dbj * because it was never set up by esp_dma_setup
824 1.20 dbj */
825 1.20 dbj if (esc->sc_dmasize == 0) {
826 1.20 dbj return;
827 1.20 dbj }
828 1.20 dbj
829 1.18 dbj #if defined(DIAGNOSTIC)
830 1.18 dbj if ((esc->sc_begin_size == 0) &&
831 1.18 dbj (esc->sc_main_dmamap->dm_mapsize == 0) &&
832 1.18 dbj (esc->sc_tail_dmamap->dm_mapsize == 0)) {
833 1.20 dbj esp_dma_print(sc);
834 1.18 dbj panic("%s: No DMA requested!",sc->sc_dev.dv_xname);
835 1.18 dbj }
836 1.18 dbj #endif
837 1.18 dbj
838 1.18 dbj /* Stuff the fifo with the begin buffer */
839 1.18 dbj if (esc->sc_datain) {
840 1.4 dbj int i;
841 1.18 dbj for(i=0;i<esc->sc_begin_size;i++) {
842 1.18 dbj esc->sc_begin[i]=NCR_READ_REG(sc, NCR_FIFO);
843 1.4 dbj }
844 1.4 dbj } else {
845 1.4 dbj int i;
846 1.18 dbj for(i=0;i<esc->sc_begin_size;i++) {
847 1.18 dbj NCR_WRITE_REG(sc, NCR_FIFO, esc->sc_begin[i]);
848 1.4 dbj }
849 1.11 dbj }
850 1.4 dbj
851 1.14 dbj /* if we are a dma write cycle, copy the end slop */
852 1.14 dbj if (esc->sc_datain == 0) {
853 1.18 dbj memcpy(esc->sc_tail,
854 1.18 dbj (*esc->sc_dmaaddr+esc->sc_begin_size+esc->sc_main_size),
855 1.18 dbj (esc->sc_dmasize-(esc->sc_begin_size+esc->sc_main_size)));
856 1.14 dbj }
857 1.17 dbj
858 1.14 dbj nextdma_start(&esc->sc_scsi_dma,
859 1.14 dbj (esc->sc_datain ? DMACSR_READ : DMACSR_WRITE));
860 1.12 dbj
861 1.14 dbj if (esc->sc_datain) {
862 1.14 dbj NCR_WRITE_REG(sc, ESP_DCTL,
863 1.14 dbj ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_DMARD);
864 1.3 dbj } else {
865 1.14 dbj NCR_WRITE_REG(sc, ESP_DCTL,
866 1.14 dbj ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD);
867 1.3 dbj }
868 1.22 dbj DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
869 1.1 dbj }
870 1.1 dbj
871 1.1 dbj void
872 1.1 dbj esp_dma_stop(sc)
873 1.1 dbj struct ncr53c9x_softc *sc;
874 1.1 dbj {
875 1.1 dbj panic("Not yet implemented");
876 1.1 dbj }
877 1.1 dbj
878 1.1 dbj int
879 1.1 dbj esp_dma_isactive(sc)
880 1.1 dbj struct ncr53c9x_softc *sc;
881 1.1 dbj {
882 1.1 dbj struct esp_softc *esc = (struct esp_softc *)sc;
883 1.11 dbj int r = !nextdma_finished(&esc->sc_scsi_dma);
884 1.11 dbj DPRINTF(("esp_dma_isactive = %d\n",r));
885 1.11 dbj return(r);
886 1.2 dbj }
887 1.2 dbj
888 1.2 dbj /****************************************************************/
889 1.2 dbj
890 1.2 dbj /* Internal dma callback routines */
891 1.2 dbj bus_dmamap_t
892 1.2 dbj esp_dmacb_continue(arg)
893 1.2 dbj void *arg;
894 1.2 dbj {
895 1.2 dbj struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
896 1.2 dbj struct esp_softc *esc = (struct esp_softc *)sc;
897 1.2 dbj
898 1.18 dbj DPRINTF(("%s: dma continue\n",sc->sc_dev.dv_xname));
899 1.4 dbj
900 1.2 dbj #ifdef DIAGNOSTIC
901 1.2 dbj if ((esc->sc_datain < 0) || (esc->sc_datain > 1)) {
902 1.2 dbj panic("%s: map not loaded in dma continue callback, datain = %d",
903 1.2 dbj sc->sc_dev.dv_xname,esc->sc_datain);
904 1.2 dbj }
905 1.2 dbj #endif
906 1.18 dbj
907 1.18 dbj if ((!(esc->sc_loaded & ESP_LOADED_MAIN)) &&
908 1.18 dbj (esc->sc_main_dmamap->dm_mapsize)) {
909 1.18 dbj DPRINTF(("%s: Loading main map\n",sc->sc_dev.dv_xname));
910 1.19 dbj #if 0
911 1.18 dbj bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap,
912 1.18 dbj 0, esc->sc_main_dmamap->dm_mapsize,
913 1.14 dbj (esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
914 1.19 dbj #endif
915 1.18 dbj esc->sc_loaded |= ESP_LOADED_MAIN;
916 1.18 dbj return(esc->sc_main_dmamap);
917 1.18 dbj }
918 1.18 dbj
919 1.18 dbj if ((!(esc->sc_loaded & ESP_LOADED_TAIL)) &&
920 1.18 dbj (esc->sc_tail_dmamap->dm_mapsize)) {
921 1.18 dbj DPRINTF(("%s: Loading tail map\n",sc->sc_dev.dv_xname));
922 1.19 dbj #if 0
923 1.14 dbj bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap,
924 1.14 dbj 0, esc->sc_tail_dmamap->dm_mapsize,
925 1.14 dbj (esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
926 1.19 dbj #endif
927 1.18 dbj esc->sc_loaded |= ESP_LOADED_TAIL;
928 1.14 dbj return(esc->sc_tail_dmamap);
929 1.10 dbj }
930 1.18 dbj
931 1.18 dbj DPRINTF(("%s: not loading map\n",sc->sc_dev.dv_xname));
932 1.18 dbj return(0);
933 1.2 dbj }
934 1.2 dbj
935 1.14 dbj
936 1.2 dbj void
937 1.2 dbj esp_dmacb_completed(map, arg)
938 1.2 dbj bus_dmamap_t map;
939 1.2 dbj void *arg;
940 1.2 dbj {
941 1.2 dbj struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
942 1.2 dbj struct esp_softc *esc = (struct esp_softc *)sc;
943 1.2 dbj
944 1.20 dbj DPRINTF(("%s: dma completed\n",sc->sc_dev.dv_xname));
945 1.4 dbj
946 1.2 dbj #ifdef DIAGNOSTIC
947 1.14 dbj if ((esc->sc_datain < 0) || (esc->sc_datain > 1)) {
948 1.18 dbj panic("%s: invalid dma direction in completed callback, datain = %d",
949 1.18 dbj sc->sc_dev.dv_xname,esc->sc_datain);
950 1.2 dbj }
951 1.18 dbj if ((map != esc->sc_main_dmamap) && (map != esc->sc_tail_dmamap)) {
952 1.14 dbj panic("%s: unexpected completed map", sc->sc_dev.dv_xname);
953 1.2 dbj }
954 1.2 dbj #endif
955 1.2 dbj
956 1.22 dbj
957 1.22 dbj #if 0
958 1.22 dbj if ((map == esc->sc_tail_dmamap) ||
959 1.22 dbj ((esc->sc_tail_size == 0) && (map == esc->sc_main_dmamap))) {
960 1.22 dbj
961 1.22 dbj /* Clear the DMAMOD bit in the DCTL register to give control
962 1.22 dbj * back to the scsi chip.
963 1.22 dbj */
964 1.22 dbj if (esc->sc_datain) {
965 1.22 dbj NCR_WRITE_REG(sc, ESP_DCTL,
966 1.22 dbj ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
967 1.22 dbj } else {
968 1.22 dbj NCR_WRITE_REG(sc, ESP_DCTL,
969 1.22 dbj ESPDCTL_20MHZ | ESPDCTL_INTENB);
970 1.22 dbj }
971 1.22 dbj DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
972 1.22 dbj }
973 1.22 dbj #endif
974 1.22 dbj
975 1.22 dbj
976 1.19 dbj #if 0
977 1.14 dbj bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, map,
978 1.14 dbj 0, map->dm_mapsize,
979 1.2 dbj (esc->sc_datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
980 1.19 dbj #endif
981 1.13 dbj
982 1.2 dbj }
983 1.2 dbj
984 1.2 dbj void
985 1.2 dbj esp_dmacb_shutdown(arg)
986 1.2 dbj void *arg;
987 1.2 dbj {
988 1.2 dbj struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
989 1.2 dbj struct esp_softc *esc = (struct esp_softc *)sc;
990 1.2 dbj
991 1.20 dbj DPRINTF(("%s: dma shutdown\n",sc->sc_dev.dv_xname));
992 1.4 dbj
993 1.22 dbj #if 0
994 1.22 dbj {
995 1.22 dbj /* Clear the DMAMOD bit in the DCTL register to give control
996 1.22 dbj * back to the scsi chip.
997 1.22 dbj */
998 1.22 dbj if (esc->sc_datain) {
999 1.22 dbj NCR_WRITE_REG(sc, ESP_DCTL,
1000 1.22 dbj ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
1001 1.22 dbj } else {
1002 1.22 dbj NCR_WRITE_REG(sc, ESP_DCTL,
1003 1.22 dbj ESPDCTL_20MHZ | ESPDCTL_INTENB);
1004 1.22 dbj }
1005 1.22 dbj DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
1006 1.22 dbj }
1007 1.22 dbj #endif
1008 1.22 dbj
1009 1.22 dbj DPRINTF(("%s: esp_dma_nest == %d\n",sc->sc_dev.dv_xname,esp_dma_nest));
1010 1.22 dbj
1011 1.13 dbj /* Stuff the end slop into fifo */
1012 1.3 dbj
1013 1.14 dbj #ifdef ESP_DEBUG
1014 1.14 dbj if (esp_debug) {
1015 1.14 dbj
1016 1.13 dbj int n = NCR_READ_REG(sc, NCR_FFLAG);
1017 1.20 dbj DPRINTF(("%s: fifo size = %d, seq = 0x%x\n",
1018 1.20 dbj sc->sc_dev.dv_xname,n & NCRFIFO_FF, (n & NCRFIFO_SS)>>5));
1019 1.12 dbj
1020 1.20 dbj NCR_DMA(("%s:dmaintr: tcl=%d, tcm=%d, tch=%d\n",
1021 1.20 dbj sc->sc_dev.dv_xname,
1022 1.13 dbj NCR_READ_REG(sc, NCR_TCL),
1023 1.13 dbj NCR_READ_REG(sc, NCR_TCM),
1024 1.13 dbj (sc->sc_cfg2 & NCRCFG2_FE)
1025 1.13 dbj ? NCR_READ_REG(sc, NCR_TCH) : 0));
1026 1.13 dbj }
1027 1.13 dbj #endif
1028 1.12 dbj
1029 1.22 dbj if (esc->sc_main_dmamap->dm_mapsize) {
1030 1.22 dbj bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap,
1031 1.22 dbj 0, esc->sc_main_dmamap->dm_mapsize,
1032 1.22 dbj (esc->sc_datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
1033 1.22 dbj bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap);
1034 1.22 dbj }
1035 1.22 dbj
1036 1.22 dbj if (esc->sc_tail_dmamap->dm_mapsize) {
1037 1.22 dbj bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap,
1038 1.22 dbj 0, esc->sc_tail_dmamap->dm_mapsize,
1039 1.22 dbj (esc->sc_datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
1040 1.22 dbj bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap);
1041 1.22 dbj }
1042 1.22 dbj
1043 1.22 dbj /* copy the tail dma buffer data for read transfers */
1044 1.18 dbj if (esc->sc_datain == 1) {
1045 1.18 dbj memcpy((*esc->sc_dmaaddr+esc->sc_begin_size+esc->sc_main_size),
1046 1.18 dbj esc->sc_tail,
1047 1.18 dbj (esc->sc_dmasize-(esc->sc_begin_size+esc->sc_main_size)));
1048 1.4 dbj }
1049 1.13 dbj
1050 1.18 dbj #ifdef ESP_DEBUG
1051 1.18 dbj if (esp_debug) {
1052 1.18 dbj printf("%s: dma_shutdown: addr=0x%08lx,len=0x%08lx,size=0x%08lx\n",
1053 1.18 dbj sc->sc_dev.dv_xname,
1054 1.18 dbj *esc->sc_dmaaddr, *esc->sc_dmalen, esc->sc_dmasize);
1055 1.18 dbj esp_hex_dump(*(esc->sc_dmaaddr),esc->sc_dmasize);
1056 1.18 dbj printf("%s: tail=0x%08lx,tailbuf=0x%08lx,tail_size=0x%08lx\n",
1057 1.18 dbj sc->sc_dev.dv_xname,
1058 1.18 dbj esc->sc_tail, &(esc->sc_tailbuf[0]), esc->sc_tail_size);
1059 1.18 dbj esp_hex_dump(&(esc->sc_tailbuf[0]),sizeof(esc->sc_tailbuf));
1060 1.13 dbj }
1061 1.11 dbj #endif
1062 1.3 dbj
1063 1.22 dbj *(esc->sc_dmaaddr) += esc->sc_dmasize;
1064 1.22 dbj *(esc->sc_dmalen) -= esc->sc_dmasize;
1065 1.22 dbj
1066 1.18 dbj esc->sc_main = 0;
1067 1.18 dbj esc->sc_main_size = 0;
1068 1.14 dbj esc->sc_tail = 0;
1069 1.14 dbj esc->sc_tail_size = 0;
1070 1.19 dbj
1071 1.19 dbj esc->sc_datain = -1;
1072 1.19 dbj esc->sc_dmaaddr = 0;
1073 1.19 dbj esc->sc_dmalen = 0;
1074 1.20 dbj esc->sc_dmasize = 0;
1075 1.19 dbj
1076 1.19 dbj esc->sc_loaded = 0;
1077 1.19 dbj
1078 1.19 dbj esc->sc_begin = 0;
1079 1.19 dbj esc->sc_begin_size = 0;
1080 1.20 dbj
1081 1.20 dbj #ifdef ESP_DEBUG
1082 1.20 dbj if (esp_debug) {
1083 1.20 dbj printf(" *intrstat = 0x%b\n",
1084 1.20 dbj (*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),NEXT_INTR_BITS);
1085 1.20 dbj printf(" *intrmask = 0x%b\n",
1086 1.20 dbj (*(volatile u_long *)IIOV(NEXT_P_INTRMASK)),NEXT_INTR_BITS);
1087 1.20 dbj }
1088 1.20 dbj #endif
1089 1.1 dbj }
1090