Home | History | Annotate | Line # | Download | only in dev
esp.c revision 1.35.2.2
      1  1.35.2.2  jdolecek /*	$NetBSD: esp.c,v 1.35.2.2 2002/09/06 08:38:21 jdolecek Exp $	*/
      2       1.1       dbj 
      3       1.1       dbj /*-
      4       1.5   mycroft  * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
      5       1.1       dbj  * All rights reserved.
      6       1.1       dbj  *
      7       1.1       dbj  * This code is derived from software contributed to The NetBSD Foundation
      8       1.6   mycroft  * by Charles M. Hannum and by Jason R. Thorpe of the Numerical Aerospace
      9       1.6   mycroft  * Simulation Facility, NASA Ames Research Center.
     10       1.1       dbj  *
     11       1.1       dbj  * Redistribution and use in source and binary forms, with or without
     12       1.1       dbj  * modification, are permitted provided that the following conditions
     13       1.1       dbj  * are met:
     14       1.1       dbj  * 1. Redistributions of source code must retain the above copyright
     15       1.1       dbj  *    notice, this list of conditions and the following disclaimer.
     16       1.1       dbj  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.1       dbj  *    notice, this list of conditions and the following disclaimer in the
     18       1.1       dbj  *    documentation and/or other materials provided with the distribution.
     19       1.1       dbj  * 3. All advertising materials mentioning features or use of this software
     20       1.1       dbj  *    must display the following acknowledgement:
     21       1.1       dbj  *	This product includes software developed by the NetBSD
     22       1.1       dbj  *	Foundation, Inc. and its contributors.
     23       1.1       dbj  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24       1.1       dbj  *    contributors may be used to endorse or promote products derived
     25       1.1       dbj  *    from this software without specific prior written permission.
     26       1.1       dbj  *
     27       1.1       dbj  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28       1.1       dbj  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29       1.1       dbj  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30       1.1       dbj  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31       1.1       dbj  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32       1.1       dbj  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33       1.1       dbj  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34       1.1       dbj  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35       1.1       dbj  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36       1.1       dbj  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37       1.1       dbj  * POSSIBILITY OF SUCH DAMAGE.
     38       1.1       dbj  */
     39       1.1       dbj 
     40       1.1       dbj /*
     41       1.1       dbj  * Copyright (c) 1994 Peter Galbavy
     42       1.1       dbj  * All rights reserved.
     43       1.1       dbj  *
     44       1.1       dbj  * Redistribution and use in source and binary forms, with or without
     45       1.1       dbj  * modification, are permitted provided that the following conditions
     46       1.1       dbj  * are met:
     47       1.1       dbj  * 1. Redistributions of source code must retain the above copyright
     48       1.1       dbj  *    notice, this list of conditions and the following disclaimer.
     49       1.1       dbj  * 2. Redistributions in binary form must reproduce the above copyright
     50       1.1       dbj  *    notice, this list of conditions and the following disclaimer in the
     51       1.1       dbj  *    documentation and/or other materials provided with the distribution.
     52       1.1       dbj  * 3. All advertising materials mentioning features or use of this software
     53       1.1       dbj  *    must display the following acknowledgement:
     54       1.1       dbj  *	This product includes software developed by Peter Galbavy
     55       1.1       dbj  * 4. The name of the author may not be used to endorse or promote products
     56       1.1       dbj  *    derived from this software without specific prior written permission.
     57       1.1       dbj  *
     58       1.1       dbj  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     59       1.1       dbj  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     60       1.1       dbj  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     61       1.1       dbj  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     62       1.1       dbj  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     63       1.1       dbj  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     64       1.1       dbj  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     65       1.1       dbj  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     66       1.1       dbj  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     67       1.1       dbj  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     68       1.1       dbj  * POSSIBILITY OF SUCH DAMAGE.
     69       1.1       dbj  */
     70       1.1       dbj 
     71       1.1       dbj /*
     72       1.1       dbj  * Based on aic6360 by Jarle Greipsland
     73       1.1       dbj  *
     74       1.1       dbj  * Acknowledgements: Many of the algorithms used in this driver are
     75       1.1       dbj  * inspired by the work of Julian Elischer (julian (at) tfs.com) and
     76       1.1       dbj  * Charles Hannum (mycroft (at) duality.gnu.ai.mit.edu).  Thanks a million!
     77       1.1       dbj  */
     78       1.1       dbj 
     79       1.1       dbj /*
     80       1.1       dbj  * Grabbed from the sparc port at revision 1.73 for the NeXT.
     81       1.1       dbj  * Darrin B. Jewell <dbj (at) netbsd.org>  Sat Jul  4 15:41:32 1998
     82       1.1       dbj  */
     83       1.1       dbj 
     84       1.1       dbj #include <sys/types.h>
     85       1.1       dbj #include <sys/param.h>
     86       1.1       dbj #include <sys/systm.h>
     87       1.1       dbj #include <sys/kernel.h>
     88       1.1       dbj #include <sys/errno.h>
     89       1.1       dbj #include <sys/ioctl.h>
     90       1.1       dbj #include <sys/device.h>
     91       1.1       dbj #include <sys/buf.h>
     92       1.1       dbj #include <sys/proc.h>
     93       1.1       dbj #include <sys/user.h>
     94       1.1       dbj #include <sys/queue.h>
     95       1.1       dbj 
     96       1.1       dbj #include <dev/scsipi/scsi_all.h>
     97       1.1       dbj #include <dev/scsipi/scsipi_all.h>
     98       1.1       dbj #include <dev/scsipi/scsiconf.h>
     99       1.1       dbj #include <dev/scsipi/scsi_message.h>
    100       1.1       dbj 
    101       1.1       dbj #include <machine/bus.h>
    102       1.1       dbj #include <machine/autoconf.h>
    103       1.1       dbj #include <machine/cpu.h>
    104       1.1       dbj 
    105       1.1       dbj #include <dev/ic/ncr53c9xreg.h>
    106       1.1       dbj #include <dev/ic/ncr53c9xvar.h>
    107       1.1       dbj 
    108       1.1       dbj #include <next68k/next68k/isr.h>
    109       1.1       dbj 
    110       1.1       dbj #include <next68k/dev/nextdmareg.h>
    111       1.1       dbj #include <next68k/dev/nextdmavar.h>
    112       1.1       dbj 
    113       1.1       dbj #include "espreg.h"
    114       1.1       dbj #include "espvar.h"
    115       1.1       dbj 
    116      1.20       dbj #ifdef DEBUG
    117       1.4       dbj #define ESP_DEBUG
    118       1.4       dbj #endif
    119       1.4       dbj 
    120       1.4       dbj #ifdef ESP_DEBUG
    121      1.10       dbj int esp_debug = 0;
    122      1.10       dbj #define DPRINTF(x) if (esp_debug) printf x;
    123  1.35.2.2  jdolecek int esplogshow = 0;
    124  1.35.2.2  jdolecek char esplog[8192+100];
    125  1.35.2.2  jdolecek char *esplogp = esplog;
    126  1.35.2.2  jdolecek #define ESPLOGIF 10 && (esplogp < (esplog + 8192))
    127       1.4       dbj #else
    128       1.4       dbj #define DPRINTF(x)
    129       1.4       dbj #endif
    130  1.35.2.2  jdolecek #define PRINTF(x) printf x;
    131       1.4       dbj 
    132       1.4       dbj 
    133       1.1       dbj void	espattach_intio	__P((struct device *, struct device *, void *));
    134       1.1       dbj int	espmatch_intio	__P((struct device *, struct cfdata *, void *));
    135       1.1       dbj 
    136       1.2       dbj /* DMA callbacks */
    137       1.2       dbj bus_dmamap_t esp_dmacb_continue __P((void *arg));
    138       1.2       dbj void esp_dmacb_completed __P((bus_dmamap_t map, void *arg));
    139       1.2       dbj void esp_dmacb_shutdown __P((void *arg));
    140       1.2       dbj 
    141      1.20       dbj #ifdef ESP_DEBUG
    142      1.20       dbj char esp_dma_dump[5*1024] = "";
    143      1.20       dbj struct ncr53c9x_softc *esp_debug_sc = 0;
    144      1.20       dbj void esp_dma_store __P((struct ncr53c9x_softc *sc));
    145      1.20       dbj void esp_dma_print __P((struct ncr53c9x_softc *sc));
    146      1.22       dbj int esp_dma_nest = 0;
    147      1.20       dbj #endif
    148      1.20       dbj 
    149      1.20       dbj 
    150       1.1       dbj /* Linkup to the rest of the kernel */
    151       1.1       dbj struct cfattach esp_ca = {
    152       1.1       dbj 	sizeof(struct esp_softc), espmatch_intio, espattach_intio
    153       1.1       dbj };
    154       1.1       dbj 
    155       1.1       dbj /*
    156       1.1       dbj  * Functions and the switch for the MI code.
    157       1.1       dbj  */
    158       1.1       dbj u_char	esp_read_reg __P((struct ncr53c9x_softc *, int));
    159       1.1       dbj void	esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
    160       1.1       dbj int	esp_dma_isintr __P((struct ncr53c9x_softc *));
    161       1.1       dbj void	esp_dma_reset __P((struct ncr53c9x_softc *));
    162       1.1       dbj int	esp_dma_intr __P((struct ncr53c9x_softc *));
    163       1.1       dbj int	esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
    164       1.1       dbj 	    size_t *, int, size_t *));
    165       1.1       dbj void	esp_dma_go __P((struct ncr53c9x_softc *));
    166       1.1       dbj void	esp_dma_stop __P((struct ncr53c9x_softc *));
    167       1.1       dbj int	esp_dma_isactive __P((struct ncr53c9x_softc *));
    168       1.1       dbj 
    169       1.1       dbj struct ncr53c9x_glue esp_glue = {
    170       1.1       dbj 	esp_read_reg,
    171       1.1       dbj 	esp_write_reg,
    172       1.1       dbj 	esp_dma_isintr,
    173       1.1       dbj 	esp_dma_reset,
    174       1.1       dbj 	esp_dma_intr,
    175       1.1       dbj 	esp_dma_setup,
    176       1.1       dbj 	esp_dma_go,
    177       1.1       dbj 	esp_dma_stop,
    178       1.1       dbj 	esp_dma_isactive,
    179       1.1       dbj 	NULL,			/* gl_clear_latched_intr */
    180       1.1       dbj };
    181       1.1       dbj 
    182      1.11       dbj #ifdef ESP_DEBUG
    183      1.11       dbj #define XCHR(x) "0123456789abcdef"[(x) & 0xf]
    184      1.11       dbj static void
    185      1.11       dbj esp_hex_dump(unsigned char *pkt, size_t len)
    186      1.11       dbj {
    187      1.11       dbj 	size_t i, j;
    188      1.11       dbj 
    189      1.31       dbj 	printf("00000000  ");
    190      1.11       dbj 	for(i=0; i<len; i++) {
    191      1.11       dbj 		printf("%c%c ", XCHR(pkt[i]>>4), XCHR(pkt[i]));
    192      1.24       dbj 		if ((i+1) % 16 == 8) {
    193      1.24       dbj 			printf(" ");
    194      1.24       dbj 		}
    195      1.11       dbj 		if ((i+1) % 16 == 0) {
    196      1.24       dbj 			printf(" %c", '|');
    197      1.24       dbj 			for(j=0; j<16; j++) {
    198      1.11       dbj 				printf("%c", pkt[i-15+j]>=32 && pkt[i-15+j]<127?pkt[i-15+j]:'.');
    199      1.24       dbj 			}
    200      1.24       dbj 			printf("%c\n%c%c%c%c%c%c%c%c  ", '|',
    201      1.24       dbj 					XCHR((i+1)>>28),XCHR((i+1)>>24),XCHR((i+1)>>20),XCHR((i+1)>>16),
    202      1.24       dbj 					XCHR((i+1)>>12), XCHR((i+1)>>8), XCHR((i+1)>>4), XCHR(i+1));
    203      1.11       dbj 		}
    204      1.11       dbj 	}
    205      1.11       dbj 	printf("\n");
    206      1.11       dbj }
    207      1.11       dbj #endif
    208      1.11       dbj 
    209       1.1       dbj int
    210       1.1       dbj espmatch_intio(parent, cf, aux)
    211       1.1       dbj 	struct device *parent;
    212       1.1       dbj 	struct cfdata *cf;
    213       1.1       dbj 	void *aux;
    214       1.1       dbj {
    215       1.1       dbj   /* should probably probe here */
    216       1.1       dbj   /* Should also probably set up data from config */
    217       1.1       dbj 
    218       1.3       dbj 	return(1);
    219       1.1       dbj }
    220       1.1       dbj 
    221       1.1       dbj void
    222       1.1       dbj espattach_intio(parent, self, aux)
    223       1.1       dbj 	struct device *parent, *self;
    224       1.1       dbj 	void *aux;
    225       1.1       dbj {
    226       1.1       dbj 	struct esp_softc *esc = (void *)self;
    227       1.1       dbj 	struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
    228       1.1       dbj 
    229      1.20       dbj #ifdef ESP_DEBUG
    230      1.20       dbj 	esp_debug_sc = sc;
    231      1.20       dbj #endif
    232      1.20       dbj 
    233       1.1       dbj 	esc->sc_bst = NEXT68K_INTIO_BUS_SPACE;
    234       1.1       dbj 	if (bus_space_map(esc->sc_bst, NEXT_P_SCSI,
    235       1.1       dbj 			ESP_DEVICE_SIZE, 0, &esc->sc_bsh)) {
    236       1.3       dbj     panic("\n%s: can't map ncr53c90 registers",
    237       1.1       dbj 				sc->sc_dev.dv_xname);
    238       1.1       dbj 	}
    239       1.1       dbj 
    240       1.1       dbj 	sc->sc_id = 7;
    241       1.1       dbj 	sc->sc_freq = 20;							/* Mhz */
    242       1.1       dbj 
    243       1.1       dbj 	/*
    244       1.1       dbj 	 * Set up glue for MI code early; we use some of it here.
    245       1.1       dbj 	 */
    246       1.1       dbj 	sc->sc_glue = &esp_glue;
    247       1.1       dbj 
    248       1.1       dbj 	/*
    249       1.1       dbj 	 * XXX More of this should be in ncr53c9x_attach(), but
    250       1.1       dbj 	 * XXX should we really poke around the chip that much in
    251       1.1       dbj 	 * XXX the MI code?  Think about this more...
    252       1.1       dbj 	 */
    253       1.1       dbj 
    254       1.1       dbj 	/*
    255       1.1       dbj 	 * It is necessary to try to load the 2nd config register here,
    256       1.1       dbj 	 * to find out what rev the esp chip is, else the ncr53c9x_reset
    257       1.1       dbj 	 * will not set up the defaults correctly.
    258       1.1       dbj 	 */
    259       1.1       dbj 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    260       1.1       dbj 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE;
    261       1.1       dbj 	sc->sc_cfg3 = NCRCFG3_CDB;
    262       1.1       dbj 	NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
    263       1.1       dbj 
    264       1.1       dbj 	if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) !=
    265       1.1       dbj 	    (NCRCFG2_SCSI2 | NCRCFG2_RPE)) {
    266       1.1       dbj 		sc->sc_rev = NCR_VARIANT_ESP100;
    267       1.1       dbj 	} else {
    268       1.1       dbj 		sc->sc_cfg2 = NCRCFG2_SCSI2;
    269       1.1       dbj 		NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
    270       1.1       dbj 		sc->sc_cfg3 = 0;
    271       1.1       dbj 		NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    272       1.1       dbj 		sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK);
    273       1.1       dbj 		NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    274       1.1       dbj 		if (NCR_READ_REG(sc, NCR_CFG3) !=
    275       1.1       dbj 		    (NCRCFG3_CDB | NCRCFG3_FCLK)) {
    276       1.1       dbj 			sc->sc_rev = NCR_VARIANT_ESP100A;
    277       1.1       dbj 		} else {
    278       1.1       dbj 			/* NCRCFG2_FE enables > 64K transfers */
    279       1.1       dbj 			sc->sc_cfg2 |= NCRCFG2_FE;
    280       1.1       dbj 			sc->sc_cfg3 = 0;
    281       1.1       dbj 			NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    282       1.1       dbj 			sc->sc_rev = NCR_VARIANT_ESP200;
    283       1.1       dbj 		}
    284       1.1       dbj 	}
    285       1.1       dbj 
    286       1.1       dbj 	/*
    287       1.1       dbj 	 * XXX minsync and maxxfer _should_ be set up in MI code,
    288       1.1       dbj 	 * XXX but it appears to have some dependency on what sort
    289       1.1       dbj 	 * XXX of DMA we're hooked up to, etc.
    290       1.1       dbj 	 */
    291       1.1       dbj 
    292       1.1       dbj 	/*
    293       1.1       dbj 	 * This is the value used to start sync negotiations
    294       1.1       dbj 	 * Note that the NCR register "SYNCTP" is programmed
    295       1.1       dbj 	 * in "clocks per byte", and has a minimum value of 4.
    296       1.1       dbj 	 * The SCSI period used in negotiation is one-fourth
    297       1.1       dbj 	 * of the time (in nanoseconds) needed to transfer one byte.
    298       1.1       dbj 	 * Since the chip's clock is given in MHz, we have the following
    299       1.1       dbj 	 * formula: 4 * period = (1000 / freq) * 4
    300       1.1       dbj 	 */
    301       1.1       dbj 	sc->sc_minsync = 1000 / sc->sc_freq;
    302       1.1       dbj 
    303       1.1       dbj 	/*
    304       1.1       dbj 	 * Alas, we must now modify the value a bit, because it's
    305       1.1       dbj 	 * only valid when can switch on FASTCLK and FASTSCSI bits
    306       1.1       dbj 	 * in config register 3...
    307       1.1       dbj 	 */
    308       1.1       dbj 	switch (sc->sc_rev) {
    309       1.1       dbj 	case NCR_VARIANT_ESP100:
    310       1.1       dbj 		sc->sc_maxxfer = 64 * 1024;
    311       1.1       dbj 		sc->sc_minsync = 0;	/* No synch on old chip? */
    312       1.1       dbj 		break;
    313       1.1       dbj 
    314       1.1       dbj 	case NCR_VARIANT_ESP100A:
    315       1.1       dbj 		sc->sc_maxxfer = 64 * 1024;
    316       1.1       dbj 		/* Min clocks/byte is 5 */
    317       1.1       dbj 		sc->sc_minsync = ncr53c9x_cpb2stp(sc, 5);
    318       1.1       dbj 		break;
    319       1.1       dbj 
    320       1.1       dbj 	case NCR_VARIANT_ESP200:
    321       1.1       dbj 		sc->sc_maxxfer = 16 * 1024 * 1024;
    322       1.1       dbj 		/* XXX - do actually set FAST* bits */
    323       1.1       dbj 		break;
    324       1.1       dbj 	}
    325       1.1       dbj 
    326       1.3       dbj 	/* @@@ Some ESP_DCTL bits probably need setting */
    327       1.3       dbj 	NCR_WRITE_REG(sc, ESP_DCTL,
    328  1.35.2.2  jdolecek 			ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_RESET);
    329       1.3       dbj 	DELAY(10);
    330      1.22       dbj 	DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
    331  1.35.2.2  jdolecek 	NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_16MHZ | ESPDCTL_INTENB);
    332       1.3       dbj 	DELAY(10);
    333      1.22       dbj 	DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
    334       1.3       dbj 
    335       1.3       dbj 	/* Set up SCSI DMA */
    336       1.3       dbj 	{
    337       1.3       dbj 		esc->sc_scsi_dma.nd_bst = NEXT68K_INTIO_BUS_SPACE;
    338       1.3       dbj 
    339       1.3       dbj 		if (bus_space_map(esc->sc_scsi_dma.nd_bst, NEXT_P_SCSI_CSR,
    340      1.30       dbj 				DD_SIZE,0, &esc->sc_scsi_dma.nd_bsh)) {
    341       1.3       dbj 			panic("\n%s: can't map scsi DMA registers",
    342       1.3       dbj 					sc->sc_dev.dv_xname);
    343       1.3       dbj 		}
    344       1.3       dbj 
    345       1.3       dbj 		esc->sc_scsi_dma.nd_intr = NEXT_I_SCSI_DMA;
    346       1.3       dbj 		esc->sc_scsi_dma.nd_shutdown_cb  = &esp_dmacb_shutdown;
    347       1.3       dbj 		esc->sc_scsi_dma.nd_continue_cb  = &esp_dmacb_continue;
    348       1.3       dbj 		esc->sc_scsi_dma.nd_completed_cb = &esp_dmacb_completed;
    349       1.3       dbj 		esc->sc_scsi_dma.nd_cb_arg       = sc;
    350       1.3       dbj 		nextdma_config(&esc->sc_scsi_dma);
    351       1.3       dbj 		nextdma_init(&esc->sc_scsi_dma);
    352       1.3       dbj 
    353      1.18       dbj #if 0
    354      1.18       dbj 		/* Turn on target selection using the `dma' method */
    355      1.29    petrov 		sc->sc_features |= NCR_F_DMASELECT;
    356      1.18       dbj #endif
    357      1.18       dbj 
    358      1.18       dbj 		esc->sc_datain = -1;
    359      1.18       dbj 		esc->sc_dmaaddr = 0;
    360      1.18       dbj 		esc->sc_dmalen  = 0;
    361      1.20       dbj 		esc->sc_dmasize = 0;
    362      1.18       dbj 
    363      1.18       dbj 		esc->sc_loaded = 0;
    364      1.18       dbj 
    365      1.18       dbj 		esc->sc_begin = 0;
    366      1.18       dbj 		esc->sc_begin_size = 0;
    367      1.18       dbj 
    368       1.3       dbj 		{
    369       1.3       dbj 			int error;
    370       1.3       dbj 			if ((error = bus_dmamap_create(esc->sc_scsi_dma.nd_dmat,
    371      1.34       dbj 					sc->sc_maxxfer, sc->sc_maxxfer/NBPG+1, sc->sc_maxxfer,
    372      1.18       dbj 					0, BUS_DMA_ALLOCNOW, &esc->sc_main_dmamap)) != 0) {
    373      1.18       dbj 				panic("%s: can't create main i/o DMA map, error = %d",
    374       1.3       dbj 						sc->sc_dev.dv_xname,error);
    375       1.3       dbj 			}
    376       1.3       dbj 		}
    377      1.18       dbj 		esc->sc_main = 0;
    378      1.18       dbj 		esc->sc_main_size = 0;
    379      1.14       dbj 
    380      1.14       dbj 		{
    381      1.14       dbj 			int error;
    382      1.14       dbj 			if ((error = bus_dmamap_create(esc->sc_scsi_dma.nd_dmat,
    383      1.19       dbj 					ESP_DMA_TAILBUFSIZE,
    384      1.19       dbj 					1, ESP_DMA_TAILBUFSIZE,
    385      1.14       dbj 					0, BUS_DMA_ALLOCNOW, &esc->sc_tail_dmamap)) != 0) {
    386      1.14       dbj 				panic("%s: can't create tail i/o DMA map, error = %d",
    387      1.14       dbj 						sc->sc_dev.dv_xname,error);
    388      1.14       dbj 			}
    389      1.14       dbj 		}
    390      1.18       dbj 		esc->sc_tail = 0;
    391      1.18       dbj 		esc->sc_tail_size = 0;
    392      1.18       dbj 
    393       1.3       dbj 	}
    394       1.1       dbj 
    395       1.3       dbj 	/* Establish interrupt channel */
    396      1.27  nisimura 	isrlink_autovec(ncr53c9x_intr, sc, NEXT_I_IPL(NEXT_I_SCSI), 0);
    397       1.3       dbj 	INTR_ENABLE(NEXT_I_SCSI);
    398       1.4       dbj 
    399       1.4       dbj 	/* register interrupt stats */
    400      1.26       cgd 	evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, NULL,
    401      1.26       cgd 	    sc->sc_dev.dv_xname, "intr");
    402       1.4       dbj 
    403       1.4       dbj 	/* Do the common parts of attachment. */
    404  1.35.2.1  jdolecek 	sc->sc_adapter.adapt_minphys = minphys;
    405  1.35.2.1  jdolecek 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    406      1.35       chs 	ncr53c9x_attach(sc);
    407       1.1       dbj }
    408       1.1       dbj 
    409       1.1       dbj /*
    410       1.1       dbj  * Glue functions.
    411       1.1       dbj  */
    412       1.1       dbj 
    413       1.1       dbj u_char
    414       1.1       dbj esp_read_reg(sc, reg)
    415       1.1       dbj 	struct ncr53c9x_softc *sc;
    416       1.1       dbj 	int reg;
    417       1.1       dbj {
    418       1.1       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    419       1.1       dbj 
    420       1.1       dbj 	return(bus_space_read_1(esc->sc_bst, esc->sc_bsh, reg));
    421       1.1       dbj }
    422       1.1       dbj 
    423       1.1       dbj void
    424       1.1       dbj esp_write_reg(sc, reg, val)
    425       1.1       dbj 	struct ncr53c9x_softc *sc;
    426       1.1       dbj 	int reg;
    427       1.1       dbj 	u_char val;
    428       1.1       dbj {
    429       1.1       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    430       1.1       dbj 
    431       1.1       dbj 	bus_space_write_1(esc->sc_bst, esc->sc_bsh, reg, val);
    432       1.1       dbj }
    433       1.1       dbj 
    434  1.35.2.2  jdolecek volatile u_int32_t save1;
    435  1.35.2.2  jdolecek 
    436  1.35.2.2  jdolecek #define xADDR 0x0211a000
    437  1.35.2.2  jdolecek int doze __P((volatile int));
    438  1.35.2.2  jdolecek int
    439  1.35.2.2  jdolecek doze(c)
    440  1.35.2.2  jdolecek 	volatile int c;
    441  1.35.2.2  jdolecek {
    442  1.35.2.2  jdolecek /* 	static int tmp1; */
    443  1.35.2.2  jdolecek 	u_int32_t tmp1;
    444  1.35.2.2  jdolecek 	volatile u_int8_t tmp2;
    445  1.35.2.2  jdolecek 	volatile u_int8_t *reg = (volatile u_int8_t *)IIOV(xADDR);
    446  1.35.2.2  jdolecek 	if (c > 244) return (0);
    447  1.35.2.2  jdolecek 	if (c == 0) return (0);
    448  1.35.2.2  jdolecek /* 		((*(volatile u_long *)IIOV(NEXT_P_INTRMASK))&=(~NEXT_I_BIT(x))) */
    449  1.35.2.2  jdolecek 	(*reg) = 0;
    450  1.35.2.2  jdolecek 	(*reg) = 0;
    451  1.35.2.2  jdolecek 	do {
    452  1.35.2.2  jdolecek 		save1 = (*reg);
    453  1.35.2.2  jdolecek 		tmp2 = *(reg + 3);
    454  1.35.2.2  jdolecek 		tmp1 = tmp2;
    455  1.35.2.2  jdolecek 	} while (tmp1 <= c);
    456  1.35.2.2  jdolecek 	return (0);
    457  1.35.2.2  jdolecek }
    458  1.35.2.2  jdolecek 
    459       1.1       dbj int
    460       1.1       dbj esp_dma_isintr(sc)
    461       1.1       dbj 	struct ncr53c9x_softc *sc;
    462       1.1       dbj {
    463       1.4       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    464  1.35.2.2  jdolecek 	if (INTR_OCCURRED(NEXT_I_SCSI)) {
    465  1.35.2.2  jdolecek 		if (ESPLOGIF) *esplogp++ = 'i';
    466  1.35.2.2  jdolecek 		NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_16MHZ | ESPDCTL_INTENB | (esc->sc_datain ? ESPDCTL_DMARD : 0));
    467  1.35.2.2  jdolecek 		return (1);
    468  1.35.2.2  jdolecek 	} else {
    469  1.35.2.2  jdolecek 		return (0);
    470  1.35.2.2  jdolecek 	}
    471  1.35.2.2  jdolecek }
    472  1.35.2.2  jdolecek 
    473  1.35.2.2  jdolecek int
    474  1.35.2.2  jdolecek esp_dma_intr(sc)
    475  1.35.2.2  jdolecek 	struct ncr53c9x_softc *sc;
    476  1.35.2.2  jdolecek {
    477  1.35.2.2  jdolecek 	struct esp_softc *esc = (struct esp_softc *)sc;
    478       1.4       dbj 
    479       1.4       dbj 	int r = (INTR_OCCURRED(NEXT_I_SCSI));
    480  1.35.2.2  jdolecek 	int flushcount;
    481  1.35.2.2  jdolecek 	r = 1;
    482       1.4       dbj 
    483  1.35.2.2  jdolecek 	if (ESPLOGIF) *esplogp++ = 'I';
    484       1.4       dbj 	if (r) {
    485  1.35.2.2  jdolecek 		/* printf ("esp_dma_isintr start\n"); */
    486      1.20       dbj 		{
    487  1.35.2.2  jdolecek 			int s = spldma();
    488  1.35.2.2  jdolecek 			void *ndmap = esc->sc_scsi_dma._nd_map;
    489  1.35.2.2  jdolecek 			int ndidx = esc->sc_scsi_dma._nd_idx;
    490  1.35.2.2  jdolecek 			splx(s);
    491      1.20       dbj 
    492      1.23       dbj 			flushcount = 0;
    493      1.23       dbj 
    494      1.22       dbj #ifdef ESP_DEBUG
    495  1.35.2.2  jdolecek /* 			esp_dma_nest++; */
    496      1.28        tv 
    497      1.28        tv 			if (esp_debug) {
    498      1.28        tv 				char sbuf[256];
    499      1.28        tv 
    500      1.28        tv 				bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),
    501      1.28        tv 						 NEXT_INTR_BITS, sbuf, sizeof(sbuf));
    502      1.28        tv 				printf("esp_dma_isintr = 0x%s\n", sbuf);
    503      1.28        tv 			}
    504      1.22       dbj #endif
    505      1.22       dbj 
    506  1.35.2.2  jdolecek 			while (!nextdma_finished(&esc->sc_scsi_dma)) { /* esp_dma_isactive(sc)) { */
    507  1.35.2.2  jdolecek 				if (ESPLOGIF) *esplogp++ = 'w';
    508  1.35.2.2  jdolecek 				if (ESPLOGIF) {
    509  1.35.2.2  jdolecek 					sprintf (esplogp, "f%dm%dl%dw", NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF,
    510  1.35.2.2  jdolecek 						 NCR_READ_REG((sc), NCR_TCM), NCR_READ_REG((sc), NCR_TCL));
    511  1.35.2.2  jdolecek 					esplogp += strlen (esplogp);
    512      1.23       dbj 				}
    513  1.35.2.2  jdolecek 				if (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)
    514  1.35.2.2  jdolecek 					flushcount=5;
    515  1.35.2.2  jdolecek 				NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD |
    516  1.35.2.2  jdolecek 					      (esc->sc_datain ? ESPDCTL_DMARD : 0));
    517  1.35.2.2  jdolecek 
    518  1.35.2.2  jdolecek 				s = spldma();
    519  1.35.2.2  jdolecek 				while (ndmap == esc->sc_scsi_dma._nd_map && ndidx == esc->sc_scsi_dma._nd_idx &&
    520  1.35.2.2  jdolecek 				       !(bus_space_read_4(esc->sc_scsi_dma.nd_bst, esc->sc_scsi_dma.nd_bsh, DD_CSR)
    521  1.35.2.2  jdolecek 					 & 0x08000000) &&
    522  1.35.2.2  jdolecek 				       ++flushcount < 5) {
    523  1.35.2.2  jdolecek 					splx(s);
    524  1.35.2.2  jdolecek 					if (flushcount < 10) if (ESPLOGIF) *esplogp++ = 'F';
    525  1.35.2.2  jdolecek 					NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_FLUSH |
    526  1.35.2.2  jdolecek 						      ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD |
    527  1.35.2.2  jdolecek 						      (esc->sc_datain ? ESPDCTL_DMARD : 0));
    528  1.35.2.2  jdolecek 					doze(0x32);
    529      1.20       dbj 					NCR_WRITE_REG(sc, ESP_DCTL,
    530  1.35.2.2  jdolecek 						      ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD |
    531  1.35.2.2  jdolecek 						      (esc->sc_datain ? ESPDCTL_DMARD : 0));
    532  1.35.2.2  jdolecek 					doze(0x32);
    533  1.35.2.2  jdolecek 					s = spldma();
    534  1.35.2.2  jdolecek 				}
    535  1.35.2.2  jdolecek 				if (ESPLOGIF) *esplogp++ = '0' + flushcount;
    536  1.35.2.2  jdolecek 				if (flushcount > 4) {
    537  1.35.2.2  jdolecek 					int next;
    538  1.35.2.2  jdolecek 					int onext = 0;
    539  1.35.2.2  jdolecek 					splx(s);
    540  1.35.2.2  jdolecek 					DPRINTF (("DMA reset\n"));
    541  1.35.2.2  jdolecek 					while (((next = bus_space_read_4(esc->sc_scsi_dma.nd_bst, esc->sc_scsi_dma.nd_bsh, DD_NEXT)) !=
    542  1.35.2.2  jdolecek 						(bus_space_read_4(esc->sc_scsi_dma.nd_bst, esc->sc_scsi_dma.nd_bsh, DD_LIMIT) & 0x7FFFFFFF)) &&
    543  1.35.2.2  jdolecek 					       onext != next) {
    544  1.35.2.2  jdolecek 						onext = next;
    545  1.35.2.2  jdolecek 						DELAY(50);
    546  1.35.2.2  jdolecek 					}
    547  1.35.2.2  jdolecek 					if (ESPLOGIF) *esplogp++ = 'R';
    548  1.35.2.2  jdolecek 					NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_16MHZ | ESPDCTL_INTENB);
    549  1.35.2.2  jdolecek 					if (ESPLOGIF) {
    550  1.35.2.2  jdolecek 						sprintf (esplogp, "ff:%d tcm:%d tcl:%d ",
    551  1.35.2.2  jdolecek 							 NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF,
    552  1.35.2.2  jdolecek 							 NCR_READ_REG((sc), NCR_TCM), NCR_READ_REG((sc), NCR_TCL));
    553  1.35.2.2  jdolecek 						esplogp += strlen (esplogp);
    554  1.35.2.2  jdolecek 					}
    555  1.35.2.2  jdolecek 					s = spldma();
    556  1.35.2.2  jdolecek 					nextdma_reset (&esc->sc_scsi_dma);
    557  1.35.2.2  jdolecek 					splx(s);
    558  1.35.2.2  jdolecek 					goto out;
    559      1.20       dbj 				}
    560  1.35.2.2  jdolecek 				splx(s);
    561      1.20       dbj 
    562      1.23       dbj #ifdef DIAGNOSTIC
    563  1.35.2.2  jdolecek 				if (flushcount > 4) {
    564  1.35.2.2  jdolecek 					if (ESPLOGIF) *esplogp++ = '+';
    565  1.35.2.2  jdolecek 					printf("%s: unexpected flushcount %d on %s\n",sc->sc_dev.dv_xname,
    566  1.35.2.2  jdolecek 					       flushcount, esc->sc_datain ? "read" : "write");
    567  1.35.2.2  jdolecek 				}
    568      1.23       dbj #endif
    569      1.23       dbj 
    570  1.35.2.2  jdolecek 				if (!nextdma_finished(&esc->sc_scsi_dma)) { /* esp_dma_isactive(sc)) { */
    571  1.35.2.2  jdolecek 					if (ESPLOGIF) *esplogp++ = '1';
    572      1.16       dbj 				}
    573  1.35.2.2  jdolecek 				flushcount = 0;
    574  1.35.2.2  jdolecek 				s = spldma();
    575  1.35.2.2  jdolecek 				ndmap = esc->sc_scsi_dma._nd_map;
    576  1.35.2.2  jdolecek 				ndidx = esc->sc_scsi_dma._nd_idx;
    577  1.35.2.2  jdolecek 				splx(s);
    578  1.35.2.2  jdolecek 
    579  1.35.2.2  jdolecek 				goto loop;
    580  1.35.2.2  jdolecek 
    581  1.35.2.2  jdolecek 			loop:
    582      1.16       dbj 			}
    583  1.35.2.2  jdolecek 			goto out;
    584  1.35.2.2  jdolecek 		out:
    585      1.20       dbj 
    586      1.22       dbj #ifdef ESP_DEBUG
    587  1.35.2.2  jdolecek /* 			esp_dma_nest--; */
    588      1.22       dbj #endif
    589      1.22       dbj 
    590      1.13       dbj 		}
    591      1.13       dbj 
    592  1.35.2.2  jdolecek 		doze (0x32);
    593  1.35.2.2  jdolecek 		NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_16MHZ | ESPDCTL_INTENB | (esc->sc_datain ? ESPDCTL_DMARD : 0));
    594  1.35.2.2  jdolecek 		if (ESPLOGIF) *esplogp++ = 'b';
    595      1.20       dbj 
    596  1.35.2.2  jdolecek 		while (esc->sc_datain != -1) DELAY(50);
    597  1.35.2.2  jdolecek 
    598  1.35.2.2  jdolecek 		if (esc->sc_dmaaddr) {
    599  1.35.2.2  jdolecek 			bus_size_t xfer_len = 0;
    600  1.35.2.2  jdolecek 			int resid;
    601  1.35.2.2  jdolecek 
    602  1.35.2.2  jdolecek 			NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_16MHZ | ESPDCTL_INTENB);
    603  1.35.2.2  jdolecek 			if (esc->sc_scsi_dma.dm_xfer_exception == 0) {
    604  1.35.2.2  jdolecek 				resid = NCR_READ_REG((sc), NCR_TCL) + (NCR_READ_REG((sc), NCR_TCM) << 8);
    605  1.35.2.2  jdolecek 				if (resid) {
    606  1.35.2.2  jdolecek 					resid += (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF);
    607  1.35.2.2  jdolecek 					if (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)
    608  1.35.2.2  jdolecek 						if ((NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF) != 16 || NCR_READ_REG((sc), NCR_TCL) != 240)
    609  1.35.2.2  jdolecek 							esplogshow++;
    610  1.35.2.2  jdolecek 				}
    611  1.35.2.2  jdolecek 				xfer_len = esc->sc_dmasize - resid;
    612  1.35.2.2  jdolecek 			} else {
    613  1.35.2.2  jdolecek /*static*/ void	ncr53c9x_abort(struct ncr53c9x_softc *, struct ncr53c9x_ecb *);
    614  1.35.2.2  jdolecek #define ncr53c9x_sched_msgout(m) \
    615  1.35.2.2  jdolecek 	do {							\
    616  1.35.2.2  jdolecek 		NCR_MISC(("ncr53c9x_sched_msgout %x %d", m, __LINE__));	\
    617  1.35.2.2  jdolecek 		NCRCMD(sc, NCRCMD_SETATN);			\
    618  1.35.2.2  jdolecek 		sc->sc_flags |= NCR_ATN;			\
    619  1.35.2.2  jdolecek 		sc->sc_msgpriq |= (m);				\
    620  1.35.2.2  jdolecek 	} while (0)
    621  1.35.2.2  jdolecek 				int i;
    622  1.35.2.2  jdolecek 				xfer_len = esc->sc_scsi_dma.dm_xfer_len;
    623  1.35.2.2  jdolecek 				resid = 0;
    624  1.35.2.2  jdolecek 				printf ("X\n");
    625  1.35.2.2  jdolecek 				for (i = 0; i < 16; i++) {
    626  1.35.2.2  jdolecek 					NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_FLUSH |
    627  1.35.2.2  jdolecek 						      ESPDCTL_16MHZ | ESPDCTL_INTENB |
    628  1.35.2.2  jdolecek 						      (esc->sc_datain ? ESPDCTL_DMARD : 0));
    629  1.35.2.2  jdolecek 					NCR_WRITE_REG(sc, ESP_DCTL,
    630  1.35.2.2  jdolecek 						      ESPDCTL_16MHZ | ESPDCTL_INTENB |
    631  1.35.2.2  jdolecek 						      (esc->sc_datain ? ESPDCTL_DMARD : 0));
    632  1.35.2.2  jdolecek 				}
    633  1.35.2.2  jdolecek #if 0
    634  1.35.2.2  jdolecek 				printf ("ff:%02x tcm:%d tcl:%d esp_dstat:%02x stat:%02x step: %02x intr:%02x new stat:%02X\n",
    635  1.35.2.2  jdolecek 					NCR_READ_REG(sc, NCR_FFLAG),
    636  1.35.2.2  jdolecek 					NCR_READ_REG((sc), NCR_TCM), NCR_READ_REG((sc), NCR_TCL),
    637  1.35.2.2  jdolecek 					NCR_READ_REG(sc, ESP_DSTAT),
    638  1.35.2.2  jdolecek 					sc->sc_espstat, sc->sc_espstep,
    639  1.35.2.2  jdolecek 					sc->sc_espintr, NCR_READ_REG(sc, NCR_STAT));
    640  1.35.2.2  jdolecek 				printf ("sc->sc_state: %x sc->sc_phase: %x sc->sc_espstep:%x sc->sc_prevphase:%x sc->sc_flags:%x\n",
    641  1.35.2.2  jdolecek 					sc->sc_state, sc->sc_phase, sc->sc_espstep, sc->sc_prevphase, sc->sc_flags);
    642  1.35.2.2  jdolecek #endif
    643  1.35.2.2  jdolecek 				/* sc->sc_flags &= ~NCR_ICCS; */
    644  1.35.2.2  jdolecek 				sc->sc_nexus->flags |= ECB_ABORT;
    645  1.35.2.2  jdolecek 				if (sc->sc_phase == MESSAGE_IN_PHASE) {
    646  1.35.2.2  jdolecek 					/* ncr53c9x_sched_msgout(SEND_ABORT); */
    647  1.35.2.2  jdolecek 					ncr53c9x_abort(sc, sc->sc_nexus);
    648  1.35.2.2  jdolecek 				} else if (sc->sc_phase != STATUS_PHASE) {
    649  1.35.2.2  jdolecek 					printf ("ATTENTION!!!  not message/status phase: %d\n", sc->sc_phase);
    650  1.35.2.2  jdolecek 				}
    651  1.35.2.2  jdolecek 			}
    652  1.35.2.2  jdolecek 
    653  1.35.2.2  jdolecek 			if (ESPLOGIF) {
    654  1.35.2.2  jdolecek 				sprintf (esplogp, "f%dm%dl%ds%dx%dr%dS", NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF, NCR_READ_REG((sc), NCR_TCM),
    655  1.35.2.2  jdolecek 					 NCR_READ_REG((sc), NCR_TCL), esc->sc_dmasize, (int)xfer_len, resid);
    656  1.35.2.2  jdolecek 				esplogp += strlen (esplogp);
    657  1.35.2.2  jdolecek 			}
    658  1.35.2.2  jdolecek 
    659  1.35.2.2  jdolecek 			*(esc->sc_dmaaddr) += xfer_len;
    660  1.35.2.2  jdolecek 			*(esc->sc_dmalen)  -= xfer_len;
    661  1.35.2.2  jdolecek 			esc->sc_dmaaddr = 0;
    662  1.35.2.2  jdolecek 			esc->sc_dmalen  = 0;
    663  1.35.2.2  jdolecek 			esc->sc_dmasize = 0;
    664      1.13       dbj 		}
    665  1.35.2.2  jdolecek 
    666  1.35.2.2  jdolecek 		if (ESPLOGIF) *esplogp++ = 'B';
    667  1.35.2.2  jdolecek 		sc->sc_espstat = NCR_READ_REG(sc, NCR_STAT) | (sc->sc_espstat & NCRSTAT_INT);
    668  1.35.2.2  jdolecek 
    669      1.22       dbj 		DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
    670  1.35.2.2  jdolecek 		/* printf ("esp_dma_isintr DONE\n"); */
    671      1.13       dbj 
    672       1.4       dbj 	}
    673       1.4       dbj 
    674       1.4       dbj 	return (r);
    675       1.1       dbj }
    676       1.1       dbj 
    677       1.1       dbj void
    678       1.1       dbj esp_dma_reset(sc)
    679       1.1       dbj 	struct ncr53c9x_softc *sc;
    680       1.1       dbj {
    681       1.1       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    682       1.3       dbj 
    683      1.13       dbj 	DPRINTF(("esp dma reset\n"));
    684      1.13       dbj 
    685      1.13       dbj #ifdef ESP_DEBUG
    686      1.13       dbj 	if (esp_debug) {
    687      1.28        tv 		char sbuf[256];
    688      1.28        tv 
    689      1.28        tv 		bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),
    690      1.28        tv 				 NEXT_INTR_BITS, sbuf, sizeof(sbuf));
    691      1.28        tv 		printf("  *intrstat = 0x%s\n", sbuf);
    692      1.28        tv 
    693      1.28        tv 		bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRMASK)),
    694      1.28        tv 				 NEXT_INTR_BITS, sbuf, sizeof(sbuf));
    695      1.28        tv 		printf("  *intrmask = 0x%s\n", sbuf);
    696      1.13       dbj 	}
    697      1.13       dbj #endif
    698      1.13       dbj 
    699      1.13       dbj 	/* Clear the DMAMOD bit in the DCTL register: */
    700      1.18       dbj 	NCR_WRITE_REG(sc, ESP_DCTL,
    701  1.35.2.2  jdolecek 			ESPDCTL_16MHZ | ESPDCTL_INTENB);
    702      1.22       dbj 	DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
    703      1.13       dbj 
    704       1.4       dbj 	nextdma_reset(&esc->sc_scsi_dma);
    705  1.35.2.2  jdolecek 	nextdma_init(&esc->sc_scsi_dma);
    706       1.4       dbj 
    707      1.18       dbj 	esc->sc_datain = -1;
    708      1.18       dbj 	esc->sc_dmaaddr = 0;
    709      1.18       dbj 	esc->sc_dmalen  = 0;
    710      1.20       dbj 	esc->sc_dmasize = 0;
    711      1.18       dbj 
    712      1.18       dbj 	esc->sc_loaded = 0;
    713      1.18       dbj 
    714      1.18       dbj 	esc->sc_begin = 0;
    715      1.18       dbj 	esc->sc_begin_size = 0;
    716      1.13       dbj 
    717      1.18       dbj 	if (esc->sc_main_dmamap->dm_mapsize) {
    718      1.18       dbj 		bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap);
    719      1.13       dbj 	}
    720      1.18       dbj 	esc->sc_main = 0;
    721      1.18       dbj 	esc->sc_main_size = 0;
    722      1.13       dbj 
    723      1.18       dbj 	if (esc->sc_tail_dmamap->dm_mapsize) {
    724      1.18       dbj 		bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap);
    725      1.18       dbj 	}
    726      1.18       dbj 	esc->sc_tail = 0;
    727      1.18       dbj 	esc->sc_tail_size = 0;
    728       1.1       dbj }
    729       1.1       dbj 
    730      1.19       dbj /* it appears that:
    731      1.19       dbj  * addr and len arguments to this need to be kept up to date
    732      1.19       dbj  * with the status of the transfter.
    733      1.19       dbj  * the dmasize of this is the actual length of the transfer
    734      1.19       dbj  * request, which is guaranteed to be less than maxxfer.
    735      1.19       dbj  * (len may be > maxxfer)
    736      1.19       dbj  */
    737      1.19       dbj 
    738       1.1       dbj int
    739       1.1       dbj esp_dma_setup(sc, addr, len, datain, dmasize)
    740       1.1       dbj 	struct ncr53c9x_softc *sc;
    741       1.1       dbj 	caddr_t *addr;
    742       1.1       dbj 	size_t *len;
    743       1.1       dbj 	int datain;
    744       1.1       dbj 	size_t *dmasize;
    745       1.1       dbj {
    746       1.1       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
    747       1.2       dbj 
    748  1.35.2.2  jdolecek 	if (ESPLOGIF) *esplogp++ = 'h';
    749      1.11       dbj #ifdef DIAGNOSTIC
    750      1.20       dbj #ifdef ESP_DEBUG
    751      1.11       dbj 	/* if this is a read DMA, pre-fill the buffer with 0xdeadbeef
    752      1.11       dbj 	 * to identify bogus reads
    753      1.11       dbj 	 */
    754      1.11       dbj 	if (datain) {
    755      1.14       dbj 		int *v = (int *)(*addr);
    756      1.11       dbj 		int i;
    757      1.14       dbj 		for(i=0;i<((*len)/4);i++) v[i] = 0xdeadbeef;
    758      1.18       dbj 		v = (int *)(&(esc->sc_tailbuf[0]));
    759  1.35.2.2  jdolecek 		for(i=0;i<((sizeof(esc->sc_tailbuf)/4));i++) v[i] = 0xdeafbeef;
    760      1.23       dbj 	} else {
    761      1.23       dbj 		int *v;
    762      1.23       dbj 		int i;
    763      1.23       dbj 		v = (int *)(&(esc->sc_tailbuf[0]));
    764      1.23       dbj 		for(i=0;i<((sizeof(esc->sc_tailbuf)/4));i++) v[i] = 0xfeeb1eed;
    765      1.11       dbj 	}
    766      1.20       dbj #endif
    767      1.11       dbj #endif
    768      1.11       dbj 
    769      1.35       chs 	DPRINTF(("esp_dma_setup(%p,0x%08x,0x%08x)\n",*addr,*len,*dmasize));
    770      1.11       dbj 
    771      1.24       dbj #if 0
    772      1.12       dbj #ifdef DIAGNOSTIC /* @@@ this is ok sometimes. verify that we handle it ok
    773  1.35.2.2  jdolecek 		   * and then remove this check
    774  1.35.2.2  jdolecek 		   */
    775      1.14       dbj 	if (*len != *dmasize) {
    776      1.23       dbj 		panic("esp dmalen 0x%lx != size 0x%lx",*len,*dmasize);
    777      1.11       dbj 	}
    778      1.11       dbj #endif
    779      1.24       dbj #endif
    780       1.4       dbj 
    781       1.2       dbj #ifdef DIAGNOSTIC
    782       1.3       dbj 	if ((esc->sc_datain != -1) ||
    783      1.18       dbj 			(esc->sc_main_dmamap->dm_mapsize != 0) ||
    784      1.20       dbj 			(esc->sc_tail_dmamap->dm_mapsize != 0) ||
    785      1.20       dbj 			(esc->sc_dmasize != 0)) {
    786       1.3       dbj 		panic("%s: map already loaded in esp_dma_setup\n"
    787      1.35       chs 				"\tdatain = %d\n\tmain_mapsize=%ld\n\tail_mapsize=%ld\n\tdmasize = %d",
    788      1.18       dbj 				sc->sc_dev.dv_xname, esc->sc_datain,
    789      1.20       dbj 				esc->sc_main_dmamap->dm_mapsize,
    790      1.20       dbj 				esc->sc_tail_dmamap->dm_mapsize,
    791      1.20       dbj 				esc->sc_dmasize);
    792       1.2       dbj 	}
    793       1.2       dbj #endif
    794       1.2       dbj 
    795      1.20       dbj 	/* we are sometimes asked to dma zero  bytes, that's easy */
    796      1.24       dbj 	if (*dmasize <= 0) {
    797      1.20       dbj 		return(0);
    798      1.20       dbj 	}
    799      1.20       dbj 
    800  1.35.2.2  jdolecek 	if (*dmasize > ESP_MAX_DMASIZE)
    801  1.35.2.2  jdolecek 		*dmasize = ESP_MAX_DMASIZE;
    802  1.35.2.2  jdolecek 
    803      1.14       dbj 	/* Save these in case we have to abort DMA */
    804      1.14       dbj 	esc->sc_datain   = datain;
    805      1.14       dbj 	esc->sc_dmaaddr  = addr;
    806      1.14       dbj 	esc->sc_dmalen   = len;
    807      1.14       dbj 	esc->sc_dmasize  = *dmasize;
    808      1.14       dbj 
    809      1.18       dbj 	esc->sc_loaded = 0;
    810      1.18       dbj 
    811      1.23       dbj #define DMA_SCSI_ALIGNMENT 16
    812      1.23       dbj #define DMA_SCSI_ALIGN(type, addr)	\
    813      1.23       dbj 	((type)(((unsigned)(addr)+DMA_SCSI_ALIGNMENT-1) \
    814      1.23       dbj 		&~(DMA_SCSI_ALIGNMENT-1)))
    815      1.23       dbj #define DMA_SCSI_ALIGNED(addr) \
    816      1.23       dbj 	(((unsigned)(addr)&(DMA_SCSI_ALIGNMENT-1))==0)
    817      1.23       dbj 
    818       1.2       dbj 	{
    819      1.18       dbj 		size_t slop_bgn_size; /* # bytes to be fifo'd at beginning */
    820      1.18       dbj 		size_t slop_end_size; /* # bytes to be transferred in tail buffer */
    821      1.18       dbj 
    822       1.3       dbj 		{
    823      1.13       dbj 			u_long bgn = (u_long)(*esc->sc_dmaaddr);
    824      1.13       dbj 			u_long end = (u_long)(*esc->sc_dmaaddr+esc->sc_dmasize);
    825       1.3       dbj 
    826      1.23       dbj 			slop_bgn_size = DMA_SCSI_ALIGNMENT-(bgn % DMA_SCSI_ALIGNMENT);
    827      1.23       dbj 			if (slop_bgn_size == DMA_SCSI_ALIGNMENT) slop_bgn_size = 0;
    828      1.19       dbj 			slop_end_size = (end % DMA_ENDALIGNMENT);
    829       1.3       dbj 		}
    830       1.3       dbj 
    831      1.23       dbj 		/* Force a minimum slop end size. This ensures that write
    832      1.23       dbj 		 * requests will overrun, as required to get completion interrupts.
    833      1.23       dbj 		 * In addition, since the tail buffer is guaranteed to be mapped
    834      1.23       dbj 		 * in a single dma segment, the overrun won't accidentally
    835      1.23       dbj 		 * end up in its own segment.
    836      1.23       dbj 		 */
    837      1.23       dbj 		if (!esc->sc_datain) {
    838      1.24       dbj #if 0
    839      1.23       dbj 			slop_end_size += ESP_DMA_MAXTAIL;
    840      1.24       dbj #else
    841      1.24       dbj 			slop_end_size += 0x10;
    842      1.24       dbj #endif
    843      1.23       dbj 		}
    844      1.23       dbj 
    845      1.10       dbj 		/* Check to make sure we haven't counted extra slop
    846      1.14       dbj 		 * as would happen for a very short dma buffer, also
    847      1.14       dbj 		 * for short buffers, just stuff the entire thing in the tail
    848      1.14       dbj 		 */
    849      1.18       dbj 		if ((slop_bgn_size+slop_end_size >= esc->sc_dmasize)
    850      1.20       dbj #if 0
    851      1.18       dbj 				|| (esc->sc_dmasize <= ESP_DMA_MAXTAIL)
    852      1.18       dbj #endif
    853      1.18       dbj 				)
    854      1.18       dbj 		{
    855      1.14       dbj  			slop_bgn_size = 0;
    856      1.14       dbj 			slop_end_size = esc->sc_dmasize;
    857      1.18       dbj 		}
    858      1.14       dbj 
    859      1.18       dbj 		/* initialize the fifo buffer */
    860      1.18       dbj 		if (slop_bgn_size) {
    861      1.18       dbj 			esc->sc_begin = *esc->sc_dmaaddr;
    862      1.18       dbj 			esc->sc_begin_size = slop_bgn_size;
    863      1.18       dbj 		} else {
    864      1.18       dbj 			esc->sc_begin = 0;
    865      1.18       dbj 			esc->sc_begin_size = 0;
    866      1.18       dbj 		}
    867      1.18       dbj 
    868  1.35.2.2  jdolecek #if 01
    869      1.18       dbj 		/* Load the normal DMA map */
    870      1.18       dbj 		{
    871      1.18       dbj 			esc->sc_main      = *esc->sc_dmaaddr+slop_bgn_size;
    872      1.18       dbj 			esc->sc_main_size = (esc->sc_dmasize)-(slop_end_size+slop_bgn_size);
    873      1.18       dbj 
    874      1.18       dbj 			if (esc->sc_main_size) {
    875      1.18       dbj 				int error;
    876  1.35.2.2  jdolecek 
    877  1.35.2.2  jdolecek 				if (!esc->sc_datain || DMA_ENDALIGNED(esc->sc_main_size + slop_end_size)) {
    878  1.35.2.2  jdolecek 					KASSERT(DMA_SCSI_ALIGNMENT == DMA_ENDALIGNMENT);
    879  1.35.2.2  jdolecek 					KASSERT(DMA_BEGINALIGNMENT == DMA_ENDALIGNMENT);
    880  1.35.2.2  jdolecek 					esc->sc_main_size += slop_end_size;
    881  1.35.2.2  jdolecek 					slop_end_size = 0;
    882  1.35.2.2  jdolecek 					if (!esc->sc_datain) {
    883  1.35.2.2  jdolecek 						esc->sc_main_size = DMA_ENDALIGN(caddr_t,esc->sc_main+esc->sc_main_size)-esc->sc_main;
    884  1.35.2.2  jdolecek 					}
    885  1.35.2.2  jdolecek 				}
    886  1.35.2.2  jdolecek 
    887      1.18       dbj 				error = bus_dmamap_load(esc->sc_scsi_dma.nd_dmat,
    888      1.18       dbj 						esc->sc_main_dmamap,
    889      1.18       dbj 						esc->sc_main, esc->sc_main_size,
    890      1.18       dbj 						NULL, BUS_DMA_NOWAIT);
    891      1.18       dbj 				if (error) {
    892      1.34       dbj #ifdef ESP_DEBUG
    893      1.35       chs 					printf("%s: esc->sc_main_dmamap->_dm_size = %ld\n",
    894      1.34       dbj 							sc->sc_dev.dv_xname,esc->sc_main_dmamap->_dm_size);
    895      1.34       dbj 					printf("%s: esc->sc_main_dmamap->_dm_segcnt = %d\n",
    896      1.34       dbj 							sc->sc_dev.dv_xname,esc->sc_main_dmamap->_dm_segcnt);
    897      1.35       chs 					printf("%s: esc->sc_main_dmamap->_dm_maxsegsz = %ld\n",
    898      1.34       dbj 							sc->sc_dev.dv_xname,esc->sc_main_dmamap->_dm_maxsegsz);
    899      1.35       chs 					printf("%s: esc->sc_main_dmamap->_dm_boundary = %ld\n",
    900      1.34       dbj 							sc->sc_dev.dv_xname,esc->sc_main_dmamap->_dm_boundary);
    901      1.34       dbj 					esp_dma_print(sc);
    902      1.34       dbj #endif
    903      1.35       chs 					panic("%s: can't load main dma map. error = %d, addr=%p, size=0x%08x",
    904      1.18       dbj 							sc->sc_dev.dv_xname, error,esc->sc_main,esc->sc_main_size);
    905      1.18       dbj 				}
    906  1.35.2.2  jdolecek 				if (!esc->sc_datain) { /* patch the dma map for write overrun */
    907  1.35.2.2  jdolecek 					esc->sc_main_dmamap->dm_mapsize += ESP_DMA_OVERRUN;
    908  1.35.2.2  jdolecek 					esc->sc_main_dmamap->dm_segs[esc->sc_main_dmamap->dm_nsegs - 1].ds_len +=
    909  1.35.2.2  jdolecek 						ESP_DMA_OVERRUN;
    910  1.35.2.2  jdolecek 				}
    911      1.23       dbj #if 0
    912      1.19       dbj 				bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap,
    913      1.19       dbj 						0, esc->sc_main_dmamap->dm_mapsize,
    914      1.19       dbj 						(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
    915      1.34       dbj 				esc->sc_main_dmamap->dm_xfer_len = 0;
    916      1.23       dbj #endif
    917      1.18       dbj 			} else {
    918      1.18       dbj 				esc->sc_main = 0;
    919      1.18       dbj 			}
    920      1.14       dbj 		}
    921       1.3       dbj 
    922      1.18       dbj 		/* Load the tail DMA map */
    923      1.18       dbj 		if (slop_end_size) {
    924      1.18       dbj 			esc->sc_tail      = DMA_ENDALIGN(caddr_t,esc->sc_tailbuf+slop_end_size)-slop_end_size;
    925      1.18       dbj 			/* If the beginning of the tail is not correctly aligned,
    926      1.18       dbj 			 * we have no choice but to align the start, which might then unalign the end.
    927      1.18       dbj 			 */
    928      1.23       dbj 			esc->sc_tail      = DMA_SCSI_ALIGN(caddr_t,esc->sc_tail);
    929      1.18       dbj 			/* So therefore, we change the tail size to be end aligned again. */
    930      1.18       dbj 			esc->sc_tail_size = DMA_ENDALIGN(caddr_t,esc->sc_tail+slop_end_size)-esc->sc_tail;
    931      1.19       dbj 
    932      1.19       dbj 			/* @@@ next dma overrun lossage */
    933      1.20       dbj 			if (!esc->sc_datain) {
    934      1.21       dbj 				esc->sc_tail_size += ESP_DMA_OVERRUN;
    935      1.20       dbj 			}
    936      1.20       dbj 
    937      1.18       dbj 			{
    938      1.18       dbj 				int error;
    939      1.18       dbj 				error = bus_dmamap_load(esc->sc_scsi_dma.nd_dmat,
    940      1.18       dbj 						esc->sc_tail_dmamap,
    941      1.18       dbj 						esc->sc_tail, esc->sc_tail_size,
    942      1.18       dbj 						NULL, BUS_DMA_NOWAIT);
    943      1.18       dbj 				if (error) {
    944      1.35       chs 					panic("%s: can't load tail dma map. error = %d, addr=%p, size=0x%08x",
    945      1.18       dbj 							sc->sc_dev.dv_xname, error,esc->sc_tail,esc->sc_tail_size);
    946      1.18       dbj 				}
    947      1.23       dbj #if 0
    948      1.19       dbj 				bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap,
    949      1.19       dbj 						0, esc->sc_tail_dmamap->dm_mapsize,
    950      1.19       dbj 						(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
    951      1.34       dbj 				esc->sc_tail_dmamap->dm_xfer_len = 0;
    952      1.23       dbj #endif
    953       1.3       dbj 			}
    954       1.3       dbj 		}
    955  1.35.2.2  jdolecek #else
    956  1.35.2.2  jdolecek 
    957  1.35.2.2  jdolecek 		esc->sc_begin = *esc->sc_dmaaddr;
    958  1.35.2.2  jdolecek 		slop_bgn_size = DMA_SCSI_ALIGNMENT-((ulong)esc->sc_begin % DMA_SCSI_ALIGNMENT);
    959  1.35.2.2  jdolecek 		if (slop_bgn_size == DMA_SCSI_ALIGNMENT) slop_bgn_size = 0;
    960  1.35.2.2  jdolecek 		slop_end_size = esc->sc_dmasize - slop_bgn_size;
    961  1.35.2.2  jdolecek 
    962  1.35.2.2  jdolecek 		if (slop_bgn_size < esc->sc_dmasize) {
    963  1.35.2.2  jdolecek 			int error;
    964  1.35.2.2  jdolecek 
    965  1.35.2.2  jdolecek 			esc->sc_tail = 0;
    966  1.35.2.2  jdolecek 			esc->sc_tail_size = 0;
    967  1.35.2.2  jdolecek 
    968  1.35.2.2  jdolecek 			esc->sc_begin_size = slop_bgn_size;
    969  1.35.2.2  jdolecek 			esc->sc_main = *esc->sc_dmaaddr+slop_bgn_size;
    970  1.35.2.2  jdolecek 			esc->sc_main_size = DMA_ENDALIGN(caddr_t,esc->sc_main+esc->sc_dmasize-slop_bgn_size)-esc->sc_main;
    971  1.35.2.2  jdolecek 
    972  1.35.2.2  jdolecek 			if (!esc->sc_datain) {
    973  1.35.2.2  jdolecek 				esc->sc_main_size += ESP_DMA_OVERRUN;
    974  1.35.2.2  jdolecek 			}
    975  1.35.2.2  jdolecek 			error = bus_dmamap_load(esc->sc_scsi_dma.nd_dmat,
    976  1.35.2.2  jdolecek 						esc->sc_main_dmamap,
    977  1.35.2.2  jdolecek 						esc->sc_main, esc->sc_main_size,
    978  1.35.2.2  jdolecek 						NULL, BUS_DMA_NOWAIT);
    979  1.35.2.2  jdolecek 			if (error) {
    980  1.35.2.2  jdolecek 				panic("%s: can't load main dma map. error = %d, addr=%p, size=0x%08x",
    981  1.35.2.2  jdolecek 				      sc->sc_dev.dv_xname, error,esc->sc_main,esc->sc_main_size);
    982  1.35.2.2  jdolecek 			}
    983  1.35.2.2  jdolecek 		} else {
    984  1.35.2.2  jdolecek 			esc->sc_begin = 0;
    985  1.35.2.2  jdolecek 			esc->sc_begin_size = 0;
    986  1.35.2.2  jdolecek 			esc->sc_main = 0;
    987  1.35.2.2  jdolecek 			esc->sc_main_size = 0;
    988  1.35.2.2  jdolecek 
    989  1.35.2.2  jdolecek #if 0
    990  1.35.2.2  jdolecek 			esc->sc_tail      = DMA_ENDALIGN(caddr_t,esc->sc_tailbuf+slop_bgn_size)-slop_bgn_size;
    991  1.35.2.2  jdolecek 			/* If the beginning of the tail is not correctly aligned,
    992  1.35.2.2  jdolecek 			 * we have no choice but to align the start, which might then unalign the end.
    993  1.35.2.2  jdolecek 			 */
    994  1.35.2.2  jdolecek #endif
    995  1.35.2.2  jdolecek 			esc->sc_tail      = DMA_SCSI_ALIGN(caddr_t,esc->sc_tailbuf);
    996  1.35.2.2  jdolecek 			/* So therefore, we change the tail size to be end aligned again. */
    997  1.35.2.2  jdolecek 			esc->sc_tail_size = DMA_ENDALIGN(caddr_t,esc->sc_tail+esc->sc_dmasize)-esc->sc_tail;
    998  1.35.2.2  jdolecek 
    999  1.35.2.2  jdolecek 			/* @@@ next dma overrun lossage */
   1000  1.35.2.2  jdolecek 			if (!esc->sc_datain) {
   1001  1.35.2.2  jdolecek 				esc->sc_tail_size += ESP_DMA_OVERRUN;
   1002  1.35.2.2  jdolecek 			}
   1003  1.35.2.2  jdolecek 
   1004  1.35.2.2  jdolecek 			{
   1005  1.35.2.2  jdolecek 				int error;
   1006  1.35.2.2  jdolecek 				error = bus_dmamap_load(esc->sc_scsi_dma.nd_dmat,
   1007  1.35.2.2  jdolecek 						esc->sc_tail_dmamap,
   1008  1.35.2.2  jdolecek 						esc->sc_tail, esc->sc_tail_size,
   1009  1.35.2.2  jdolecek 						NULL, BUS_DMA_NOWAIT);
   1010  1.35.2.2  jdolecek 				if (error) {
   1011  1.35.2.2  jdolecek 					panic("%s: can't load tail dma map. error = %d, addr=%p, size=0x%08x",
   1012  1.35.2.2  jdolecek 							sc->sc_dev.dv_xname, error,esc->sc_tail,esc->sc_tail_size);
   1013  1.35.2.2  jdolecek 				}
   1014  1.35.2.2  jdolecek 			}
   1015  1.35.2.2  jdolecek 		}
   1016  1.35.2.2  jdolecek #endif
   1017  1.35.2.2  jdolecek 
   1018  1.35.2.2  jdolecek 		DPRINTF(("%s: setup: %8p %d %8p %d %8p %d %8p %d\n", sc->sc_dev.dv_xname,
   1019  1.35.2.2  jdolecek 			 *esc->sc_dmaaddr, esc->sc_dmasize, esc->sc_begin,
   1020  1.35.2.2  jdolecek 			 esc->sc_begin_size, esc->sc_main, esc->sc_main_size, esc->sc_tail,
   1021  1.35.2.2  jdolecek 			 esc->sc_tail_size));
   1022       1.2       dbj 	}
   1023       1.2       dbj 
   1024       1.1       dbj 	return (0);
   1025       1.1       dbj }
   1026       1.1       dbj 
   1027      1.20       dbj #ifdef ESP_DEBUG
   1028      1.20       dbj /* For debugging */
   1029       1.1       dbj void
   1030      1.20       dbj esp_dma_store(sc)
   1031       1.1       dbj 	struct ncr53c9x_softc *sc;
   1032       1.1       dbj {
   1033       1.1       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
   1034      1.20       dbj 	char *p = &esp_dma_dump[0];
   1035      1.20       dbj 
   1036      1.20       dbj 	p += sprintf(p,"%s: sc_datain=%d\n",sc->sc_dev.dv_xname,esc->sc_datain);
   1037      1.20       dbj 	p += sprintf(p,"%s: sc_loaded=0x%08x\n",sc->sc_dev.dv_xname,esc->sc_loaded);
   1038       1.3       dbj 
   1039      1.20       dbj 	if (esc->sc_dmaaddr) {
   1040      1.35       chs 		p += sprintf(p,"%s: sc_dmaaddr=%p\n",sc->sc_dev.dv_xname,*esc->sc_dmaaddr);
   1041      1.20       dbj 	} else {
   1042      1.20       dbj 		p += sprintf(p,"%s: sc_dmaaddr=NULL\n",sc->sc_dev.dv_xname);
   1043      1.20       dbj 	}
   1044      1.20       dbj 	if (esc->sc_dmalen) {
   1045      1.35       chs 		p += sprintf(p,"%s: sc_dmalen=0x%08x\n",sc->sc_dev.dv_xname,*esc->sc_dmalen);
   1046      1.20       dbj 	} else {
   1047      1.20       dbj 		p += sprintf(p,"%s: sc_dmalen=NULL\n",sc->sc_dev.dv_xname);
   1048      1.20       dbj 	}
   1049      1.20       dbj 	p += sprintf(p,"%s: sc_dmasize=0x%08x\n",sc->sc_dev.dv_xname,esc->sc_dmasize);
   1050      1.19       dbj 
   1051      1.35       chs 	p += sprintf(p,"%s: sc_begin = %p, sc_begin_size = 0x%08x\n",
   1052      1.20       dbj 			sc->sc_dev.dv_xname, esc->sc_begin, esc->sc_begin_size);
   1053      1.35       chs 	p += sprintf(p,"%s: sc_main = %p, sc_main_size = 0x%08x\n",
   1054      1.20       dbj 			sc->sc_dev.dv_xname, esc->sc_main, esc->sc_main_size);
   1055  1.35.2.2  jdolecek 	/* if (esc->sc_main) */ {
   1056      1.19       dbj 		int i;
   1057      1.19       dbj 		bus_dmamap_t map = esc->sc_main_dmamap;
   1058      1.35       chs 		p += sprintf(p,"%s: sc_main_dmamap. mapsize = 0x%08lx, nsegs = %d\n",
   1059      1.20       dbj 				sc->sc_dev.dv_xname, map->dm_mapsize, map->dm_nsegs);
   1060      1.19       dbj 		for(i=0;i<map->dm_nsegs;i++) {
   1061      1.35       chs 			p += sprintf(p,"%s: map->dm_segs[%d].ds_addr = 0x%08lx, len = 0x%08lx\n",
   1062      1.20       dbj 			sc->sc_dev.dv_xname, i, map->dm_segs[i].ds_addr, map->dm_segs[i].ds_len);
   1063      1.19       dbj 		}
   1064      1.19       dbj 	}
   1065      1.35       chs 	p += sprintf(p,"%s: sc_tail = %p, sc_tail_size = 0x%08x\n",
   1066      1.20       dbj 			sc->sc_dev.dv_xname, esc->sc_tail, esc->sc_tail_size);
   1067  1.35.2.2  jdolecek 	/* if (esc->sc_tail) */ {
   1068      1.19       dbj 		int i;
   1069      1.19       dbj 		bus_dmamap_t map = esc->sc_tail_dmamap;
   1070      1.35       chs 		p += sprintf(p,"%s: sc_tail_dmamap. mapsize = 0x%08lx, nsegs = %d\n",
   1071      1.20       dbj 				sc->sc_dev.dv_xname, map->dm_mapsize, map->dm_nsegs);
   1072      1.19       dbj 		for(i=0;i<map->dm_nsegs;i++) {
   1073      1.35       chs 			p += sprintf(p,"%s: map->dm_segs[%d].ds_addr = 0x%08lx, len = 0x%08lx\n",
   1074      1.20       dbj 			sc->sc_dev.dv_xname, i, map->dm_segs[i].ds_addr, map->dm_segs[i].ds_len);
   1075      1.19       dbj 		}
   1076      1.19       dbj 	}
   1077      1.20       dbj }
   1078      1.20       dbj 
   1079      1.20       dbj void
   1080      1.20       dbj esp_dma_print(sc)
   1081      1.20       dbj 	struct ncr53c9x_softc *sc;
   1082      1.20       dbj {
   1083      1.20       dbj 	esp_dma_store(sc);
   1084      1.20       dbj 	printf("%s",esp_dma_dump);
   1085      1.20       dbj }
   1086      1.20       dbj #endif
   1087      1.20       dbj 
   1088      1.20       dbj void
   1089      1.20       dbj esp_dma_go(sc)
   1090      1.20       dbj 	struct ncr53c9x_softc *sc;
   1091      1.20       dbj {
   1092      1.20       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
   1093  1.35.2.2  jdolecek /* 	int s = spldma(); */
   1094  1.35.2.2  jdolecek 
   1095  1.35.2.2  jdolecek 	if (esplogp != esplog) {
   1096  1.35.2.2  jdolecek 		if (esplogshow) {
   1097  1.35.2.2  jdolecek 			*esplogp = '\0';
   1098  1.35.2.2  jdolecek 			printf ("esplog: %s\n", esplog);
   1099  1.35.2.2  jdolecek 			esplogshow = 0;
   1100  1.35.2.2  jdolecek 		} else {
   1101  1.35.2.2  jdolecek 			DPRINTF (("X"));
   1102  1.35.2.2  jdolecek 		}
   1103  1.35.2.2  jdolecek 		esplogp = esplog;
   1104  1.35.2.2  jdolecek 	}
   1105      1.20       dbj 
   1106      1.20       dbj 	DPRINTF(("%s: esp_dma_go(datain = %d)\n",
   1107      1.20       dbj 			sc->sc_dev.dv_xname, esc->sc_datain));
   1108      1.20       dbj 
   1109      1.20       dbj #ifdef ESP_DEBUG
   1110      1.20       dbj 	if (esp_debug) esp_dma_print(sc);
   1111      1.20       dbj 	else esp_dma_store(sc);
   1112      1.19       dbj #endif
   1113       1.4       dbj 
   1114      1.20       dbj #ifdef ESP_DEBUG
   1115      1.11       dbj 	{
   1116      1.11       dbj 		int n = NCR_READ_REG(sc, NCR_FFLAG);
   1117      1.20       dbj 		DPRINTF(("%s: fifo size = %d, seq = 0x%x\n",
   1118      1.20       dbj 				sc->sc_dev.dv_xname,
   1119      1.20       dbj 				n & NCRFIFO_FF, (n & NCRFIFO_SS)>>5));
   1120       1.4       dbj 	}
   1121      1.11       dbj #endif
   1122       1.4       dbj 
   1123      1.23       dbj 	/* zero length dma transfers are boring */
   1124      1.20       dbj 	if (esc->sc_dmasize == 0) {
   1125  1.35.2.2  jdolecek /* 		splx(s); */
   1126      1.20       dbj 		return;
   1127      1.20       dbj 	}
   1128      1.20       dbj 
   1129      1.18       dbj #if defined(DIAGNOSTIC)
   1130      1.18       dbj   if ((esc->sc_begin_size == 0) &&
   1131      1.18       dbj 			(esc->sc_main_dmamap->dm_mapsize == 0) &&
   1132      1.18       dbj 			(esc->sc_tail_dmamap->dm_mapsize == 0)) {
   1133      1.20       dbj 		esp_dma_print(sc);
   1134      1.18       dbj 		panic("%s: No DMA requested!",sc->sc_dev.dv_xname);
   1135      1.18       dbj 	}
   1136      1.18       dbj #endif
   1137      1.18       dbj 
   1138      1.18       dbj 	/* Stuff the fifo with the begin buffer */
   1139      1.18       dbj 	if (esc->sc_datain) {
   1140       1.4       dbj 		int i;
   1141      1.23       dbj 		DPRINTF(("%s: FIFO read of %d bytes:",
   1142      1.23       dbj 				sc->sc_dev.dv_xname,esc->sc_begin_size));
   1143      1.18       dbj 		for(i=0;i<esc->sc_begin_size;i++) {
   1144      1.24       dbj 			esc->sc_begin[i]=NCR_READ_REG(sc, NCR_FIFO);
   1145      1.24       dbj 			DPRINTF((" %02x",esc->sc_begin[i]&0xff));
   1146       1.4       dbj 		}
   1147      1.23       dbj 		DPRINTF(("\n"));
   1148       1.4       dbj 	} else {
   1149       1.4       dbj 		int i;
   1150      1.23       dbj 		DPRINTF(("%s: FIFO write of %d bytes:",
   1151      1.23       dbj 				sc->sc_dev.dv_xname,esc->sc_begin_size));
   1152      1.18       dbj 		for(i=0;i<esc->sc_begin_size;i++) {
   1153      1.18       dbj 			NCR_WRITE_REG(sc, NCR_FIFO, esc->sc_begin[i]);
   1154      1.24       dbj 			DPRINTF((" %02x",esc->sc_begin[i]&0xff));
   1155       1.4       dbj 		}
   1156      1.23       dbj 		DPRINTF(("\n"));
   1157      1.11       dbj 	}
   1158       1.4       dbj 
   1159      1.23       dbj 	if (esc->sc_main_dmamap->dm_mapsize) {
   1160      1.23       dbj 		bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap,
   1161      1.23       dbj 				0, esc->sc_main_dmamap->dm_mapsize,
   1162      1.23       dbj 				(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
   1163      1.34       dbj 		esc->sc_main_dmamap->dm_xfer_len = 0;
   1164      1.23       dbj 	}
   1165      1.23       dbj 
   1166      1.23       dbj 	if (esc->sc_tail_dmamap->dm_mapsize) {
   1167  1.35.2.2  jdolecek 		/* if we are a dma write cycle, copy the end slop */
   1168  1.35.2.2  jdolecek 		if (!esc->sc_datain) {
   1169  1.35.2.2  jdolecek 			memcpy(esc->sc_tail, *esc->sc_dmaaddr+esc->sc_begin_size+esc->sc_main_size,
   1170  1.35.2.2  jdolecek 			       esc->sc_dmasize-(esc->sc_begin_size+esc->sc_main_size));
   1171  1.35.2.2  jdolecek 		}
   1172      1.23       dbj 		bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap,
   1173      1.23       dbj 				0, esc->sc_tail_dmamap->dm_mapsize,
   1174      1.23       dbj 				(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
   1175      1.34       dbj 		esc->sc_tail_dmamap->dm_xfer_len = 0;
   1176      1.23       dbj 	}
   1177      1.23       dbj 
   1178  1.35.2.2  jdolecek 	esc->sc_scsi_dma.dm_xfer_len = 0;
   1179  1.35.2.2  jdolecek 	esc->sc_scsi_dma.dm_xfer_exception = 0;
   1180      1.14       dbj 	nextdma_start(&esc->sc_scsi_dma,
   1181      1.25       dbj 			(esc->sc_datain ? DMACSR_SETREAD : DMACSR_SETWRITE));
   1182      1.12       dbj 
   1183      1.14       dbj 	if (esc->sc_datain) {
   1184      1.14       dbj 		NCR_WRITE_REG(sc, ESP_DCTL,
   1185  1.35.2.2  jdolecek 				ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_DMARD);
   1186       1.3       dbj 	} else {
   1187      1.14       dbj 		NCR_WRITE_REG(sc, ESP_DCTL,
   1188  1.35.2.2  jdolecek 				ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD);
   1189       1.3       dbj 	}
   1190      1.22       dbj 	DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
   1191  1.35.2.2  jdolecek 
   1192  1.35.2.2  jdolecek 	if (esc->sc_begin_size) if (ESPLOGIF) { *esplogp++ = '1'; *esplogp++ = 'A' + esc->sc_begin_size; }
   1193  1.35.2.2  jdolecek 	if (esc->sc_main_size) if (ESPLOGIF) { *esplogp++ = '2'; *esplogp++ = '0' + esc->sc_main_dmamap->dm_nsegs; }
   1194  1.35.2.2  jdolecek 	if (esc->sc_tail_size) if (ESPLOGIF) { *esplogp++ = '3'; *esplogp++ = 'A' + esc->sc_tail_size; }
   1195  1.35.2.2  jdolecek 
   1196  1.35.2.2  jdolecek /* 	splx(s); */
   1197       1.1       dbj }
   1198       1.1       dbj 
   1199       1.1       dbj void
   1200       1.1       dbj esp_dma_stop(sc)
   1201       1.1       dbj 	struct ncr53c9x_softc *sc;
   1202       1.1       dbj {
   1203      1.34       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
   1204      1.34       dbj 	next_dma_print(&esc->sc_scsi_dma);
   1205      1.34       dbj 	esp_dma_print(sc);
   1206  1.35.2.2  jdolecek #if 1
   1207      1.34       dbj 	panic("%s: stop not yet implemented\n",sc->sc_dev.dv_xname);
   1208  1.35.2.2  jdolecek #endif
   1209       1.1       dbj }
   1210       1.1       dbj 
   1211       1.1       dbj int
   1212       1.1       dbj esp_dma_isactive(sc)
   1213       1.1       dbj 	struct ncr53c9x_softc *sc;
   1214       1.1       dbj {
   1215       1.1       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
   1216  1.35.2.2  jdolecek 	int r = (esc->sc_dmaaddr != NULL);   /* !nextdma_finished(&esc->sc_scsi_dma); */
   1217      1.11       dbj 	DPRINTF(("esp_dma_isactive = %d\n",r));
   1218      1.11       dbj 	return(r);
   1219       1.2       dbj }
   1220       1.2       dbj 
   1221       1.2       dbj /****************************************************************/
   1222       1.2       dbj 
   1223  1.35.2.2  jdolecek int esp_dma_int __P((void *));
   1224  1.35.2.2  jdolecek int esp_dma_int(arg)
   1225  1.35.2.2  jdolecek 	void *arg;
   1226  1.35.2.2  jdolecek {
   1227  1.35.2.2  jdolecek 	void next_dma_rotate __P((struct nextdma_config *));
   1228  1.35.2.2  jdolecek 	void next_dma_setup_curr_regs __P((struct nextdma_config *));
   1229  1.35.2.2  jdolecek 	void next_dma_setup_cont_regs __P((struct nextdma_config *));
   1230  1.35.2.2  jdolecek 
   1231  1.35.2.2  jdolecek 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
   1232  1.35.2.2  jdolecek 	struct esp_softc *esc = (struct esp_softc *)sc;
   1233  1.35.2.2  jdolecek 	unsigned int state;
   1234  1.35.2.2  jdolecek 	unsigned int ds_len;
   1235  1.35.2.2  jdolecek 	struct nextdma_config *nd = &esc->sc_scsi_dma;
   1236  1.35.2.2  jdolecek 
   1237  1.35.2.2  jdolecek 	if (ESPLOGIF) *esplogp++ = 'E';
   1238  1.35.2.2  jdolecek 
   1239  1.35.2.2  jdolecek 	state = bus_space_read_4(nd->nd_bst, nd->nd_bsh, DD_CSR);
   1240  1.35.2.2  jdolecek 
   1241  1.35.2.2  jdolecek #if 1
   1242  1.35.2.2  jdolecek 	if (state & DMACSR_COMPLETE) if (ESPLOGIF) *esplogp++ = 'c';
   1243  1.35.2.2  jdolecek 	if (state & DMACSR_ENABLE) if (ESPLOGIF) *esplogp++ = 'e';
   1244  1.35.2.2  jdolecek 	if (state & DMACSR_BUSEXC) if (ESPLOGIF) *esplogp++ = 'b';
   1245  1.35.2.2  jdolecek 	if (state & DMACSR_READ) if (ESPLOGIF) *esplogp++ = 'r';
   1246  1.35.2.2  jdolecek 	if (state & DMACSR_SUPDATE) if (ESPLOGIF) *esplogp++ = 's';
   1247  1.35.2.2  jdolecek 
   1248  1.35.2.2  jdolecek 	if (ESPLOGIF) *esplogp++ = 'E';
   1249  1.35.2.2  jdolecek 
   1250  1.35.2.2  jdolecek 	if (0) if ((state & DMACSR_BUSEXC) && (state & DMACSR_ENABLE)) esplogshow++;
   1251  1.35.2.2  jdolecek 	if (0) if ((state & DMACSR_SUPDATE)) esplogshow++;
   1252  1.35.2.2  jdolecek #endif
   1253  1.35.2.2  jdolecek 
   1254  1.35.2.2  jdolecek 	ds_len = nd->_nd_map->dm_segs[nd->_nd_idx].ds_len;
   1255  1.35.2.2  jdolecek 
   1256  1.35.2.2  jdolecek 	if ((nd->_nd_idx+1) == nd->_nd_map->dm_nsegs) {
   1257  1.35.2.2  jdolecek 		if (nd->nd_completed_cb)
   1258  1.35.2.2  jdolecek 			(*nd->nd_completed_cb)(nd->_nd_map, nd->nd_cb_arg);
   1259  1.35.2.2  jdolecek 	}
   1260  1.35.2.2  jdolecek 	next_dma_rotate(nd);
   1261  1.35.2.2  jdolecek 
   1262  1.35.2.2  jdolecek 	if ((state & DMACSR_COMPLETE) && (state & DMACSR_ENABLE)) {
   1263  1.35.2.2  jdolecek #if 0
   1264  1.35.2.2  jdolecek 		int l = bus_space_read_4(nd->nd_bst, nd->nd_bsh, DD_LIMIT) & 0x7FFFFFFF;
   1265  1.35.2.2  jdolecek 		int s = bus_space_read_4(nd->nd_bst, nd->nd_bsh, DD_STOP);
   1266  1.35.2.2  jdolecek #endif
   1267  1.35.2.2  jdolecek /* 		next_dma_setup_cont_regs(nd); */
   1268  1.35.2.2  jdolecek 		if (nd->_nd_map_cont) {
   1269  1.35.2.2  jdolecek 			bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_START,
   1270  1.35.2.2  jdolecek 						  nd->_nd_map_cont->dm_segs[nd->_nd_idx_cont].ds_addr);
   1271  1.35.2.2  jdolecek 			bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_STOP,
   1272  1.35.2.2  jdolecek 					  (nd->_nd_map_cont->dm_segs[nd->_nd_idx_cont].ds_addr +
   1273  1.35.2.2  jdolecek 					   nd->_nd_map_cont->dm_segs[nd->_nd_idx_cont].ds_len) | 0/* x80000000 */);
   1274  1.35.2.2  jdolecek 		}
   1275  1.35.2.2  jdolecek 
   1276  1.35.2.2  jdolecek 		bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_CSR,
   1277  1.35.2.2  jdolecek 				  DMACSR_CLRCOMPLETE | (state & DMACSR_READ ? DMACSR_SETREAD : DMACSR_SETWRITE) |
   1278  1.35.2.2  jdolecek 				  (nd->_nd_map_cont ? DMACSR_SETSUPDATE : 0));
   1279  1.35.2.2  jdolecek 
   1280  1.35.2.2  jdolecek 		if (nd->dm_xfer_exception == 0) {
   1281  1.35.2.2  jdolecek 			nd->dm_xfer_len += ds_len;
   1282  1.35.2.2  jdolecek 		}
   1283  1.35.2.2  jdolecek 
   1284  1.35.2.2  jdolecek #if 0
   1285  1.35.2.2  jdolecek 		if (state & DMACSR_BUSEXC) {
   1286  1.35.2.2  jdolecek 			sprintf (esplogp, "CE/BUSEXC: %08lX %08X %08X\n",
   1287  1.35.2.2  jdolecek 				 (nd->_nd_map->dm_segs[nd->_nd_idx].ds_addr + nd->_nd_map->dm_segs[nd->_nd_idx].ds_len),
   1288  1.35.2.2  jdolecek 				 l, s);
   1289  1.35.2.2  jdolecek 			esplogp += strlen (esplogp);
   1290  1.35.2.2  jdolecek 		}
   1291  1.35.2.2  jdolecek #endif
   1292  1.35.2.2  jdolecek 	} else {
   1293  1.35.2.2  jdolecek #if 0
   1294  1.35.2.2  jdolecek 		if (state & DMACSR_BUSEXC) {
   1295  1.35.2.2  jdolecek 			while (bus_space_read_4(nd->nd_bst, nd->nd_bsh, DD_NEXT) !=
   1296  1.35.2.2  jdolecek 			       (bus_space_read_4(nd->nd_bst, nd->nd_bsh, DD_LIMIT) & 0x7FFFFFFF))
   1297  1.35.2.2  jdolecek 				printf ("Y"); /* DELAY(50); */
   1298  1.35.2.2  jdolecek 			state = bus_space_read_4(nd->nd_bst, nd->nd_bsh, DD_CSR);
   1299  1.35.2.2  jdolecek 		}
   1300  1.35.2.2  jdolecek #endif
   1301  1.35.2.2  jdolecek 
   1302  1.35.2.2  jdolecek 		if (!(state & DMACSR_SUPDATE)) {
   1303  1.35.2.2  jdolecek 			next_dma_rotate(nd);
   1304  1.35.2.2  jdolecek 		} else {
   1305  1.35.2.2  jdolecek 			bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_CSR, DMACSR_CLRCOMPLETE |
   1306  1.35.2.2  jdolecek 					  DMACSR_INITBUF | DMACSR_RESET |
   1307  1.35.2.2  jdolecek 					  (state & DMACSR_READ ? DMACSR_SETREAD : DMACSR_SETWRITE));
   1308  1.35.2.2  jdolecek 
   1309  1.35.2.2  jdolecek 			bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_NEXT, nd->_nd_map->dm_segs[nd->_nd_idx].ds_addr);
   1310  1.35.2.2  jdolecek 			bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_LIMIT,
   1311  1.35.2.2  jdolecek 					  (nd->_nd_map->dm_segs[nd->_nd_idx].ds_addr +
   1312  1.35.2.2  jdolecek 					   nd->_nd_map->dm_segs[nd->_nd_idx].ds_len) | 0/* x80000000 */);
   1313  1.35.2.2  jdolecek 			if (nd->_nd_map_cont) {
   1314  1.35.2.2  jdolecek 				bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_START,
   1315  1.35.2.2  jdolecek 						  nd->_nd_map_cont->dm_segs[nd->_nd_idx_cont].ds_addr);
   1316  1.35.2.2  jdolecek 				bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_STOP,
   1317  1.35.2.2  jdolecek 						  (nd->_nd_map_cont->dm_segs[nd->_nd_idx_cont].ds_addr +
   1318  1.35.2.2  jdolecek 						   nd->_nd_map_cont->dm_segs[nd->_nd_idx_cont].ds_len) | 0/* x80000000 */);
   1319  1.35.2.2  jdolecek 			}
   1320  1.35.2.2  jdolecek 			bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_CSR, DMACSR_SETENABLE |
   1321  1.35.2.2  jdolecek 					  DMACSR_CLRCOMPLETE | (state & DMACSR_READ ? DMACSR_SETREAD : DMACSR_SETWRITE) |
   1322  1.35.2.2  jdolecek 					  (nd->_nd_map_cont ? DMACSR_SETSUPDATE : 0));
   1323  1.35.2.2  jdolecek #if 1
   1324  1.35.2.2  jdolecek 			sprintf (esplogp, "supdate ");
   1325  1.35.2.2  jdolecek 			esplogp += strlen (esplogp);
   1326  1.35.2.2  jdolecek 			sprintf (esplogp, "%08X %08X %08X %08X ",
   1327  1.35.2.2  jdolecek 				 bus_space_read_4(nd->nd_bst, nd->nd_bsh, DD_NEXT),
   1328  1.35.2.2  jdolecek 				 bus_space_read_4(nd->nd_bst, nd->nd_bsh, DD_LIMIT) & 0x7FFFFFFF,
   1329  1.35.2.2  jdolecek 				 bus_space_read_4(nd->nd_bst, nd->nd_bsh, DD_START),
   1330  1.35.2.2  jdolecek 				 bus_space_read_4(nd->nd_bst, nd->nd_bsh, DD_STOP) & 0x7FFFFFFF);
   1331  1.35.2.2  jdolecek 			esplogp += strlen (esplogp);
   1332  1.35.2.2  jdolecek #endif
   1333  1.35.2.2  jdolecek 			nd->dm_xfer_exception++;
   1334  1.35.2.2  jdolecek 			return(1);
   1335  1.35.2.2  jdolecek 			/* NCR_WRITE_REG(sc, ESP_DCTL, ctl); */
   1336  1.35.2.2  jdolecek 			goto restart;
   1337  1.35.2.2  jdolecek 		}
   1338  1.35.2.2  jdolecek 
   1339  1.35.2.2  jdolecek 		if (nd->_nd_map) {
   1340  1.35.2.2  jdolecek #if 1
   1341  1.35.2.2  jdolecek 			sprintf (esplogp, "%08X %08X %08X %08X ",
   1342  1.35.2.2  jdolecek 				 bus_space_read_4(nd->nd_bst, nd->nd_bsh, DD_NEXT),
   1343  1.35.2.2  jdolecek 				 bus_space_read_4(nd->nd_bst, nd->nd_bsh, DD_LIMIT) & 0x7FFFFFFF,
   1344  1.35.2.2  jdolecek 				 bus_space_read_4(nd->nd_bst, nd->nd_bsh, DD_START),
   1345  1.35.2.2  jdolecek 				 bus_space_read_4(nd->nd_bst, nd->nd_bsh, DD_STOP) & 0x7FFFFFFF);
   1346  1.35.2.2  jdolecek 			esplogp += strlen (esplogp);
   1347  1.35.2.2  jdolecek #endif
   1348  1.35.2.2  jdolecek 
   1349  1.35.2.2  jdolecek #if 0
   1350  1.35.2.2  jdolecek 			bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_CSR, DMACSR_CLRCOMPLETE | DMACSR_RESET);
   1351  1.35.2.2  jdolecek 
   1352  1.35.2.2  jdolecek 			bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_CSR, 0);
   1353  1.35.2.2  jdolecek #endif
   1354  1.35.2.2  jdolecek #if 1
   1355  1.35.2.2  jdolecek  /* 6/2 */
   1356  1.35.2.2  jdolecek 			bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_CSR, DMACSR_CLRCOMPLETE |
   1357  1.35.2.2  jdolecek 					  DMACSR_INITBUF | DMACSR_RESET |
   1358  1.35.2.2  jdolecek 					  (state & DMACSR_READ ? DMACSR_SETREAD : DMACSR_SETWRITE));
   1359  1.35.2.2  jdolecek 
   1360  1.35.2.2  jdolecek 			/* 			next_dma_setup_curr_regs(nd); */
   1361  1.35.2.2  jdolecek 			bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_NEXT, nd->_nd_map->dm_segs[nd->_nd_idx].ds_addr);
   1362  1.35.2.2  jdolecek 			bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_LIMIT,
   1363  1.35.2.2  jdolecek 					  (nd->_nd_map->dm_segs[nd->_nd_idx].ds_addr +
   1364  1.35.2.2  jdolecek 					   nd->_nd_map->dm_segs[nd->_nd_idx].ds_len) | 0/* x80000000 */);
   1365  1.35.2.2  jdolecek 			/* 			next_dma_setup_cont_regs(nd); */
   1366  1.35.2.2  jdolecek 			if (nd->_nd_map_cont) {
   1367  1.35.2.2  jdolecek 				bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_START,
   1368  1.35.2.2  jdolecek 						  nd->_nd_map_cont->dm_segs[nd->_nd_idx_cont].ds_addr);
   1369  1.35.2.2  jdolecek 				bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_STOP,
   1370  1.35.2.2  jdolecek 						  (nd->_nd_map_cont->dm_segs[nd->_nd_idx_cont].ds_addr +
   1371  1.35.2.2  jdolecek 						   nd->_nd_map_cont->dm_segs[nd->_nd_idx_cont].ds_len) | 0/* x80000000 */);
   1372  1.35.2.2  jdolecek 			}
   1373  1.35.2.2  jdolecek 
   1374  1.35.2.2  jdolecek 			bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_CSR,
   1375  1.35.2.2  jdolecek 					  DMACSR_SETENABLE | (nd->_nd_map_cont ? DMACSR_SETSUPDATE : 0) |
   1376  1.35.2.2  jdolecek 					  (state & DMACSR_READ ? DMACSR_SETREAD : DMACSR_SETWRITE));
   1377  1.35.2.2  jdolecek 			/* esplogshow++; */
   1378  1.35.2.2  jdolecek 			nd->dm_xfer_exception++;
   1379  1.35.2.2  jdolecek 			return(1);
   1380  1.35.2.2  jdolecek #endif
   1381  1.35.2.2  jdolecek 			/* NCR_WRITE_REG(sc, ESP_DCTL, ctl); */
   1382  1.35.2.2  jdolecek 			goto restart;
   1383  1.35.2.2  jdolecek 		restart:
   1384  1.35.2.2  jdolecek #if 1
   1385  1.35.2.2  jdolecek 			sprintf (esplogp, "restart %08lX %08lX\n",
   1386  1.35.2.2  jdolecek 				 nd->_nd_map->dm_segs[nd->_nd_idx].ds_addr,
   1387  1.35.2.2  jdolecek 				 nd->_nd_map->dm_segs[nd->_nd_idx].ds_addr +
   1388  1.35.2.2  jdolecek 				 nd->_nd_map->dm_segs[nd->_nd_idx].ds_len);
   1389  1.35.2.2  jdolecek 			if (nd->_nd_map_cont) {
   1390  1.35.2.2  jdolecek 				sprintf (esplogp + strlen(esplogp) - 1, " %08lX %08lX\n",
   1391  1.35.2.2  jdolecek 					 nd->_nd_map_cont->dm_segs[nd->_nd_idx_cont].ds_addr,
   1392  1.35.2.2  jdolecek 					 nd->_nd_map_cont->dm_segs[nd->_nd_idx_cont].ds_addr +
   1393  1.35.2.2  jdolecek 					 nd->_nd_map_cont->dm_segs[nd->_nd_idx_cont].ds_len);
   1394  1.35.2.2  jdolecek 			}
   1395  1.35.2.2  jdolecek 			esplogp += strlen (esplogp);
   1396  1.35.2.2  jdolecek #endif
   1397  1.35.2.2  jdolecek 			next_dma_print(nd);
   1398  1.35.2.2  jdolecek 			NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_16MHZ | ESPDCTL_INTENB);
   1399  1.35.2.2  jdolecek 			printf ("ff:%02x tcm:%d tcl:%d esp_dstat:%02x state:%02x step: %02x intr:%02x state:%08X\n",
   1400  1.35.2.2  jdolecek 				NCR_READ_REG(sc, NCR_FFLAG),
   1401  1.35.2.2  jdolecek 				NCR_READ_REG((sc), NCR_TCM), NCR_READ_REG((sc), NCR_TCL),
   1402  1.35.2.2  jdolecek 				NCR_READ_REG(sc, ESP_DSTAT),
   1403  1.35.2.2  jdolecek 				NCR_READ_REG(sc, NCR_STAT), NCR_READ_REG(sc, NCR_STEP),
   1404  1.35.2.2  jdolecek 				NCR_READ_REG(sc, NCR_INTR), state);
   1405  1.35.2.2  jdolecek 			*esplogp = '\0';
   1406  1.35.2.2  jdolecek 			printf ("esplog: %s\n", esplog);
   1407  1.35.2.2  jdolecek 			panic("%s: busexc/supdate occured.  Please email this output to chris (at) pin.lu.",
   1408  1.35.2.2  jdolecek 			      sc->sc_dev.dv_xname);
   1409  1.35.2.2  jdolecek 			esplogshow++;
   1410  1.35.2.2  jdolecek 		} else {
   1411  1.35.2.2  jdolecek 			bus_space_write_4(nd->nd_bst, nd->nd_bsh, DD_CSR, DMACSR_CLRCOMPLETE | DMACSR_RESET);
   1412  1.35.2.2  jdolecek 			if (nd->nd_shutdown_cb) (*nd->nd_shutdown_cb)(nd->nd_cb_arg);
   1413  1.35.2.2  jdolecek 		}
   1414  1.35.2.2  jdolecek 	}
   1415  1.35.2.2  jdolecek 	return (1);
   1416  1.35.2.2  jdolecek }
   1417  1.35.2.2  jdolecek 
   1418       1.2       dbj /* Internal dma callback routines */
   1419       1.2       dbj bus_dmamap_t
   1420       1.2       dbj esp_dmacb_continue(arg)
   1421       1.2       dbj 	void *arg;
   1422       1.2       dbj {
   1423       1.2       dbj 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
   1424       1.2       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
   1425       1.2       dbj 
   1426  1.35.2.2  jdolecek 	if (ESPLOGIF) *esplogp++ = 'x';
   1427      1.18       dbj 	DPRINTF(("%s: dma continue\n",sc->sc_dev.dv_xname));
   1428       1.4       dbj 
   1429       1.2       dbj #ifdef DIAGNOSTIC
   1430       1.2       dbj 	if ((esc->sc_datain < 0) || (esc->sc_datain > 1)) {
   1431       1.2       dbj 		panic("%s: map not loaded in dma continue callback, datain = %d",
   1432       1.2       dbj 				sc->sc_dev.dv_xname,esc->sc_datain);
   1433       1.2       dbj 	}
   1434       1.2       dbj #endif
   1435      1.18       dbj 
   1436      1.18       dbj 	if ((!(esc->sc_loaded & ESP_LOADED_MAIN)) &&
   1437      1.18       dbj 			(esc->sc_main_dmamap->dm_mapsize)) {
   1438      1.18       dbj 			DPRINTF(("%s: Loading main map\n",sc->sc_dev.dv_xname));
   1439      1.19       dbj #if 0
   1440      1.18       dbj 			bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap,
   1441      1.18       dbj 					0, esc->sc_main_dmamap->dm_mapsize,
   1442      1.14       dbj 					(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
   1443      1.34       dbj 			esc->sc_main_dmamap->dm_xfer_len = 0;
   1444      1.19       dbj #endif
   1445      1.18       dbj 			esc->sc_loaded |= ESP_LOADED_MAIN;
   1446      1.18       dbj 			return(esc->sc_main_dmamap);
   1447      1.18       dbj 	}
   1448      1.18       dbj 
   1449      1.18       dbj 	if ((!(esc->sc_loaded & ESP_LOADED_TAIL)) &&
   1450      1.18       dbj 			(esc->sc_tail_dmamap->dm_mapsize)) {
   1451      1.18       dbj 			DPRINTF(("%s: Loading tail map\n",sc->sc_dev.dv_xname));
   1452      1.19       dbj #if 0
   1453      1.14       dbj 			bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap,
   1454      1.14       dbj 					0, esc->sc_tail_dmamap->dm_mapsize,
   1455      1.14       dbj 					(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
   1456      1.34       dbj 			esc->sc_tail_dmamap->dm_xfer_len = 0;
   1457      1.19       dbj #endif
   1458      1.18       dbj 			esc->sc_loaded |= ESP_LOADED_TAIL;
   1459      1.14       dbj 			return(esc->sc_tail_dmamap);
   1460      1.10       dbj 	}
   1461      1.18       dbj 
   1462      1.18       dbj 	DPRINTF(("%s: not loading map\n",sc->sc_dev.dv_xname));
   1463      1.18       dbj 	return(0);
   1464       1.2       dbj }
   1465       1.2       dbj 
   1466      1.14       dbj 
   1467       1.2       dbj void
   1468       1.2       dbj esp_dmacb_completed(map, arg)
   1469       1.2       dbj 	bus_dmamap_t map;
   1470       1.2       dbj 	void *arg;
   1471       1.2       dbj {
   1472       1.2       dbj 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
   1473       1.2       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
   1474       1.2       dbj 
   1475  1.35.2.2  jdolecek 	if (ESPLOGIF) *esplogp++ = 'X';
   1476      1.20       dbj 	DPRINTF(("%s: dma completed\n",sc->sc_dev.dv_xname));
   1477       1.4       dbj 
   1478       1.2       dbj #ifdef DIAGNOSTIC
   1479      1.14       dbj 	if ((esc->sc_datain < 0) || (esc->sc_datain > 1)) {
   1480      1.18       dbj 		panic("%s: invalid dma direction in completed callback, datain = %d",
   1481      1.18       dbj 				sc->sc_dev.dv_xname,esc->sc_datain);
   1482      1.32       dbj 	}
   1483      1.32       dbj #endif
   1484      1.32       dbj 
   1485      1.34       dbj #if defined(DIAGNOSTIC) && 0
   1486      1.32       dbj 	{
   1487      1.32       dbj 		int i;
   1488      1.32       dbj 		for(i=0;i<map->dm_nsegs;i++) {
   1489      1.33       dbj 			if (map->dm_xfer_len != map->dm_mapsize) {
   1490      1.32       dbj 				printf("%s: map->dm_mapsize = %d\n", sc->sc_dev.dv_xname,map->dm_mapsize);
   1491      1.32       dbj 				printf("%s: map->dm_nsegs = %d\n", sc->sc_dev.dv_xname,map->dm_nsegs);
   1492      1.33       dbj 				printf("%s: map->dm_xfer_len = %d\n", sc->sc_dev.dv_xname,map->dm_xfer_len);
   1493      1.32       dbj 				for(i=0;i<map->dm_nsegs;i++) {
   1494      1.32       dbj 					printf("%s: map->dm_segs[%d].ds_addr = 0x%08lx\n",
   1495      1.32       dbj 							sc->sc_dev.dv_xname,i,map->dm_segs[i].ds_addr);
   1496      1.32       dbj 					printf("%s: map->dm_segs[%d].ds_len = %d\n",
   1497      1.32       dbj 							sc->sc_dev.dv_xname,i,map->dm_segs[i].ds_len);
   1498      1.32       dbj 				}
   1499      1.32       dbj 				panic("%s: incomplete dma transfer\n",sc->sc_dev.dv_xname);
   1500      1.32       dbj 			}
   1501      1.32       dbj 		}
   1502       1.2       dbj 	}
   1503      1.23       dbj #endif
   1504      1.23       dbj 
   1505      1.23       dbj 	if (map == esc->sc_main_dmamap) {
   1506      1.23       dbj #ifdef DIAGNOSTIC
   1507      1.23       dbj 		if ((esc->sc_loaded & ESP_UNLOADED_MAIN) ||
   1508      1.23       dbj 				!(esc->sc_loaded & ESP_LOADED_MAIN)) {
   1509      1.23       dbj 			panic("%s: unexpected completed call for main map\n",sc->sc_dev.dv_xname);
   1510      1.23       dbj 		}
   1511      1.23       dbj #endif
   1512      1.23       dbj 		esc->sc_loaded |= ESP_UNLOADED_MAIN;
   1513      1.23       dbj 	} else if (map == esc->sc_tail_dmamap) {
   1514      1.23       dbj #ifdef DIAGNOSTIC
   1515      1.23       dbj 		if ((esc->sc_loaded & ESP_UNLOADED_TAIL) ||
   1516      1.23       dbj 				!(esc->sc_loaded & ESP_LOADED_TAIL)) {
   1517      1.23       dbj 			panic("%s: unexpected completed call for tail map\n",sc->sc_dev.dv_xname);
   1518      1.23       dbj 		}
   1519      1.23       dbj #endif
   1520      1.23       dbj 		esc->sc_loaded |= ESP_UNLOADED_TAIL;
   1521      1.23       dbj 	}
   1522      1.23       dbj #ifdef DIAGNOSTIC
   1523      1.23       dbj 	 else {
   1524      1.14       dbj 		panic("%s: unexpected completed map", sc->sc_dev.dv_xname);
   1525       1.2       dbj 	}
   1526       1.2       dbj #endif
   1527       1.2       dbj 
   1528      1.23       dbj #ifdef ESP_DEBUG
   1529      1.23       dbj 	if (esp_debug) {
   1530      1.23       dbj 		if (map == esc->sc_main_dmamap) {
   1531      1.23       dbj 			printf("%s: completed main map\n",sc->sc_dev.dv_xname);
   1532      1.23       dbj 		} else if (map == esc->sc_tail_dmamap) {
   1533      1.23       dbj 			printf("%s: completed tail map\n",sc->sc_dev.dv_xname);
   1534      1.23       dbj 		}
   1535      1.23       dbj 	}
   1536      1.23       dbj #endif
   1537      1.22       dbj 
   1538      1.22       dbj #if 0
   1539      1.22       dbj 	if ((map == esc->sc_tail_dmamap) ||
   1540      1.22       dbj 			((esc->sc_tail_size == 0) && (map == esc->sc_main_dmamap))) {
   1541      1.22       dbj 
   1542      1.22       dbj 		/* Clear the DMAMOD bit in the DCTL register to give control
   1543      1.22       dbj 		 * back to the scsi chip.
   1544      1.22       dbj 		 */
   1545      1.22       dbj 		if (esc->sc_datain) {
   1546      1.22       dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
   1547  1.35.2.2  jdolecek 					ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
   1548      1.22       dbj 		} else {
   1549      1.22       dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
   1550  1.35.2.2  jdolecek 					ESPDCTL_16MHZ | ESPDCTL_INTENB);
   1551      1.22       dbj 		}
   1552      1.22       dbj 		DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
   1553      1.22       dbj 	}
   1554      1.22       dbj #endif
   1555      1.22       dbj 
   1556      1.22       dbj 
   1557      1.19       dbj #if 0
   1558      1.14       dbj 	bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, map,
   1559      1.14       dbj 			0, map->dm_mapsize,
   1560       1.2       dbj 			(esc->sc_datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
   1561      1.19       dbj #endif
   1562      1.13       dbj 
   1563       1.2       dbj }
   1564       1.2       dbj 
   1565       1.2       dbj void
   1566       1.2       dbj esp_dmacb_shutdown(arg)
   1567       1.2       dbj 	void *arg;
   1568       1.2       dbj {
   1569       1.2       dbj 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
   1570       1.2       dbj 	struct esp_softc *esc = (struct esp_softc *)sc;
   1571       1.2       dbj 
   1572  1.35.2.2  jdolecek 	if (ESPLOGIF) *esplogp++ = 'S';
   1573      1.20       dbj 	DPRINTF(("%s: dma shutdown\n",sc->sc_dev.dv_xname));
   1574       1.4       dbj 
   1575  1.35.2.2  jdolecek 	if (esc->sc_loaded == 0)
   1576  1.35.2.2  jdolecek 		return;
   1577  1.35.2.2  jdolecek 
   1578      1.22       dbj #if 0
   1579      1.22       dbj 	{
   1580      1.22       dbj 		/* Clear the DMAMOD bit in the DCTL register to give control
   1581      1.22       dbj 		 * back to the scsi chip.
   1582      1.22       dbj 		 */
   1583      1.22       dbj 		if (esc->sc_datain) {
   1584      1.22       dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
   1585  1.35.2.2  jdolecek 					ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
   1586      1.22       dbj 		} else {
   1587      1.22       dbj 			NCR_WRITE_REG(sc, ESP_DCTL,
   1588  1.35.2.2  jdolecek 					ESPDCTL_16MHZ | ESPDCTL_INTENB);
   1589      1.22       dbj 		}
   1590      1.22       dbj 		DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
   1591      1.22       dbj 	}
   1592      1.22       dbj #endif
   1593      1.22       dbj 
   1594      1.22       dbj 	DPRINTF(("%s: esp_dma_nest == %d\n",sc->sc_dev.dv_xname,esp_dma_nest));
   1595      1.22       dbj 
   1596      1.13       dbj 	/* Stuff the end slop into fifo */
   1597       1.3       dbj 
   1598      1.14       dbj #ifdef ESP_DEBUG
   1599      1.14       dbj 	if (esp_debug) {
   1600      1.14       dbj 
   1601      1.13       dbj 		int n = NCR_READ_REG(sc, NCR_FFLAG);
   1602      1.20       dbj 		DPRINTF(("%s: fifo size = %d, seq = 0x%x\n",
   1603      1.20       dbj 				sc->sc_dev.dv_xname,n & NCRFIFO_FF, (n & NCRFIFO_SS)>>5));
   1604      1.13       dbj 	}
   1605      1.13       dbj #endif
   1606      1.12       dbj 
   1607      1.22       dbj 	if (esc->sc_main_dmamap->dm_mapsize) {
   1608  1.35.2.2  jdolecek 		if (!esc->sc_datain) { /* unpatch the dma map for write overrun */
   1609  1.35.2.2  jdolecek 			esc->sc_main_dmamap->dm_mapsize -= ESP_DMA_OVERRUN;
   1610  1.35.2.2  jdolecek 			esc->sc_main_dmamap->dm_segs[esc->sc_main_dmamap->dm_nsegs - 1].ds_len -=
   1611  1.35.2.2  jdolecek 				ESP_DMA_OVERRUN;
   1612  1.35.2.2  jdolecek 		}
   1613      1.22       dbj 		bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap,
   1614      1.22       dbj 			0, esc->sc_main_dmamap->dm_mapsize,
   1615      1.22       dbj 				(esc->sc_datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
   1616      1.22       dbj 		bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap);
   1617  1.35.2.2  jdolecek 		if (ESPLOGIF) {
   1618  1.35.2.2  jdolecek 			sprintf (esplogp, "m%ld", esc->sc_main_dmamap->dm_xfer_len);
   1619  1.35.2.2  jdolecek 			esplogp += strlen (esplogp);
   1620  1.35.2.2  jdolecek 		}
   1621      1.22       dbj 	}
   1622      1.22       dbj 
   1623      1.22       dbj 	if (esc->sc_tail_dmamap->dm_mapsize) {
   1624      1.22       dbj 		bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap,
   1625      1.22       dbj 			0, esc->sc_tail_dmamap->dm_mapsize,
   1626      1.22       dbj 				(esc->sc_datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
   1627      1.22       dbj 		bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap);
   1628  1.35.2.2  jdolecek 		/* copy the tail dma buffer data for read transfers */
   1629  1.35.2.2  jdolecek 		if (esc->sc_datain) {
   1630  1.35.2.2  jdolecek 			memcpy(*esc->sc_dmaaddr+esc->sc_begin_size+esc->sc_main_size,
   1631  1.35.2.2  jdolecek 			       esc->sc_tail, esc->sc_dmasize-(esc->sc_begin_size+esc->sc_main_size));
   1632  1.35.2.2  jdolecek 		}
   1633  1.35.2.2  jdolecek 		if (ESPLOGIF) {
   1634  1.35.2.2  jdolecek 			sprintf (esplogp, "t%ld", esc->sc_tail_dmamap->dm_xfer_len);
   1635  1.35.2.2  jdolecek 			esplogp += strlen (esplogp);
   1636  1.35.2.2  jdolecek 		}
   1637       1.4       dbj 	}
   1638      1.13       dbj 
   1639      1.18       dbj #ifdef ESP_DEBUG
   1640      1.18       dbj 	if (esp_debug) {
   1641      1.35       chs 		printf("%s: dma_shutdown: addr=%p,len=0x%08x,size=0x%08x\n",
   1642      1.18       dbj 				sc->sc_dev.dv_xname,
   1643      1.18       dbj 				*esc->sc_dmaaddr, *esc->sc_dmalen, esc->sc_dmasize);
   1644      1.24       dbj 		if (esp_debug > 10) {
   1645      1.24       dbj 			esp_hex_dump(*(esc->sc_dmaaddr),esc->sc_dmasize);
   1646      1.35       chs 			printf("%s: tail=%p,tailbuf=%p,tail_size=0x%08x\n",
   1647      1.24       dbj 					sc->sc_dev.dv_xname,
   1648      1.24       dbj 					esc->sc_tail, &(esc->sc_tailbuf[0]), esc->sc_tail_size);
   1649      1.24       dbj 			esp_hex_dump(&(esc->sc_tailbuf[0]),sizeof(esc->sc_tailbuf));
   1650      1.24       dbj 		}
   1651      1.13       dbj 	}
   1652      1.11       dbj #endif
   1653       1.3       dbj 
   1654      1.18       dbj 	esc->sc_main = 0;
   1655      1.18       dbj 	esc->sc_main_size = 0;
   1656      1.14       dbj 	esc->sc_tail = 0;
   1657      1.14       dbj 	esc->sc_tail_size = 0;
   1658      1.19       dbj 
   1659      1.19       dbj 	esc->sc_datain = -1;
   1660  1.35.2.2  jdolecek /* 	esc->sc_dmaaddr = 0; */
   1661  1.35.2.2  jdolecek /* 	esc->sc_dmalen  = 0; */
   1662  1.35.2.2  jdolecek /* 	esc->sc_dmasize = 0; */
   1663      1.19       dbj 
   1664      1.19       dbj 	esc->sc_loaded = 0;
   1665      1.19       dbj 
   1666      1.19       dbj 	esc->sc_begin = 0;
   1667      1.19       dbj 	esc->sc_begin_size = 0;
   1668      1.20       dbj 
   1669      1.20       dbj #ifdef ESP_DEBUG
   1670      1.20       dbj 	if (esp_debug) {
   1671      1.28        tv 		char sbuf[256];
   1672      1.28        tv 
   1673      1.28        tv 		bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),
   1674      1.28        tv 				 NEXT_INTR_BITS, sbuf, sizeof(sbuf));
   1675      1.28        tv 		printf("  *intrstat = 0x%s\n", sbuf);
   1676      1.28        tv 
   1677      1.28        tv 		bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRMASK)),
   1678      1.28        tv 				 NEXT_INTR_BITS, sbuf, sizeof(sbuf));
   1679      1.28        tv 		printf("  *intrmask = 0x%s\n", sbuf);
   1680      1.20       dbj 	}
   1681      1.20       dbj #endif
   1682       1.1       dbj }
   1683