esp.c revision 1.35.8.2 1 1.35.8.2 nathanw /* $NetBSD: esp.c,v 1.35.8.2 2002/06/20 03:40:22 nathanw Exp $ */
2 1.35.8.2 nathanw
3 1.35.8.2 nathanw /*-
4 1.35.8.2 nathanw * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.35.8.2 nathanw * All rights reserved.
6 1.35.8.2 nathanw *
7 1.35.8.2 nathanw * This code is derived from software contributed to The NetBSD Foundation
8 1.35.8.2 nathanw * by Charles M. Hannum and by Jason R. Thorpe of the Numerical Aerospace
9 1.35.8.2 nathanw * Simulation Facility, NASA Ames Research Center.
10 1.35.8.2 nathanw *
11 1.35.8.2 nathanw * Redistribution and use in source and binary forms, with or without
12 1.35.8.2 nathanw * modification, are permitted provided that the following conditions
13 1.35.8.2 nathanw * are met:
14 1.35.8.2 nathanw * 1. Redistributions of source code must retain the above copyright
15 1.35.8.2 nathanw * notice, this list of conditions and the following disclaimer.
16 1.35.8.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
17 1.35.8.2 nathanw * notice, this list of conditions and the following disclaimer in the
18 1.35.8.2 nathanw * documentation and/or other materials provided with the distribution.
19 1.35.8.2 nathanw * 3. All advertising materials mentioning features or use of this software
20 1.35.8.2 nathanw * must display the following acknowledgement:
21 1.35.8.2 nathanw * This product includes software developed by the NetBSD
22 1.35.8.2 nathanw * Foundation, Inc. and its contributors.
23 1.35.8.2 nathanw * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.35.8.2 nathanw * contributors may be used to endorse or promote products derived
25 1.35.8.2 nathanw * from this software without specific prior written permission.
26 1.35.8.2 nathanw *
27 1.35.8.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.35.8.2 nathanw * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.35.8.2 nathanw * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.35.8.2 nathanw * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.35.8.2 nathanw * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.35.8.2 nathanw * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.35.8.2 nathanw * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.35.8.2 nathanw * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.35.8.2 nathanw * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.35.8.2 nathanw * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.35.8.2 nathanw * POSSIBILITY OF SUCH DAMAGE.
38 1.35.8.2 nathanw */
39 1.35.8.2 nathanw
40 1.35.8.2 nathanw /*
41 1.35.8.2 nathanw * Copyright (c) 1994 Peter Galbavy
42 1.35.8.2 nathanw * All rights reserved.
43 1.35.8.2 nathanw *
44 1.35.8.2 nathanw * Redistribution and use in source and binary forms, with or without
45 1.35.8.2 nathanw * modification, are permitted provided that the following conditions
46 1.35.8.2 nathanw * are met:
47 1.35.8.2 nathanw * 1. Redistributions of source code must retain the above copyright
48 1.35.8.2 nathanw * notice, this list of conditions and the following disclaimer.
49 1.35.8.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
50 1.35.8.2 nathanw * notice, this list of conditions and the following disclaimer in the
51 1.35.8.2 nathanw * documentation and/or other materials provided with the distribution.
52 1.35.8.2 nathanw * 3. All advertising materials mentioning features or use of this software
53 1.35.8.2 nathanw * must display the following acknowledgement:
54 1.35.8.2 nathanw * This product includes software developed by Peter Galbavy
55 1.35.8.2 nathanw * 4. The name of the author may not be used to endorse or promote products
56 1.35.8.2 nathanw * derived from this software without specific prior written permission.
57 1.35.8.2 nathanw *
58 1.35.8.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
59 1.35.8.2 nathanw * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
60 1.35.8.2 nathanw * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
61 1.35.8.2 nathanw * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
62 1.35.8.2 nathanw * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
63 1.35.8.2 nathanw * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
64 1.35.8.2 nathanw * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
65 1.35.8.2 nathanw * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
66 1.35.8.2 nathanw * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
67 1.35.8.2 nathanw * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
68 1.35.8.2 nathanw * POSSIBILITY OF SUCH DAMAGE.
69 1.35.8.2 nathanw */
70 1.35.8.2 nathanw
71 1.35.8.2 nathanw /*
72 1.35.8.2 nathanw * Based on aic6360 by Jarle Greipsland
73 1.35.8.2 nathanw *
74 1.35.8.2 nathanw * Acknowledgements: Many of the algorithms used in this driver are
75 1.35.8.2 nathanw * inspired by the work of Julian Elischer (julian (at) tfs.com) and
76 1.35.8.2 nathanw * Charles Hannum (mycroft (at) duality.gnu.ai.mit.edu). Thanks a million!
77 1.35.8.2 nathanw */
78 1.35.8.2 nathanw
79 1.35.8.2 nathanw /*
80 1.35.8.2 nathanw * Grabbed from the sparc port at revision 1.73 for the NeXT.
81 1.35.8.2 nathanw * Darrin B. Jewell <dbj (at) netbsd.org> Sat Jul 4 15:41:32 1998
82 1.35.8.2 nathanw */
83 1.35.8.2 nathanw
84 1.35.8.2 nathanw #include <sys/types.h>
85 1.35.8.2 nathanw #include <sys/param.h>
86 1.35.8.2 nathanw #include <sys/systm.h>
87 1.35.8.2 nathanw #include <sys/kernel.h>
88 1.35.8.2 nathanw #include <sys/errno.h>
89 1.35.8.2 nathanw #include <sys/ioctl.h>
90 1.35.8.2 nathanw #include <sys/device.h>
91 1.35.8.2 nathanw #include <sys/buf.h>
92 1.35.8.2 nathanw #include <sys/proc.h>
93 1.35.8.2 nathanw #include <sys/user.h>
94 1.35.8.2 nathanw #include <sys/queue.h>
95 1.35.8.2 nathanw
96 1.35.8.2 nathanw #include <dev/scsipi/scsi_all.h>
97 1.35.8.2 nathanw #include <dev/scsipi/scsipi_all.h>
98 1.35.8.2 nathanw #include <dev/scsipi/scsiconf.h>
99 1.35.8.2 nathanw #include <dev/scsipi/scsi_message.h>
100 1.35.8.2 nathanw
101 1.35.8.2 nathanw #include <machine/bus.h>
102 1.35.8.2 nathanw #include <machine/autoconf.h>
103 1.35.8.2 nathanw #include <machine/cpu.h>
104 1.35.8.2 nathanw
105 1.35.8.2 nathanw #include <dev/ic/ncr53c9xreg.h>
106 1.35.8.2 nathanw #include <dev/ic/ncr53c9xvar.h>
107 1.35.8.2 nathanw
108 1.35.8.2 nathanw #include <next68k/next68k/isr.h>
109 1.35.8.2 nathanw
110 1.35.8.2 nathanw #include <next68k/dev/nextdmareg.h>
111 1.35.8.2 nathanw #include <next68k/dev/nextdmavar.h>
112 1.35.8.2 nathanw
113 1.35.8.2 nathanw #include "espreg.h"
114 1.35.8.2 nathanw #include "espvar.h"
115 1.35.8.2 nathanw
116 1.35.8.2 nathanw #ifdef DEBUG
117 1.35.8.2 nathanw #define ESP_DEBUG
118 1.35.8.2 nathanw #endif
119 1.35.8.2 nathanw
120 1.35.8.2 nathanw #ifdef ESP_DEBUG
121 1.35.8.2 nathanw int esp_debug = 0;
122 1.35.8.2 nathanw #define DPRINTF(x) if (esp_debug) printf x;
123 1.35.8.2 nathanw #else
124 1.35.8.2 nathanw #define DPRINTF(x)
125 1.35.8.2 nathanw #endif
126 1.35.8.2 nathanw
127 1.35.8.2 nathanw
128 1.35.8.2 nathanw void espattach_intio __P((struct device *, struct device *, void *));
129 1.35.8.2 nathanw int espmatch_intio __P((struct device *, struct cfdata *, void *));
130 1.35.8.2 nathanw
131 1.35.8.2 nathanw /* DMA callbacks */
132 1.35.8.2 nathanw bus_dmamap_t esp_dmacb_continue __P((void *arg));
133 1.35.8.2 nathanw void esp_dmacb_completed __P((bus_dmamap_t map, void *arg));
134 1.35.8.2 nathanw void esp_dmacb_shutdown __P((void *arg));
135 1.35.8.2 nathanw
136 1.35.8.2 nathanw #ifdef ESP_DEBUG
137 1.35.8.2 nathanw char esp_dma_dump[5*1024] = "";
138 1.35.8.2 nathanw struct ncr53c9x_softc *esp_debug_sc = 0;
139 1.35.8.2 nathanw void esp_dma_store __P((struct ncr53c9x_softc *sc));
140 1.35.8.2 nathanw void esp_dma_print __P((struct ncr53c9x_softc *sc));
141 1.35.8.2 nathanw int esp_dma_nest = 0;
142 1.35.8.2 nathanw #endif
143 1.35.8.2 nathanw
144 1.35.8.2 nathanw
145 1.35.8.2 nathanw /* Linkup to the rest of the kernel */
146 1.35.8.2 nathanw struct cfattach esp_ca = {
147 1.35.8.2 nathanw sizeof(struct esp_softc), espmatch_intio, espattach_intio
148 1.35.8.2 nathanw };
149 1.35.8.2 nathanw
150 1.35.8.2 nathanw /*
151 1.35.8.2 nathanw * Functions and the switch for the MI code.
152 1.35.8.2 nathanw */
153 1.35.8.2 nathanw u_char esp_read_reg __P((struct ncr53c9x_softc *, int));
154 1.35.8.2 nathanw void esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
155 1.35.8.2 nathanw int esp_dma_isintr __P((struct ncr53c9x_softc *));
156 1.35.8.2 nathanw void esp_dma_reset __P((struct ncr53c9x_softc *));
157 1.35.8.2 nathanw int esp_dma_intr __P((struct ncr53c9x_softc *));
158 1.35.8.2 nathanw int esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
159 1.35.8.2 nathanw size_t *, int, size_t *));
160 1.35.8.2 nathanw void esp_dma_go __P((struct ncr53c9x_softc *));
161 1.35.8.2 nathanw void esp_dma_stop __P((struct ncr53c9x_softc *));
162 1.35.8.2 nathanw int esp_dma_isactive __P((struct ncr53c9x_softc *));
163 1.35.8.2 nathanw
164 1.35.8.2 nathanw struct ncr53c9x_glue esp_glue = {
165 1.35.8.2 nathanw esp_read_reg,
166 1.35.8.2 nathanw esp_write_reg,
167 1.35.8.2 nathanw esp_dma_isintr,
168 1.35.8.2 nathanw esp_dma_reset,
169 1.35.8.2 nathanw esp_dma_intr,
170 1.35.8.2 nathanw esp_dma_setup,
171 1.35.8.2 nathanw esp_dma_go,
172 1.35.8.2 nathanw esp_dma_stop,
173 1.35.8.2 nathanw esp_dma_isactive,
174 1.35.8.2 nathanw NULL, /* gl_clear_latched_intr */
175 1.35.8.2 nathanw };
176 1.35.8.2 nathanw
177 1.35.8.2 nathanw #ifdef ESP_DEBUG
178 1.35.8.2 nathanw #define XCHR(x) "0123456789abcdef"[(x) & 0xf]
179 1.35.8.2 nathanw static void
180 1.35.8.2 nathanw esp_hex_dump(unsigned char *pkt, size_t len)
181 1.35.8.2 nathanw {
182 1.35.8.2 nathanw size_t i, j;
183 1.35.8.2 nathanw
184 1.35.8.2 nathanw printf("00000000 ");
185 1.35.8.2 nathanw for(i=0; i<len; i++) {
186 1.35.8.2 nathanw printf("%c%c ", XCHR(pkt[i]>>4), XCHR(pkt[i]));
187 1.35.8.2 nathanw if ((i+1) % 16 == 8) {
188 1.35.8.2 nathanw printf(" ");
189 1.35.8.2 nathanw }
190 1.35.8.2 nathanw if ((i+1) % 16 == 0) {
191 1.35.8.2 nathanw printf(" %c", '|');
192 1.35.8.2 nathanw for(j=0; j<16; j++) {
193 1.35.8.2 nathanw printf("%c", pkt[i-15+j]>=32 && pkt[i-15+j]<127?pkt[i-15+j]:'.');
194 1.35.8.2 nathanw }
195 1.35.8.2 nathanw printf("%c\n%c%c%c%c%c%c%c%c ", '|',
196 1.35.8.2 nathanw XCHR((i+1)>>28),XCHR((i+1)>>24),XCHR((i+1)>>20),XCHR((i+1)>>16),
197 1.35.8.2 nathanw XCHR((i+1)>>12), XCHR((i+1)>>8), XCHR((i+1)>>4), XCHR(i+1));
198 1.35.8.2 nathanw }
199 1.35.8.2 nathanw }
200 1.35.8.2 nathanw printf("\n");
201 1.35.8.2 nathanw }
202 1.35.8.2 nathanw #endif
203 1.35.8.2 nathanw
204 1.35.8.2 nathanw int
205 1.35.8.2 nathanw espmatch_intio(parent, cf, aux)
206 1.35.8.2 nathanw struct device *parent;
207 1.35.8.2 nathanw struct cfdata *cf;
208 1.35.8.2 nathanw void *aux;
209 1.35.8.2 nathanw {
210 1.35.8.2 nathanw /* should probably probe here */
211 1.35.8.2 nathanw /* Should also probably set up data from config */
212 1.35.8.2 nathanw
213 1.35.8.2 nathanw return(1);
214 1.35.8.2 nathanw }
215 1.35.8.2 nathanw
216 1.35.8.2 nathanw void
217 1.35.8.2 nathanw espattach_intio(parent, self, aux)
218 1.35.8.2 nathanw struct device *parent, *self;
219 1.35.8.2 nathanw void *aux;
220 1.35.8.2 nathanw {
221 1.35.8.2 nathanw struct esp_softc *esc = (void *)self;
222 1.35.8.2 nathanw struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
223 1.35.8.2 nathanw
224 1.35.8.2 nathanw #ifdef ESP_DEBUG
225 1.35.8.2 nathanw esp_debug_sc = sc;
226 1.35.8.2 nathanw #endif
227 1.35.8.2 nathanw
228 1.35.8.2 nathanw esc->sc_bst = NEXT68K_INTIO_BUS_SPACE;
229 1.35.8.2 nathanw if (bus_space_map(esc->sc_bst, NEXT_P_SCSI,
230 1.35.8.2 nathanw ESP_DEVICE_SIZE, 0, &esc->sc_bsh)) {
231 1.35.8.2 nathanw panic("\n%s: can't map ncr53c90 registers",
232 1.35.8.2 nathanw sc->sc_dev.dv_xname);
233 1.35.8.2 nathanw }
234 1.35.8.2 nathanw
235 1.35.8.2 nathanw sc->sc_id = 7;
236 1.35.8.2 nathanw sc->sc_freq = 20; /* Mhz */
237 1.35.8.2 nathanw
238 1.35.8.2 nathanw /*
239 1.35.8.2 nathanw * Set up glue for MI code early; we use some of it here.
240 1.35.8.2 nathanw */
241 1.35.8.2 nathanw sc->sc_glue = &esp_glue;
242 1.35.8.2 nathanw
243 1.35.8.2 nathanw /*
244 1.35.8.2 nathanw * XXX More of this should be in ncr53c9x_attach(), but
245 1.35.8.2 nathanw * XXX should we really poke around the chip that much in
246 1.35.8.2 nathanw * XXX the MI code? Think about this more...
247 1.35.8.2 nathanw */
248 1.35.8.2 nathanw
249 1.35.8.2 nathanw /*
250 1.35.8.2 nathanw * It is necessary to try to load the 2nd config register here,
251 1.35.8.2 nathanw * to find out what rev the esp chip is, else the ncr53c9x_reset
252 1.35.8.2 nathanw * will not set up the defaults correctly.
253 1.35.8.2 nathanw */
254 1.35.8.2 nathanw sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
255 1.35.8.2 nathanw sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE;
256 1.35.8.2 nathanw sc->sc_cfg3 = NCRCFG3_CDB;
257 1.35.8.2 nathanw NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
258 1.35.8.2 nathanw
259 1.35.8.2 nathanw if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) !=
260 1.35.8.2 nathanw (NCRCFG2_SCSI2 | NCRCFG2_RPE)) {
261 1.35.8.2 nathanw sc->sc_rev = NCR_VARIANT_ESP100;
262 1.35.8.2 nathanw } else {
263 1.35.8.2 nathanw sc->sc_cfg2 = NCRCFG2_SCSI2;
264 1.35.8.2 nathanw NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
265 1.35.8.2 nathanw sc->sc_cfg3 = 0;
266 1.35.8.2 nathanw NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
267 1.35.8.2 nathanw sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK);
268 1.35.8.2 nathanw NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
269 1.35.8.2 nathanw if (NCR_READ_REG(sc, NCR_CFG3) !=
270 1.35.8.2 nathanw (NCRCFG3_CDB | NCRCFG3_FCLK)) {
271 1.35.8.2 nathanw sc->sc_rev = NCR_VARIANT_ESP100A;
272 1.35.8.2 nathanw } else {
273 1.35.8.2 nathanw /* NCRCFG2_FE enables > 64K transfers */
274 1.35.8.2 nathanw sc->sc_cfg2 |= NCRCFG2_FE;
275 1.35.8.2 nathanw sc->sc_cfg3 = 0;
276 1.35.8.2 nathanw NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
277 1.35.8.2 nathanw sc->sc_rev = NCR_VARIANT_ESP200;
278 1.35.8.2 nathanw }
279 1.35.8.2 nathanw }
280 1.35.8.2 nathanw
281 1.35.8.2 nathanw /*
282 1.35.8.2 nathanw * XXX minsync and maxxfer _should_ be set up in MI code,
283 1.35.8.2 nathanw * XXX but it appears to have some dependency on what sort
284 1.35.8.2 nathanw * XXX of DMA we're hooked up to, etc.
285 1.35.8.2 nathanw */
286 1.35.8.2 nathanw
287 1.35.8.2 nathanw /*
288 1.35.8.2 nathanw * This is the value used to start sync negotiations
289 1.35.8.2 nathanw * Note that the NCR register "SYNCTP" is programmed
290 1.35.8.2 nathanw * in "clocks per byte", and has a minimum value of 4.
291 1.35.8.2 nathanw * The SCSI period used in negotiation is one-fourth
292 1.35.8.2 nathanw * of the time (in nanoseconds) needed to transfer one byte.
293 1.35.8.2 nathanw * Since the chip's clock is given in MHz, we have the following
294 1.35.8.2 nathanw * formula: 4 * period = (1000 / freq) * 4
295 1.35.8.2 nathanw */
296 1.35.8.2 nathanw sc->sc_minsync = 1000 / sc->sc_freq;
297 1.35.8.2 nathanw
298 1.35.8.2 nathanw /*
299 1.35.8.2 nathanw * Alas, we must now modify the value a bit, because it's
300 1.35.8.2 nathanw * only valid when can switch on FASTCLK and FASTSCSI bits
301 1.35.8.2 nathanw * in config register 3...
302 1.35.8.2 nathanw */
303 1.35.8.2 nathanw switch (sc->sc_rev) {
304 1.35.8.2 nathanw case NCR_VARIANT_ESP100:
305 1.35.8.2 nathanw sc->sc_maxxfer = 64 * 1024;
306 1.35.8.2 nathanw sc->sc_minsync = 0; /* No synch on old chip? */
307 1.35.8.2 nathanw break;
308 1.35.8.2 nathanw
309 1.35.8.2 nathanw case NCR_VARIANT_ESP100A:
310 1.35.8.2 nathanw sc->sc_maxxfer = 64 * 1024;
311 1.35.8.2 nathanw /* Min clocks/byte is 5 */
312 1.35.8.2 nathanw sc->sc_minsync = ncr53c9x_cpb2stp(sc, 5);
313 1.35.8.2 nathanw break;
314 1.35.8.2 nathanw
315 1.35.8.2 nathanw case NCR_VARIANT_ESP200:
316 1.35.8.2 nathanw sc->sc_maxxfer = 16 * 1024 * 1024;
317 1.35.8.2 nathanw /* XXX - do actually set FAST* bits */
318 1.35.8.2 nathanw break;
319 1.35.8.2 nathanw }
320 1.35.8.2 nathanw
321 1.35.8.2 nathanw /* @@@ Some ESP_DCTL bits probably need setting */
322 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL,
323 1.35.8.2 nathanw ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_RESET);
324 1.35.8.2 nathanw DELAY(10);
325 1.35.8.2 nathanw DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
326 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_20MHZ | ESPDCTL_INTENB);
327 1.35.8.2 nathanw DELAY(10);
328 1.35.8.2 nathanw DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
329 1.35.8.2 nathanw
330 1.35.8.2 nathanw /* Set up SCSI DMA */
331 1.35.8.2 nathanw {
332 1.35.8.2 nathanw esc->sc_scsi_dma.nd_bst = NEXT68K_INTIO_BUS_SPACE;
333 1.35.8.2 nathanw
334 1.35.8.2 nathanw if (bus_space_map(esc->sc_scsi_dma.nd_bst, NEXT_P_SCSI_CSR,
335 1.35.8.2 nathanw DD_SIZE,0, &esc->sc_scsi_dma.nd_bsh)) {
336 1.35.8.2 nathanw panic("\n%s: can't map scsi DMA registers",
337 1.35.8.2 nathanw sc->sc_dev.dv_xname);
338 1.35.8.2 nathanw }
339 1.35.8.2 nathanw
340 1.35.8.2 nathanw esc->sc_scsi_dma.nd_intr = NEXT_I_SCSI_DMA;
341 1.35.8.2 nathanw esc->sc_scsi_dma.nd_shutdown_cb = &esp_dmacb_shutdown;
342 1.35.8.2 nathanw esc->sc_scsi_dma.nd_continue_cb = &esp_dmacb_continue;
343 1.35.8.2 nathanw esc->sc_scsi_dma.nd_completed_cb = &esp_dmacb_completed;
344 1.35.8.2 nathanw esc->sc_scsi_dma.nd_cb_arg = sc;
345 1.35.8.2 nathanw nextdma_config(&esc->sc_scsi_dma);
346 1.35.8.2 nathanw nextdma_init(&esc->sc_scsi_dma);
347 1.35.8.2 nathanw
348 1.35.8.2 nathanw #if 0
349 1.35.8.2 nathanw /* Turn on target selection using the `dma' method */
350 1.35.8.2 nathanw sc->sc_features |= NCR_F_DMASELECT;
351 1.35.8.2 nathanw #endif
352 1.35.8.2 nathanw
353 1.35.8.2 nathanw esc->sc_datain = -1;
354 1.35.8.2 nathanw esc->sc_dmaaddr = 0;
355 1.35.8.2 nathanw esc->sc_dmalen = 0;
356 1.35.8.2 nathanw esc->sc_dmasize = 0;
357 1.35.8.2 nathanw
358 1.35.8.2 nathanw esc->sc_loaded = 0;
359 1.35.8.2 nathanw
360 1.35.8.2 nathanw esc->sc_begin = 0;
361 1.35.8.2 nathanw esc->sc_begin_size = 0;
362 1.35.8.2 nathanw
363 1.35.8.2 nathanw {
364 1.35.8.2 nathanw int error;
365 1.35.8.2 nathanw if ((error = bus_dmamap_create(esc->sc_scsi_dma.nd_dmat,
366 1.35.8.2 nathanw sc->sc_maxxfer, sc->sc_maxxfer/NBPG+1, sc->sc_maxxfer,
367 1.35.8.2 nathanw 0, BUS_DMA_ALLOCNOW, &esc->sc_main_dmamap)) != 0) {
368 1.35.8.2 nathanw panic("%s: can't create main i/o DMA map, error = %d",
369 1.35.8.2 nathanw sc->sc_dev.dv_xname,error);
370 1.35.8.2 nathanw }
371 1.35.8.2 nathanw }
372 1.35.8.2 nathanw esc->sc_main = 0;
373 1.35.8.2 nathanw esc->sc_main_size = 0;
374 1.35.8.2 nathanw
375 1.35.8.2 nathanw {
376 1.35.8.2 nathanw int error;
377 1.35.8.2 nathanw if ((error = bus_dmamap_create(esc->sc_scsi_dma.nd_dmat,
378 1.35.8.2 nathanw ESP_DMA_TAILBUFSIZE,
379 1.35.8.2 nathanw 1, ESP_DMA_TAILBUFSIZE,
380 1.35.8.2 nathanw 0, BUS_DMA_ALLOCNOW, &esc->sc_tail_dmamap)) != 0) {
381 1.35.8.2 nathanw panic("%s: can't create tail i/o DMA map, error = %d",
382 1.35.8.2 nathanw sc->sc_dev.dv_xname,error);
383 1.35.8.2 nathanw }
384 1.35.8.2 nathanw }
385 1.35.8.2 nathanw esc->sc_tail = 0;
386 1.35.8.2 nathanw esc->sc_tail_size = 0;
387 1.35.8.2 nathanw
388 1.35.8.2 nathanw }
389 1.35.8.2 nathanw
390 1.35.8.2 nathanw /* Establish interrupt channel */
391 1.35.8.2 nathanw isrlink_autovec(ncr53c9x_intr, sc, NEXT_I_IPL(NEXT_I_SCSI), 0);
392 1.35.8.2 nathanw INTR_ENABLE(NEXT_I_SCSI);
393 1.35.8.2 nathanw
394 1.35.8.2 nathanw /* register interrupt stats */
395 1.35.8.2 nathanw evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, NULL,
396 1.35.8.2 nathanw sc->sc_dev.dv_xname, "intr");
397 1.35.8.2 nathanw
398 1.35.8.2 nathanw /* Do the common parts of attachment. */
399 1.35.8.2 nathanw sc->sc_adapter.adapt_minphys = minphys;
400 1.35.8.2 nathanw sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
401 1.35.8.2 nathanw ncr53c9x_attach(sc);
402 1.35.8.2 nathanw }
403 1.35.8.2 nathanw
404 1.35.8.2 nathanw /*
405 1.35.8.2 nathanw * Glue functions.
406 1.35.8.2 nathanw */
407 1.35.8.2 nathanw
408 1.35.8.2 nathanw u_char
409 1.35.8.2 nathanw esp_read_reg(sc, reg)
410 1.35.8.2 nathanw struct ncr53c9x_softc *sc;
411 1.35.8.2 nathanw int reg;
412 1.35.8.2 nathanw {
413 1.35.8.2 nathanw struct esp_softc *esc = (struct esp_softc *)sc;
414 1.35.8.2 nathanw
415 1.35.8.2 nathanw return(bus_space_read_1(esc->sc_bst, esc->sc_bsh, reg));
416 1.35.8.2 nathanw }
417 1.35.8.2 nathanw
418 1.35.8.2 nathanw void
419 1.35.8.2 nathanw esp_write_reg(sc, reg, val)
420 1.35.8.2 nathanw struct ncr53c9x_softc *sc;
421 1.35.8.2 nathanw int reg;
422 1.35.8.2 nathanw u_char val;
423 1.35.8.2 nathanw {
424 1.35.8.2 nathanw struct esp_softc *esc = (struct esp_softc *)sc;
425 1.35.8.2 nathanw
426 1.35.8.2 nathanw bus_space_write_1(esc->sc_bst, esc->sc_bsh, reg, val);
427 1.35.8.2 nathanw }
428 1.35.8.2 nathanw
429 1.35.8.2 nathanw int
430 1.35.8.2 nathanw esp_dma_isintr(sc)
431 1.35.8.2 nathanw struct ncr53c9x_softc *sc;
432 1.35.8.2 nathanw {
433 1.35.8.2 nathanw struct esp_softc *esc = (struct esp_softc *)sc;
434 1.35.8.2 nathanw
435 1.35.8.2 nathanw int r = (INTR_OCCURRED(NEXT_I_SCSI));
436 1.35.8.2 nathanw
437 1.35.8.2 nathanw if (r) {
438 1.35.8.2 nathanw
439 1.35.8.2 nathanw {
440 1.35.8.2 nathanw int flushcount;
441 1.35.8.2 nathanw int s;
442 1.35.8.2 nathanw s = spldma();
443 1.35.8.2 nathanw
444 1.35.8.2 nathanw flushcount = 0;
445 1.35.8.2 nathanw
446 1.35.8.2 nathanw #ifdef ESP_DEBUG
447 1.35.8.2 nathanw esp_dma_nest++;
448 1.35.8.2 nathanw
449 1.35.8.2 nathanw if (esp_debug) {
450 1.35.8.2 nathanw char sbuf[256];
451 1.35.8.2 nathanw
452 1.35.8.2 nathanw bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),
453 1.35.8.2 nathanw NEXT_INTR_BITS, sbuf, sizeof(sbuf));
454 1.35.8.2 nathanw printf("esp_dma_isintr = 0x%s\n", sbuf);
455 1.35.8.2 nathanw }
456 1.35.8.2 nathanw #endif
457 1.35.8.2 nathanw
458 1.35.8.2 nathanw while (esp_dma_isactive(sc)) {
459 1.35.8.2 nathanw flushcount++;
460 1.35.8.2 nathanw
461 1.35.8.2 nathanw #ifdef DIAGNOSTIC
462 1.35.8.2 nathanw r = (INTR_OCCURRED(NEXT_I_SCSI));
463 1.35.8.2 nathanw if (!r) panic("esp intr enabled but dma failed to flush");
464 1.35.8.2 nathanw #endif
465 1.35.8.2 nathanw #ifdef DIAGNOSTIC
466 1.35.8.2 nathanw #if 0
467 1.35.8.2 nathanw if ((esc->sc_loaded & (ESP_LOADED_TAIL/* |ESP_UNLOADED_MAIN */))
468 1.35.8.2 nathanw != (ESP_LOADED_TAIL /* |ESP_UNLOADED_MAIN */)) {
469 1.35.8.2 nathanw if (esc->sc_datain) {
470 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL,
471 1.35.8.2 nathanw ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
472 1.35.8.2 nathanw } else {
473 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL,
474 1.35.8.2 nathanw ESPDCTL_20MHZ | ESPDCTL_INTENB);
475 1.35.8.2 nathanw }
476 1.35.8.2 nathanw next_dma_print(&esc->sc_scsi_dma);
477 1.35.8.2 nathanw esp_dma_print(sc);
478 1.35.8.2 nathanw printf("%s: unexpected flush: tc=0x%06x\n",
479 1.35.8.2 nathanw sc->sc_dev.dv_xname,
480 1.35.8.2 nathanw (((sc->sc_cfg2 & NCRCFG2_FE)
481 1.35.8.2 nathanw ? NCR_READ_REG(sc, NCR_TCH) : 0)<<16)|
482 1.35.8.2 nathanw (NCR_READ_REG(sc, NCR_TCM)<<8)|
483 1.35.8.2 nathanw NCR_READ_REG(sc, NCR_TCL));
484 1.35.8.2 nathanw ncr53c9x_readregs(sc);
485 1.35.8.2 nathanw printf("%s: readregs[intr=%02x,stat=%02x,step=%02x]\n",
486 1.35.8.2 nathanw sc->sc_dev.dv_xname,
487 1.35.8.2 nathanw sc->sc_espintr, sc->sc_espstat, sc->sc_espstep);
488 1.35.8.2 nathanw panic("%s: flushing flushing non-tail dma\n",
489 1.35.8.2 nathanw sc->sc_dev.dv_xname);
490 1.35.8.2 nathanw }
491 1.35.8.2 nathanw #endif
492 1.35.8.2 nathanw #endif
493 1.35.8.2 nathanw DPRINTF(("%s: flushing dma, count = %d\n", sc->sc_dev.dv_xname,flushcount));
494 1.35.8.2 nathanw if (esc->sc_datain) {
495 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL,
496 1.35.8.2 nathanw ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_DMARD | ESPDCTL_FLUSH);
497 1.35.8.2 nathanw DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
498 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL,
499 1.35.8.2 nathanw ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_DMARD);
500 1.35.8.2 nathanw } else {
501 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL,
502 1.35.8.2 nathanw ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_FLUSH);
503 1.35.8.2 nathanw DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
504 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL,
505 1.35.8.2 nathanw ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD);
506 1.35.8.2 nathanw }
507 1.35.8.2 nathanw DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
508 1.35.8.2 nathanw
509 1.35.8.2 nathanw {
510 1.35.8.2 nathanw int nr;
511 1.35.8.2 nathanw nr = nextdma_intr(&esc->sc_scsi_dma);
512 1.35.8.2 nathanw if (nr) {
513 1.35.8.2 nathanw DPRINTF(("nextma_intr = %d\n",nr));
514 1.35.8.2 nathanw #ifdef DIAGNOSTIC
515 1.35.8.2 nathanw if (flushcount > 4) {
516 1.35.8.2 nathanw printf("%s: unexpected flushcount %d\n",sc->sc_dev.dv_xname,flushcount);
517 1.35.8.2 nathanw }
518 1.35.8.2 nathanw #endif
519 1.35.8.2 nathanw #ifdef DIAGNOSTIC
520 1.35.8.2 nathanw #if 0
521 1.35.8.2 nathanw if (esp_dma_isactive(sc)) {
522 1.35.8.2 nathanw esp_dma_print(sc);
523 1.35.8.2 nathanw printf("%s: dma still active after a flush with count %d\n",
524 1.35.8.2 nathanw sc->sc_dev.dv_xname,flushcount);
525 1.35.8.2 nathanw
526 1.35.8.2 nathanw }
527 1.35.8.2 nathanw #endif
528 1.35.8.2 nathanw #endif
529 1.35.8.2 nathanw flushcount = 0;
530 1.35.8.2 nathanw }
531 1.35.8.2 nathanw }
532 1.35.8.2 nathanw }
533 1.35.8.2 nathanw
534 1.35.8.2 nathanw #ifdef ESP_DEBUG
535 1.35.8.2 nathanw esp_dma_nest--;
536 1.35.8.2 nathanw #endif
537 1.35.8.2 nathanw
538 1.35.8.2 nathanw splx(s);
539 1.35.8.2 nathanw }
540 1.35.8.2 nathanw
541 1.35.8.2 nathanw #ifdef DIAGNOSTIC
542 1.35.8.2 nathanw r = (INTR_OCCURRED(NEXT_I_SCSI));
543 1.35.8.2 nathanw if (!r) panic("esp intr not enabled after dma flush");
544 1.35.8.2 nathanw #endif
545 1.35.8.2 nathanw
546 1.35.8.2 nathanw /* Clear the DMAMOD bit in the DCTL register, since if this
547 1.35.8.2 nathanw * routine returns true, then the ncr53c9x_intr handler will
548 1.35.8.2 nathanw * be called and needs access to the scsi registers.
549 1.35.8.2 nathanw */
550 1.35.8.2 nathanw if (esc->sc_datain) {
551 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL,
552 1.35.8.2 nathanw ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
553 1.35.8.2 nathanw } else {
554 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL,
555 1.35.8.2 nathanw ESPDCTL_20MHZ | ESPDCTL_INTENB);
556 1.35.8.2 nathanw }
557 1.35.8.2 nathanw DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
558 1.35.8.2 nathanw
559 1.35.8.2 nathanw }
560 1.35.8.2 nathanw
561 1.35.8.2 nathanw return (r);
562 1.35.8.2 nathanw }
563 1.35.8.2 nathanw
564 1.35.8.2 nathanw void
565 1.35.8.2 nathanw esp_dma_reset(sc)
566 1.35.8.2 nathanw struct ncr53c9x_softc *sc;
567 1.35.8.2 nathanw {
568 1.35.8.2 nathanw struct esp_softc *esc = (struct esp_softc *)sc;
569 1.35.8.2 nathanw
570 1.35.8.2 nathanw DPRINTF(("esp dma reset\n"));
571 1.35.8.2 nathanw
572 1.35.8.2 nathanw #ifdef ESP_DEBUG
573 1.35.8.2 nathanw if (esp_debug) {
574 1.35.8.2 nathanw char sbuf[256];
575 1.35.8.2 nathanw
576 1.35.8.2 nathanw bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),
577 1.35.8.2 nathanw NEXT_INTR_BITS, sbuf, sizeof(sbuf));
578 1.35.8.2 nathanw printf(" *intrstat = 0x%s\n", sbuf);
579 1.35.8.2 nathanw
580 1.35.8.2 nathanw bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRMASK)),
581 1.35.8.2 nathanw NEXT_INTR_BITS, sbuf, sizeof(sbuf));
582 1.35.8.2 nathanw printf(" *intrmask = 0x%s\n", sbuf);
583 1.35.8.2 nathanw }
584 1.35.8.2 nathanw #endif
585 1.35.8.2 nathanw
586 1.35.8.2 nathanw /* Clear the DMAMOD bit in the DCTL register: */
587 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL,
588 1.35.8.2 nathanw ESPDCTL_20MHZ | ESPDCTL_INTENB);
589 1.35.8.2 nathanw DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
590 1.35.8.2 nathanw
591 1.35.8.2 nathanw nextdma_reset(&esc->sc_scsi_dma);
592 1.35.8.2 nathanw
593 1.35.8.2 nathanw esc->sc_datain = -1;
594 1.35.8.2 nathanw esc->sc_dmaaddr = 0;
595 1.35.8.2 nathanw esc->sc_dmalen = 0;
596 1.35.8.2 nathanw esc->sc_dmasize = 0;
597 1.35.8.2 nathanw
598 1.35.8.2 nathanw esc->sc_loaded = 0;
599 1.35.8.2 nathanw
600 1.35.8.2 nathanw esc->sc_begin = 0;
601 1.35.8.2 nathanw esc->sc_begin_size = 0;
602 1.35.8.2 nathanw
603 1.35.8.2 nathanw if (esc->sc_main_dmamap->dm_mapsize) {
604 1.35.8.2 nathanw bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap);
605 1.35.8.2 nathanw }
606 1.35.8.2 nathanw esc->sc_main = 0;
607 1.35.8.2 nathanw esc->sc_main_size = 0;
608 1.35.8.2 nathanw
609 1.35.8.2 nathanw if (esc->sc_tail_dmamap->dm_mapsize) {
610 1.35.8.2 nathanw bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap);
611 1.35.8.2 nathanw }
612 1.35.8.2 nathanw esc->sc_tail = 0;
613 1.35.8.2 nathanw esc->sc_tail_size = 0;
614 1.35.8.2 nathanw }
615 1.35.8.2 nathanw
616 1.35.8.2 nathanw int
617 1.35.8.2 nathanw esp_dma_intr(sc)
618 1.35.8.2 nathanw struct ncr53c9x_softc *sc;
619 1.35.8.2 nathanw {
620 1.35.8.2 nathanw #ifdef DIAGNOSTIC
621 1.35.8.2 nathanw panic("%s: esp_dma_intr shouldn't be invoked.\n", sc->sc_dev.dv_xname);
622 1.35.8.2 nathanw #endif
623 1.35.8.2 nathanw
624 1.35.8.2 nathanw return -1;
625 1.35.8.2 nathanw }
626 1.35.8.2 nathanw
627 1.35.8.2 nathanw /* it appears that:
628 1.35.8.2 nathanw * addr and len arguments to this need to be kept up to date
629 1.35.8.2 nathanw * with the status of the transfter.
630 1.35.8.2 nathanw * the dmasize of this is the actual length of the transfer
631 1.35.8.2 nathanw * request, which is guaranteed to be less than maxxfer.
632 1.35.8.2 nathanw * (len may be > maxxfer)
633 1.35.8.2 nathanw */
634 1.35.8.2 nathanw
635 1.35.8.2 nathanw int
636 1.35.8.2 nathanw esp_dma_setup(sc, addr, len, datain, dmasize)
637 1.35.8.2 nathanw struct ncr53c9x_softc *sc;
638 1.35.8.2 nathanw caddr_t *addr;
639 1.35.8.2 nathanw size_t *len;
640 1.35.8.2 nathanw int datain;
641 1.35.8.2 nathanw size_t *dmasize;
642 1.35.8.2 nathanw {
643 1.35.8.2 nathanw struct esp_softc *esc = (struct esp_softc *)sc;
644 1.35.8.2 nathanw
645 1.35.8.2 nathanw #ifdef DIAGNOSTIC
646 1.35.8.2 nathanw #ifdef ESP_DEBUG
647 1.35.8.2 nathanw /* if this is a read DMA, pre-fill the buffer with 0xdeadbeef
648 1.35.8.2 nathanw * to identify bogus reads
649 1.35.8.2 nathanw */
650 1.35.8.2 nathanw if (datain) {
651 1.35.8.2 nathanw int *v = (int *)(*addr);
652 1.35.8.2 nathanw int i;
653 1.35.8.2 nathanw for(i=0;i<((*len)/4);i++) v[i] = 0xdeadbeef;
654 1.35.8.2 nathanw v = (int *)(&(esc->sc_tailbuf[0]));
655 1.35.8.2 nathanw for(i=0;i<((sizeof(esc->sc_tailbuf)/4));i++) v[i] = 0xdeaffeed;
656 1.35.8.2 nathanw } else {
657 1.35.8.2 nathanw int *v;
658 1.35.8.2 nathanw int i;
659 1.35.8.2 nathanw v = (int *)(&(esc->sc_tailbuf[0]));
660 1.35.8.2 nathanw for(i=0;i<((sizeof(esc->sc_tailbuf)/4));i++) v[i] = 0xfeeb1eed;
661 1.35.8.2 nathanw }
662 1.35.8.2 nathanw #endif
663 1.35.8.2 nathanw #endif
664 1.35.8.2 nathanw
665 1.35.8.2 nathanw DPRINTF(("esp_dma_setup(%p,0x%08x,0x%08x)\n",*addr,*len,*dmasize));
666 1.35.8.2 nathanw
667 1.35.8.2 nathanw #if 0
668 1.35.8.2 nathanw #ifdef DIAGNOSTIC /* @@@ this is ok sometimes. verify that we handle it ok
669 1.35.8.2 nathanw * and then remove this check
670 1.35.8.2 nathanw */
671 1.35.8.2 nathanw if (*len != *dmasize) {
672 1.35.8.2 nathanw panic("esp dmalen 0x%lx != size 0x%lx",*len,*dmasize);
673 1.35.8.2 nathanw }
674 1.35.8.2 nathanw #endif
675 1.35.8.2 nathanw #endif
676 1.35.8.2 nathanw
677 1.35.8.2 nathanw #ifdef DIAGNOSTIC
678 1.35.8.2 nathanw if ((esc->sc_datain != -1) ||
679 1.35.8.2 nathanw (esc->sc_main_dmamap->dm_mapsize != 0) ||
680 1.35.8.2 nathanw (esc->sc_tail_dmamap->dm_mapsize != 0) ||
681 1.35.8.2 nathanw (esc->sc_dmasize != 0)) {
682 1.35.8.2 nathanw panic("%s: map already loaded in esp_dma_setup\n"
683 1.35.8.2 nathanw "\tdatain = %d\n\tmain_mapsize=%ld\n\tail_mapsize=%ld\n\tdmasize = %d",
684 1.35.8.2 nathanw sc->sc_dev.dv_xname, esc->sc_datain,
685 1.35.8.2 nathanw esc->sc_main_dmamap->dm_mapsize,
686 1.35.8.2 nathanw esc->sc_tail_dmamap->dm_mapsize,
687 1.35.8.2 nathanw esc->sc_dmasize);
688 1.35.8.2 nathanw }
689 1.35.8.2 nathanw #endif
690 1.35.8.2 nathanw
691 1.35.8.2 nathanw /* we are sometimes asked to dma zero bytes, that's easy */
692 1.35.8.2 nathanw if (*dmasize <= 0) {
693 1.35.8.2 nathanw return(0);
694 1.35.8.2 nathanw }
695 1.35.8.2 nathanw
696 1.35.8.2 nathanw /* Save these in case we have to abort DMA */
697 1.35.8.2 nathanw esc->sc_datain = datain;
698 1.35.8.2 nathanw esc->sc_dmaaddr = addr;
699 1.35.8.2 nathanw esc->sc_dmalen = len;
700 1.35.8.2 nathanw esc->sc_dmasize = *dmasize;
701 1.35.8.2 nathanw
702 1.35.8.2 nathanw esc->sc_loaded = 0;
703 1.35.8.2 nathanw
704 1.35.8.2 nathanw #define DMA_SCSI_ALIGNMENT 16
705 1.35.8.2 nathanw #define DMA_SCSI_ALIGN(type, addr) \
706 1.35.8.2 nathanw ((type)(((unsigned)(addr)+DMA_SCSI_ALIGNMENT-1) \
707 1.35.8.2 nathanw &~(DMA_SCSI_ALIGNMENT-1)))
708 1.35.8.2 nathanw #define DMA_SCSI_ALIGNED(addr) \
709 1.35.8.2 nathanw (((unsigned)(addr)&(DMA_SCSI_ALIGNMENT-1))==0)
710 1.35.8.2 nathanw
711 1.35.8.2 nathanw {
712 1.35.8.2 nathanw size_t slop_bgn_size; /* # bytes to be fifo'd at beginning */
713 1.35.8.2 nathanw size_t slop_end_size; /* # bytes to be transferred in tail buffer */
714 1.35.8.2 nathanw
715 1.35.8.2 nathanw {
716 1.35.8.2 nathanw u_long bgn = (u_long)(*esc->sc_dmaaddr);
717 1.35.8.2 nathanw u_long end = (u_long)(*esc->sc_dmaaddr+esc->sc_dmasize);
718 1.35.8.2 nathanw
719 1.35.8.2 nathanw slop_bgn_size = DMA_SCSI_ALIGNMENT-(bgn % DMA_SCSI_ALIGNMENT);
720 1.35.8.2 nathanw if (slop_bgn_size == DMA_SCSI_ALIGNMENT) slop_bgn_size = 0;
721 1.35.8.2 nathanw slop_end_size = (end % DMA_ENDALIGNMENT);
722 1.35.8.2 nathanw }
723 1.35.8.2 nathanw
724 1.35.8.2 nathanw /* Force a minimum slop end size. This ensures that write
725 1.35.8.2 nathanw * requests will overrun, as required to get completion interrupts.
726 1.35.8.2 nathanw * In addition, since the tail buffer is guaranteed to be mapped
727 1.35.8.2 nathanw * in a single dma segment, the overrun won't accidentally
728 1.35.8.2 nathanw * end up in its own segment.
729 1.35.8.2 nathanw */
730 1.35.8.2 nathanw if (!esc->sc_datain) {
731 1.35.8.2 nathanw #if 0
732 1.35.8.2 nathanw slop_end_size += ESP_DMA_MAXTAIL;
733 1.35.8.2 nathanw #else
734 1.35.8.2 nathanw slop_end_size += 0x10;
735 1.35.8.2 nathanw #endif
736 1.35.8.2 nathanw }
737 1.35.8.2 nathanw
738 1.35.8.2 nathanw /* Check to make sure we haven't counted extra slop
739 1.35.8.2 nathanw * as would happen for a very short dma buffer, also
740 1.35.8.2 nathanw * for short buffers, just stuff the entire thing in the tail
741 1.35.8.2 nathanw */
742 1.35.8.2 nathanw if ((slop_bgn_size+slop_end_size >= esc->sc_dmasize)
743 1.35.8.2 nathanw #if 0
744 1.35.8.2 nathanw || (esc->sc_dmasize <= ESP_DMA_MAXTAIL)
745 1.35.8.2 nathanw #endif
746 1.35.8.2 nathanw )
747 1.35.8.2 nathanw {
748 1.35.8.2 nathanw slop_bgn_size = 0;
749 1.35.8.2 nathanw slop_end_size = esc->sc_dmasize;
750 1.35.8.2 nathanw }
751 1.35.8.2 nathanw
752 1.35.8.2 nathanw /* initialize the fifo buffer */
753 1.35.8.2 nathanw if (slop_bgn_size) {
754 1.35.8.2 nathanw esc->sc_begin = *esc->sc_dmaaddr;
755 1.35.8.2 nathanw esc->sc_begin_size = slop_bgn_size;
756 1.35.8.2 nathanw } else {
757 1.35.8.2 nathanw esc->sc_begin = 0;
758 1.35.8.2 nathanw esc->sc_begin_size = 0;
759 1.35.8.2 nathanw }
760 1.35.8.2 nathanw
761 1.35.8.2 nathanw /* Load the normal DMA map */
762 1.35.8.2 nathanw {
763 1.35.8.2 nathanw esc->sc_main = *esc->sc_dmaaddr+slop_bgn_size;
764 1.35.8.2 nathanw esc->sc_main_size = (esc->sc_dmasize)-(slop_end_size+slop_bgn_size);
765 1.35.8.2 nathanw
766 1.35.8.2 nathanw if (esc->sc_main_size) {
767 1.35.8.2 nathanw int error;
768 1.35.8.2 nathanw error = bus_dmamap_load(esc->sc_scsi_dma.nd_dmat,
769 1.35.8.2 nathanw esc->sc_main_dmamap,
770 1.35.8.2 nathanw esc->sc_main, esc->sc_main_size,
771 1.35.8.2 nathanw NULL, BUS_DMA_NOWAIT);
772 1.35.8.2 nathanw if (error) {
773 1.35.8.2 nathanw #ifdef ESP_DEBUG
774 1.35.8.2 nathanw printf("%s: esc->sc_main_dmamap->_dm_size = %ld\n",
775 1.35.8.2 nathanw sc->sc_dev.dv_xname,esc->sc_main_dmamap->_dm_size);
776 1.35.8.2 nathanw printf("%s: esc->sc_main_dmamap->_dm_segcnt = %d\n",
777 1.35.8.2 nathanw sc->sc_dev.dv_xname,esc->sc_main_dmamap->_dm_segcnt);
778 1.35.8.2 nathanw printf("%s: esc->sc_main_dmamap->_dm_maxsegsz = %ld\n",
779 1.35.8.2 nathanw sc->sc_dev.dv_xname,esc->sc_main_dmamap->_dm_maxsegsz);
780 1.35.8.2 nathanw printf("%s: esc->sc_main_dmamap->_dm_boundary = %ld\n",
781 1.35.8.2 nathanw sc->sc_dev.dv_xname,esc->sc_main_dmamap->_dm_boundary);
782 1.35.8.2 nathanw esp_dma_print(sc);
783 1.35.8.2 nathanw #endif
784 1.35.8.2 nathanw panic("%s: can't load main dma map. error = %d, addr=%p, size=0x%08x",
785 1.35.8.2 nathanw sc->sc_dev.dv_xname, error,esc->sc_main,esc->sc_main_size);
786 1.35.8.2 nathanw }
787 1.35.8.2 nathanw #if 0
788 1.35.8.2 nathanw bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap,
789 1.35.8.2 nathanw 0, esc->sc_main_dmamap->dm_mapsize,
790 1.35.8.2 nathanw (esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
791 1.35.8.2 nathanw esc->sc_main_dmamap->dm_xfer_len = 0;
792 1.35.8.2 nathanw #endif
793 1.35.8.2 nathanw } else {
794 1.35.8.2 nathanw esc->sc_main = 0;
795 1.35.8.2 nathanw }
796 1.35.8.2 nathanw }
797 1.35.8.2 nathanw
798 1.35.8.2 nathanw /* Load the tail DMA map */
799 1.35.8.2 nathanw if (slop_end_size) {
800 1.35.8.2 nathanw esc->sc_tail = DMA_ENDALIGN(caddr_t,esc->sc_tailbuf+slop_end_size)-slop_end_size;
801 1.35.8.2 nathanw /* If the beginning of the tail is not correctly aligned,
802 1.35.8.2 nathanw * we have no choice but to align the start, which might then unalign the end.
803 1.35.8.2 nathanw */
804 1.35.8.2 nathanw esc->sc_tail = DMA_SCSI_ALIGN(caddr_t,esc->sc_tail);
805 1.35.8.2 nathanw /* So therefore, we change the tail size to be end aligned again. */
806 1.35.8.2 nathanw esc->sc_tail_size = DMA_ENDALIGN(caddr_t,esc->sc_tail+slop_end_size)-esc->sc_tail;
807 1.35.8.2 nathanw
808 1.35.8.2 nathanw /* @@@ next dma overrun lossage */
809 1.35.8.2 nathanw if (!esc->sc_datain) {
810 1.35.8.2 nathanw esc->sc_tail_size += ESP_DMA_OVERRUN;
811 1.35.8.2 nathanw }
812 1.35.8.2 nathanw
813 1.35.8.2 nathanw {
814 1.35.8.2 nathanw int error;
815 1.35.8.2 nathanw error = bus_dmamap_load(esc->sc_scsi_dma.nd_dmat,
816 1.35.8.2 nathanw esc->sc_tail_dmamap,
817 1.35.8.2 nathanw esc->sc_tail, esc->sc_tail_size,
818 1.35.8.2 nathanw NULL, BUS_DMA_NOWAIT);
819 1.35.8.2 nathanw if (error) {
820 1.35.8.2 nathanw panic("%s: can't load tail dma map. error = %d, addr=%p, size=0x%08x",
821 1.35.8.2 nathanw sc->sc_dev.dv_xname, error,esc->sc_tail,esc->sc_tail_size);
822 1.35.8.2 nathanw }
823 1.35.8.2 nathanw #if 0
824 1.35.8.2 nathanw bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap,
825 1.35.8.2 nathanw 0, esc->sc_tail_dmamap->dm_mapsize,
826 1.35.8.2 nathanw (esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
827 1.35.8.2 nathanw esc->sc_tail_dmamap->dm_xfer_len = 0;
828 1.35.8.2 nathanw #endif
829 1.35.8.2 nathanw }
830 1.35.8.2 nathanw }
831 1.35.8.2 nathanw }
832 1.35.8.2 nathanw
833 1.35.8.2 nathanw return (0);
834 1.35.8.2 nathanw }
835 1.35.8.2 nathanw
836 1.35.8.2 nathanw #ifdef ESP_DEBUG
837 1.35.8.2 nathanw /* For debugging */
838 1.35.8.2 nathanw void
839 1.35.8.2 nathanw esp_dma_store(sc)
840 1.35.8.2 nathanw struct ncr53c9x_softc *sc;
841 1.35.8.2 nathanw {
842 1.35.8.2 nathanw struct esp_softc *esc = (struct esp_softc *)sc;
843 1.35.8.2 nathanw char *p = &esp_dma_dump[0];
844 1.35.8.2 nathanw
845 1.35.8.2 nathanw p += sprintf(p,"%s: sc_datain=%d\n",sc->sc_dev.dv_xname,esc->sc_datain);
846 1.35.8.2 nathanw p += sprintf(p,"%s: sc_loaded=0x%08x\n",sc->sc_dev.dv_xname,esc->sc_loaded);
847 1.35.8.2 nathanw
848 1.35.8.2 nathanw if (esc->sc_dmaaddr) {
849 1.35.8.2 nathanw p += sprintf(p,"%s: sc_dmaaddr=%p\n",sc->sc_dev.dv_xname,*esc->sc_dmaaddr);
850 1.35.8.2 nathanw } else {
851 1.35.8.2 nathanw p += sprintf(p,"%s: sc_dmaaddr=NULL\n",sc->sc_dev.dv_xname);
852 1.35.8.2 nathanw }
853 1.35.8.2 nathanw if (esc->sc_dmalen) {
854 1.35.8.2 nathanw p += sprintf(p,"%s: sc_dmalen=0x%08x\n",sc->sc_dev.dv_xname,*esc->sc_dmalen);
855 1.35.8.2 nathanw } else {
856 1.35.8.2 nathanw p += sprintf(p,"%s: sc_dmalen=NULL\n",sc->sc_dev.dv_xname);
857 1.35.8.2 nathanw }
858 1.35.8.2 nathanw p += sprintf(p,"%s: sc_dmasize=0x%08x\n",sc->sc_dev.dv_xname,esc->sc_dmasize);
859 1.35.8.2 nathanw
860 1.35.8.2 nathanw p += sprintf(p,"%s: sc_begin = %p, sc_begin_size = 0x%08x\n",
861 1.35.8.2 nathanw sc->sc_dev.dv_xname, esc->sc_begin, esc->sc_begin_size);
862 1.35.8.2 nathanw p += sprintf(p,"%s: sc_main = %p, sc_main_size = 0x%08x\n",
863 1.35.8.2 nathanw sc->sc_dev.dv_xname, esc->sc_main, esc->sc_main_size);
864 1.35.8.2 nathanw {
865 1.35.8.2 nathanw int i;
866 1.35.8.2 nathanw bus_dmamap_t map = esc->sc_main_dmamap;
867 1.35.8.2 nathanw p += sprintf(p,"%s: sc_main_dmamap. mapsize = 0x%08lx, nsegs = %d\n",
868 1.35.8.2 nathanw sc->sc_dev.dv_xname, map->dm_mapsize, map->dm_nsegs);
869 1.35.8.2 nathanw for(i=0;i<map->dm_nsegs;i++) {
870 1.35.8.2 nathanw p += sprintf(p,"%s: map->dm_segs[%d].ds_addr = 0x%08lx, len = 0x%08lx\n",
871 1.35.8.2 nathanw sc->sc_dev.dv_xname, i, map->dm_segs[i].ds_addr, map->dm_segs[i].ds_len);
872 1.35.8.2 nathanw }
873 1.35.8.2 nathanw }
874 1.35.8.2 nathanw p += sprintf(p,"%s: sc_tail = %p, sc_tail_size = 0x%08x\n",
875 1.35.8.2 nathanw sc->sc_dev.dv_xname, esc->sc_tail, esc->sc_tail_size);
876 1.35.8.2 nathanw {
877 1.35.8.2 nathanw int i;
878 1.35.8.2 nathanw bus_dmamap_t map = esc->sc_tail_dmamap;
879 1.35.8.2 nathanw p += sprintf(p,"%s: sc_tail_dmamap. mapsize = 0x%08lx, nsegs = %d\n",
880 1.35.8.2 nathanw sc->sc_dev.dv_xname, map->dm_mapsize, map->dm_nsegs);
881 1.35.8.2 nathanw for(i=0;i<map->dm_nsegs;i++) {
882 1.35.8.2 nathanw p += sprintf(p,"%s: map->dm_segs[%d].ds_addr = 0x%08lx, len = 0x%08lx\n",
883 1.35.8.2 nathanw sc->sc_dev.dv_xname, i, map->dm_segs[i].ds_addr, map->dm_segs[i].ds_len);
884 1.35.8.2 nathanw }
885 1.35.8.2 nathanw }
886 1.35.8.2 nathanw }
887 1.35.8.2 nathanw
888 1.35.8.2 nathanw void
889 1.35.8.2 nathanw esp_dma_print(sc)
890 1.35.8.2 nathanw struct ncr53c9x_softc *sc;
891 1.35.8.2 nathanw {
892 1.35.8.2 nathanw esp_dma_store(sc);
893 1.35.8.2 nathanw printf("%s",esp_dma_dump);
894 1.35.8.2 nathanw }
895 1.35.8.2 nathanw #endif
896 1.35.8.2 nathanw
897 1.35.8.2 nathanw void
898 1.35.8.2 nathanw esp_dma_go(sc)
899 1.35.8.2 nathanw struct ncr53c9x_softc *sc;
900 1.35.8.2 nathanw {
901 1.35.8.2 nathanw struct esp_softc *esc = (struct esp_softc *)sc;
902 1.35.8.2 nathanw
903 1.35.8.2 nathanw DPRINTF(("%s: esp_dma_go(datain = %d)\n",
904 1.35.8.2 nathanw sc->sc_dev.dv_xname, esc->sc_datain));
905 1.35.8.2 nathanw
906 1.35.8.2 nathanw #ifdef ESP_DEBUG
907 1.35.8.2 nathanw if (esp_debug) esp_dma_print(sc);
908 1.35.8.2 nathanw else esp_dma_store(sc);
909 1.35.8.2 nathanw #endif
910 1.35.8.2 nathanw
911 1.35.8.2 nathanw #ifdef ESP_DEBUG
912 1.35.8.2 nathanw {
913 1.35.8.2 nathanw int n = NCR_READ_REG(sc, NCR_FFLAG);
914 1.35.8.2 nathanw DPRINTF(("%s: fifo size = %d, seq = 0x%x\n",
915 1.35.8.2 nathanw sc->sc_dev.dv_xname,
916 1.35.8.2 nathanw n & NCRFIFO_FF, (n & NCRFIFO_SS)>>5));
917 1.35.8.2 nathanw }
918 1.35.8.2 nathanw #endif
919 1.35.8.2 nathanw
920 1.35.8.2 nathanw /* zero length dma transfers are boring */
921 1.35.8.2 nathanw if (esc->sc_dmasize == 0) {
922 1.35.8.2 nathanw return;
923 1.35.8.2 nathanw }
924 1.35.8.2 nathanw
925 1.35.8.2 nathanw #if defined(DIAGNOSTIC)
926 1.35.8.2 nathanw if ((esc->sc_begin_size == 0) &&
927 1.35.8.2 nathanw (esc->sc_main_dmamap->dm_mapsize == 0) &&
928 1.35.8.2 nathanw (esc->sc_tail_dmamap->dm_mapsize == 0)) {
929 1.35.8.2 nathanw esp_dma_print(sc);
930 1.35.8.2 nathanw panic("%s: No DMA requested!",sc->sc_dev.dv_xname);
931 1.35.8.2 nathanw }
932 1.35.8.2 nathanw #endif
933 1.35.8.2 nathanw
934 1.35.8.2 nathanw /* Stuff the fifo with the begin buffer */
935 1.35.8.2 nathanw if (esc->sc_datain) {
936 1.35.8.2 nathanw int i;
937 1.35.8.2 nathanw DPRINTF(("%s: FIFO read of %d bytes:",
938 1.35.8.2 nathanw sc->sc_dev.dv_xname,esc->sc_begin_size));
939 1.35.8.2 nathanw for(i=0;i<esc->sc_begin_size;i++) {
940 1.35.8.2 nathanw esc->sc_begin[i]=NCR_READ_REG(sc, NCR_FIFO);
941 1.35.8.2 nathanw DPRINTF((" %02x",esc->sc_begin[i]&0xff));
942 1.35.8.2 nathanw }
943 1.35.8.2 nathanw DPRINTF(("\n"));
944 1.35.8.2 nathanw } else {
945 1.35.8.2 nathanw int i;
946 1.35.8.2 nathanw DPRINTF(("%s: FIFO write of %d bytes:",
947 1.35.8.2 nathanw sc->sc_dev.dv_xname,esc->sc_begin_size));
948 1.35.8.2 nathanw for(i=0;i<esc->sc_begin_size;i++) {
949 1.35.8.2 nathanw NCR_WRITE_REG(sc, NCR_FIFO, esc->sc_begin[i]);
950 1.35.8.2 nathanw DPRINTF((" %02x",esc->sc_begin[i]&0xff));
951 1.35.8.2 nathanw }
952 1.35.8.2 nathanw DPRINTF(("\n"));
953 1.35.8.2 nathanw }
954 1.35.8.2 nathanw
955 1.35.8.2 nathanw /* if we are a dma write cycle, copy the end slop */
956 1.35.8.2 nathanw if (esc->sc_datain == 0) {
957 1.35.8.2 nathanw memcpy(esc->sc_tail,
958 1.35.8.2 nathanw (*esc->sc_dmaaddr+esc->sc_begin_size+esc->sc_main_size),
959 1.35.8.2 nathanw (esc->sc_dmasize-(esc->sc_begin_size+esc->sc_main_size)));
960 1.35.8.2 nathanw }
961 1.35.8.2 nathanw
962 1.35.8.2 nathanw if (esc->sc_main_dmamap->dm_mapsize) {
963 1.35.8.2 nathanw bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap,
964 1.35.8.2 nathanw 0, esc->sc_main_dmamap->dm_mapsize,
965 1.35.8.2 nathanw (esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
966 1.35.8.2 nathanw esc->sc_main_dmamap->dm_xfer_len = 0;
967 1.35.8.2 nathanw }
968 1.35.8.2 nathanw
969 1.35.8.2 nathanw if (esc->sc_tail_dmamap->dm_mapsize) {
970 1.35.8.2 nathanw bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap,
971 1.35.8.2 nathanw 0, esc->sc_tail_dmamap->dm_mapsize,
972 1.35.8.2 nathanw (esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
973 1.35.8.2 nathanw esc->sc_tail_dmamap->dm_xfer_len = 0;
974 1.35.8.2 nathanw }
975 1.35.8.2 nathanw
976 1.35.8.2 nathanw nextdma_start(&esc->sc_scsi_dma,
977 1.35.8.2 nathanw (esc->sc_datain ? DMACSR_SETREAD : DMACSR_SETWRITE));
978 1.35.8.2 nathanw
979 1.35.8.2 nathanw if (esc->sc_datain) {
980 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL,
981 1.35.8.2 nathanw ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_DMARD);
982 1.35.8.2 nathanw } else {
983 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL,
984 1.35.8.2 nathanw ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD);
985 1.35.8.2 nathanw }
986 1.35.8.2 nathanw DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
987 1.35.8.2 nathanw }
988 1.35.8.2 nathanw
989 1.35.8.2 nathanw void
990 1.35.8.2 nathanw esp_dma_stop(sc)
991 1.35.8.2 nathanw struct ncr53c9x_softc *sc;
992 1.35.8.2 nathanw {
993 1.35.8.2 nathanw struct esp_softc *esc = (struct esp_softc *)sc;
994 1.35.8.2 nathanw next_dma_print(&esc->sc_scsi_dma);
995 1.35.8.2 nathanw esp_dma_print(sc);
996 1.35.8.2 nathanw panic("%s: stop not yet implemented\n",sc->sc_dev.dv_xname);
997 1.35.8.2 nathanw }
998 1.35.8.2 nathanw
999 1.35.8.2 nathanw int
1000 1.35.8.2 nathanw esp_dma_isactive(sc)
1001 1.35.8.2 nathanw struct ncr53c9x_softc *sc;
1002 1.35.8.2 nathanw {
1003 1.35.8.2 nathanw struct esp_softc *esc = (struct esp_softc *)sc;
1004 1.35.8.2 nathanw int r = !nextdma_finished(&esc->sc_scsi_dma);
1005 1.35.8.2 nathanw DPRINTF(("esp_dma_isactive = %d\n",r));
1006 1.35.8.2 nathanw return(r);
1007 1.35.8.2 nathanw }
1008 1.35.8.2 nathanw
1009 1.35.8.2 nathanw /****************************************************************/
1010 1.35.8.2 nathanw
1011 1.35.8.2 nathanw /* Internal dma callback routines */
1012 1.35.8.2 nathanw bus_dmamap_t
1013 1.35.8.2 nathanw esp_dmacb_continue(arg)
1014 1.35.8.2 nathanw void *arg;
1015 1.35.8.2 nathanw {
1016 1.35.8.2 nathanw struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
1017 1.35.8.2 nathanw struct esp_softc *esc = (struct esp_softc *)sc;
1018 1.35.8.2 nathanw
1019 1.35.8.2 nathanw DPRINTF(("%s: dma continue\n",sc->sc_dev.dv_xname));
1020 1.35.8.2 nathanw
1021 1.35.8.2 nathanw #ifdef DIAGNOSTIC
1022 1.35.8.2 nathanw if ((esc->sc_datain < 0) || (esc->sc_datain > 1)) {
1023 1.35.8.2 nathanw panic("%s: map not loaded in dma continue callback, datain = %d",
1024 1.35.8.2 nathanw sc->sc_dev.dv_xname,esc->sc_datain);
1025 1.35.8.2 nathanw }
1026 1.35.8.2 nathanw #endif
1027 1.35.8.2 nathanw
1028 1.35.8.2 nathanw if ((!(esc->sc_loaded & ESP_LOADED_MAIN)) &&
1029 1.35.8.2 nathanw (esc->sc_main_dmamap->dm_mapsize)) {
1030 1.35.8.2 nathanw DPRINTF(("%s: Loading main map\n",sc->sc_dev.dv_xname));
1031 1.35.8.2 nathanw #if 0
1032 1.35.8.2 nathanw bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap,
1033 1.35.8.2 nathanw 0, esc->sc_main_dmamap->dm_mapsize,
1034 1.35.8.2 nathanw (esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
1035 1.35.8.2 nathanw esc->sc_main_dmamap->dm_xfer_len = 0;
1036 1.35.8.2 nathanw #endif
1037 1.35.8.2 nathanw esc->sc_loaded |= ESP_LOADED_MAIN;
1038 1.35.8.2 nathanw return(esc->sc_main_dmamap);
1039 1.35.8.2 nathanw }
1040 1.35.8.2 nathanw
1041 1.35.8.2 nathanw if ((!(esc->sc_loaded & ESP_LOADED_TAIL)) &&
1042 1.35.8.2 nathanw (esc->sc_tail_dmamap->dm_mapsize)) {
1043 1.35.8.2 nathanw DPRINTF(("%s: Loading tail map\n",sc->sc_dev.dv_xname));
1044 1.35.8.2 nathanw #if 0
1045 1.35.8.2 nathanw bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap,
1046 1.35.8.2 nathanw 0, esc->sc_tail_dmamap->dm_mapsize,
1047 1.35.8.2 nathanw (esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
1048 1.35.8.2 nathanw esc->sc_tail_dmamap->dm_xfer_len = 0;
1049 1.35.8.2 nathanw #endif
1050 1.35.8.2 nathanw esc->sc_loaded |= ESP_LOADED_TAIL;
1051 1.35.8.2 nathanw return(esc->sc_tail_dmamap);
1052 1.35.8.2 nathanw }
1053 1.35.8.2 nathanw
1054 1.35.8.2 nathanw DPRINTF(("%s: not loading map\n",sc->sc_dev.dv_xname));
1055 1.35.8.2 nathanw return(0);
1056 1.35.8.2 nathanw }
1057 1.35.8.2 nathanw
1058 1.35.8.2 nathanw
1059 1.35.8.2 nathanw void
1060 1.35.8.2 nathanw esp_dmacb_completed(map, arg)
1061 1.35.8.2 nathanw bus_dmamap_t map;
1062 1.35.8.2 nathanw void *arg;
1063 1.35.8.2 nathanw {
1064 1.35.8.2 nathanw struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
1065 1.35.8.2 nathanw struct esp_softc *esc = (struct esp_softc *)sc;
1066 1.35.8.2 nathanw
1067 1.35.8.2 nathanw DPRINTF(("%s: dma completed\n",sc->sc_dev.dv_xname));
1068 1.35.8.2 nathanw
1069 1.35.8.2 nathanw #ifdef DIAGNOSTIC
1070 1.35.8.2 nathanw if ((esc->sc_datain < 0) || (esc->sc_datain > 1)) {
1071 1.35.8.2 nathanw panic("%s: invalid dma direction in completed callback, datain = %d",
1072 1.35.8.2 nathanw sc->sc_dev.dv_xname,esc->sc_datain);
1073 1.35.8.2 nathanw }
1074 1.35.8.2 nathanw #endif
1075 1.35.8.2 nathanw
1076 1.35.8.2 nathanw #if defined(DIAGNOSTIC) && 0
1077 1.35.8.2 nathanw {
1078 1.35.8.2 nathanw int i;
1079 1.35.8.2 nathanw for(i=0;i<map->dm_nsegs;i++) {
1080 1.35.8.2 nathanw if (map->dm_xfer_len != map->dm_mapsize) {
1081 1.35.8.2 nathanw printf("%s: map->dm_mapsize = %d\n", sc->sc_dev.dv_xname,map->dm_mapsize);
1082 1.35.8.2 nathanw printf("%s: map->dm_nsegs = %d\n", sc->sc_dev.dv_xname,map->dm_nsegs);
1083 1.35.8.2 nathanw printf("%s: map->dm_xfer_len = %d\n", sc->sc_dev.dv_xname,map->dm_xfer_len);
1084 1.35.8.2 nathanw for(i=0;i<map->dm_nsegs;i++) {
1085 1.35.8.2 nathanw printf("%s: map->dm_segs[%d].ds_addr = 0x%08lx\n",
1086 1.35.8.2 nathanw sc->sc_dev.dv_xname,i,map->dm_segs[i].ds_addr);
1087 1.35.8.2 nathanw printf("%s: map->dm_segs[%d].ds_len = %d\n",
1088 1.35.8.2 nathanw sc->sc_dev.dv_xname,i,map->dm_segs[i].ds_len);
1089 1.35.8.2 nathanw }
1090 1.35.8.2 nathanw panic("%s: incomplete dma transfer\n",sc->sc_dev.dv_xname);
1091 1.35.8.2 nathanw }
1092 1.35.8.2 nathanw }
1093 1.35.8.2 nathanw }
1094 1.35.8.2 nathanw #endif
1095 1.35.8.2 nathanw
1096 1.35.8.2 nathanw if (map == esc->sc_main_dmamap) {
1097 1.35.8.2 nathanw #ifdef DIAGNOSTIC
1098 1.35.8.2 nathanw if ((esc->sc_loaded & ESP_UNLOADED_MAIN) ||
1099 1.35.8.2 nathanw !(esc->sc_loaded & ESP_LOADED_MAIN)) {
1100 1.35.8.2 nathanw panic("%s: unexpected completed call for main map\n",sc->sc_dev.dv_xname);
1101 1.35.8.2 nathanw }
1102 1.35.8.2 nathanw #endif
1103 1.35.8.2 nathanw esc->sc_loaded |= ESP_UNLOADED_MAIN;
1104 1.35.8.2 nathanw } else if (map == esc->sc_tail_dmamap) {
1105 1.35.8.2 nathanw #ifdef DIAGNOSTIC
1106 1.35.8.2 nathanw if ((esc->sc_loaded & ESP_UNLOADED_TAIL) ||
1107 1.35.8.2 nathanw !(esc->sc_loaded & ESP_LOADED_TAIL)) {
1108 1.35.8.2 nathanw panic("%s: unexpected completed call for tail map\n",sc->sc_dev.dv_xname);
1109 1.35.8.2 nathanw }
1110 1.35.8.2 nathanw #endif
1111 1.35.8.2 nathanw esc->sc_loaded |= ESP_UNLOADED_TAIL;
1112 1.35.8.2 nathanw }
1113 1.35.8.2 nathanw #ifdef DIAGNOSTIC
1114 1.35.8.2 nathanw else {
1115 1.35.8.2 nathanw panic("%s: unexpected completed map", sc->sc_dev.dv_xname);
1116 1.35.8.2 nathanw }
1117 1.35.8.2 nathanw #endif
1118 1.35.8.2 nathanw
1119 1.35.8.2 nathanw #ifdef ESP_DEBUG
1120 1.35.8.2 nathanw if (esp_debug) {
1121 1.35.8.2 nathanw if (map == esc->sc_main_dmamap) {
1122 1.35.8.2 nathanw printf("%s: completed main map\n",sc->sc_dev.dv_xname);
1123 1.35.8.2 nathanw } else if (map == esc->sc_tail_dmamap) {
1124 1.35.8.2 nathanw printf("%s: completed tail map\n",sc->sc_dev.dv_xname);
1125 1.35.8.2 nathanw }
1126 1.35.8.2 nathanw }
1127 1.35.8.2 nathanw #endif
1128 1.35.8.2 nathanw
1129 1.35.8.2 nathanw #if 0
1130 1.35.8.2 nathanw if ((map == esc->sc_tail_dmamap) ||
1131 1.35.8.2 nathanw ((esc->sc_tail_size == 0) && (map == esc->sc_main_dmamap))) {
1132 1.35.8.2 nathanw
1133 1.35.8.2 nathanw /* Clear the DMAMOD bit in the DCTL register to give control
1134 1.35.8.2 nathanw * back to the scsi chip.
1135 1.35.8.2 nathanw */
1136 1.35.8.2 nathanw if (esc->sc_datain) {
1137 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL,
1138 1.35.8.2 nathanw ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
1139 1.35.8.2 nathanw } else {
1140 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL,
1141 1.35.8.2 nathanw ESPDCTL_20MHZ | ESPDCTL_INTENB);
1142 1.35.8.2 nathanw }
1143 1.35.8.2 nathanw DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
1144 1.35.8.2 nathanw }
1145 1.35.8.2 nathanw #endif
1146 1.35.8.2 nathanw
1147 1.35.8.2 nathanw
1148 1.35.8.2 nathanw #if 0
1149 1.35.8.2 nathanw bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, map,
1150 1.35.8.2 nathanw 0, map->dm_mapsize,
1151 1.35.8.2 nathanw (esc->sc_datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
1152 1.35.8.2 nathanw #endif
1153 1.35.8.2 nathanw
1154 1.35.8.2 nathanw }
1155 1.35.8.2 nathanw
1156 1.35.8.2 nathanw void
1157 1.35.8.2 nathanw esp_dmacb_shutdown(arg)
1158 1.35.8.2 nathanw void *arg;
1159 1.35.8.2 nathanw {
1160 1.35.8.2 nathanw struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
1161 1.35.8.2 nathanw struct esp_softc *esc = (struct esp_softc *)sc;
1162 1.35.8.2 nathanw bus_size_t xfer_len = 0;
1163 1.35.8.2 nathanw
1164 1.35.8.2 nathanw DPRINTF(("%s: dma shutdown\n",sc->sc_dev.dv_xname));
1165 1.35.8.2 nathanw
1166 1.35.8.2 nathanw #if 0
1167 1.35.8.2 nathanw {
1168 1.35.8.2 nathanw /* Clear the DMAMOD bit in the DCTL register to give control
1169 1.35.8.2 nathanw * back to the scsi chip.
1170 1.35.8.2 nathanw */
1171 1.35.8.2 nathanw if (esc->sc_datain) {
1172 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL,
1173 1.35.8.2 nathanw ESPDCTL_20MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
1174 1.35.8.2 nathanw } else {
1175 1.35.8.2 nathanw NCR_WRITE_REG(sc, ESP_DCTL,
1176 1.35.8.2 nathanw ESPDCTL_20MHZ | ESPDCTL_INTENB);
1177 1.35.8.2 nathanw }
1178 1.35.8.2 nathanw DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
1179 1.35.8.2 nathanw }
1180 1.35.8.2 nathanw #endif
1181 1.35.8.2 nathanw
1182 1.35.8.2 nathanw DPRINTF(("%s: esp_dma_nest == %d\n",sc->sc_dev.dv_xname,esp_dma_nest));
1183 1.35.8.2 nathanw
1184 1.35.8.2 nathanw /* Stuff the end slop into fifo */
1185 1.35.8.2 nathanw
1186 1.35.8.2 nathanw #ifdef ESP_DEBUG
1187 1.35.8.2 nathanw if (esp_debug) {
1188 1.35.8.2 nathanw
1189 1.35.8.2 nathanw int n = NCR_READ_REG(sc, NCR_FFLAG);
1190 1.35.8.2 nathanw DPRINTF(("%s: fifo size = %d, seq = 0x%x\n",
1191 1.35.8.2 nathanw sc->sc_dev.dv_xname,n & NCRFIFO_FF, (n & NCRFIFO_SS)>>5));
1192 1.35.8.2 nathanw }
1193 1.35.8.2 nathanw #endif
1194 1.35.8.2 nathanw
1195 1.35.8.2 nathanw xfer_len += esc->sc_begin_size;
1196 1.35.8.2 nathanw
1197 1.35.8.2 nathanw if (esc->sc_main_dmamap->dm_mapsize) {
1198 1.35.8.2 nathanw xfer_len += esc->sc_main_dmamap->dm_xfer_len;
1199 1.35.8.2 nathanw bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap,
1200 1.35.8.2 nathanw 0, esc->sc_main_dmamap->dm_mapsize,
1201 1.35.8.2 nathanw (esc->sc_datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
1202 1.35.8.2 nathanw bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_main_dmamap);
1203 1.35.8.2 nathanw }
1204 1.35.8.2 nathanw
1205 1.35.8.2 nathanw if (esc->sc_tail_dmamap->dm_mapsize) {
1206 1.35.8.2 nathanw xfer_len += esc->sc_tail_dmamap->dm_xfer_len;
1207 1.35.8.2 nathanw bus_dmamap_sync(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap,
1208 1.35.8.2 nathanw 0, esc->sc_tail_dmamap->dm_mapsize,
1209 1.35.8.2 nathanw (esc->sc_datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
1210 1.35.8.2 nathanw bus_dmamap_unload(esc->sc_scsi_dma.nd_dmat, esc->sc_tail_dmamap);
1211 1.35.8.2 nathanw }
1212 1.35.8.2 nathanw
1213 1.35.8.2 nathanw /* truncate in case tail overran */
1214 1.35.8.2 nathanw if (xfer_len > esc->sc_dmasize) {
1215 1.35.8.2 nathanw xfer_len = esc->sc_dmasize;
1216 1.35.8.2 nathanw }
1217 1.35.8.2 nathanw
1218 1.35.8.2 nathanw /* copy the tail dma buffer data for read transfers */
1219 1.35.8.2 nathanw if (esc->sc_datain == 1) {
1220 1.35.8.2 nathanw memcpy((*esc->sc_dmaaddr+esc->sc_begin_size+esc->sc_main_size),
1221 1.35.8.2 nathanw esc->sc_tail,
1222 1.35.8.2 nathanw (esc->sc_dmasize-(esc->sc_begin_size+esc->sc_main_size)));
1223 1.35.8.2 nathanw }
1224 1.35.8.2 nathanw
1225 1.35.8.2 nathanw #ifdef ESP_DEBUG
1226 1.35.8.2 nathanw if (esp_debug) {
1227 1.35.8.2 nathanw printf("%s: dma_shutdown: addr=%p,len=0x%08x,size=0x%08x\n",
1228 1.35.8.2 nathanw sc->sc_dev.dv_xname,
1229 1.35.8.2 nathanw *esc->sc_dmaaddr, *esc->sc_dmalen, esc->sc_dmasize);
1230 1.35.8.2 nathanw if (esp_debug > 10) {
1231 1.35.8.2 nathanw esp_hex_dump(*(esc->sc_dmaaddr),esc->sc_dmasize);
1232 1.35.8.2 nathanw printf("%s: tail=%p,tailbuf=%p,tail_size=0x%08x\n",
1233 1.35.8.2 nathanw sc->sc_dev.dv_xname,
1234 1.35.8.2 nathanw esc->sc_tail, &(esc->sc_tailbuf[0]), esc->sc_tail_size);
1235 1.35.8.2 nathanw esp_hex_dump(&(esc->sc_tailbuf[0]),sizeof(esc->sc_tailbuf));
1236 1.35.8.2 nathanw }
1237 1.35.8.2 nathanw }
1238 1.35.8.2 nathanw #endif
1239 1.35.8.2 nathanw
1240 1.35.8.2 nathanw #if 0
1241 1.35.8.2 nathanw KASSERT(xfer_len == esc->sc_dmasize);
1242 1.35.8.2 nathanw #endif
1243 1.35.8.2 nathanw
1244 1.35.8.2 nathanw *(esc->sc_dmaaddr) += xfer_len;
1245 1.35.8.2 nathanw *(esc->sc_dmalen) -= xfer_len;
1246 1.35.8.2 nathanw
1247 1.35.8.2 nathanw esc->sc_main = 0;
1248 1.35.8.2 nathanw esc->sc_main_size = 0;
1249 1.35.8.2 nathanw esc->sc_tail = 0;
1250 1.35.8.2 nathanw esc->sc_tail_size = 0;
1251 1.35.8.2 nathanw
1252 1.35.8.2 nathanw esc->sc_datain = -1;
1253 1.35.8.2 nathanw esc->sc_dmaaddr = 0;
1254 1.35.8.2 nathanw esc->sc_dmalen = 0;
1255 1.35.8.2 nathanw esc->sc_dmasize = 0;
1256 1.35.8.2 nathanw
1257 1.35.8.2 nathanw esc->sc_loaded = 0;
1258 1.35.8.2 nathanw
1259 1.35.8.2 nathanw esc->sc_begin = 0;
1260 1.35.8.2 nathanw esc->sc_begin_size = 0;
1261 1.35.8.2 nathanw
1262 1.35.8.2 nathanw #ifdef ESP_DEBUG
1263 1.35.8.2 nathanw if (esp_debug) {
1264 1.35.8.2 nathanw char sbuf[256];
1265 1.35.8.2 nathanw
1266 1.35.8.2 nathanw bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),
1267 1.35.8.2 nathanw NEXT_INTR_BITS, sbuf, sizeof(sbuf));
1268 1.35.8.2 nathanw printf(" *intrstat = 0x%s\n", sbuf);
1269 1.35.8.2 nathanw
1270 1.35.8.2 nathanw bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRMASK)),
1271 1.35.8.2 nathanw NEXT_INTR_BITS, sbuf, sizeof(sbuf));
1272 1.35.8.2 nathanw printf(" *intrmask = 0x%s\n", sbuf);
1273 1.35.8.2 nathanw }
1274 1.35.8.2 nathanw #endif
1275 1.35.8.2 nathanw }
1276