Home | History | Annotate | Line # | Download | only in dev
esp.c revision 1.35.8.5
      1  1.35.8.5  nathanw /*	$NetBSD: esp.c,v 1.35.8.5 2002/10/18 02:39:13 nathanw Exp $	*/
      2  1.35.8.2  nathanw 
      3  1.35.8.2  nathanw /*-
      4  1.35.8.2  nathanw  * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
      5  1.35.8.2  nathanw  * All rights reserved.
      6  1.35.8.2  nathanw  *
      7  1.35.8.2  nathanw  * This code is derived from software contributed to The NetBSD Foundation
      8  1.35.8.2  nathanw  * by Charles M. Hannum and by Jason R. Thorpe of the Numerical Aerospace
      9  1.35.8.2  nathanw  * Simulation Facility, NASA Ames Research Center.
     10  1.35.8.2  nathanw  *
     11  1.35.8.2  nathanw  * Redistribution and use in source and binary forms, with or without
     12  1.35.8.2  nathanw  * modification, are permitted provided that the following conditions
     13  1.35.8.2  nathanw  * are met:
     14  1.35.8.2  nathanw  * 1. Redistributions of source code must retain the above copyright
     15  1.35.8.2  nathanw  *    notice, this list of conditions and the following disclaimer.
     16  1.35.8.2  nathanw  * 2. Redistributions in binary form must reproduce the above copyright
     17  1.35.8.2  nathanw  *    notice, this list of conditions and the following disclaimer in the
     18  1.35.8.2  nathanw  *    documentation and/or other materials provided with the distribution.
     19  1.35.8.2  nathanw  * 3. All advertising materials mentioning features or use of this software
     20  1.35.8.2  nathanw  *    must display the following acknowledgement:
     21  1.35.8.2  nathanw  *	This product includes software developed by the NetBSD
     22  1.35.8.2  nathanw  *	Foundation, Inc. and its contributors.
     23  1.35.8.2  nathanw  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24  1.35.8.2  nathanw  *    contributors may be used to endorse or promote products derived
     25  1.35.8.2  nathanw  *    from this software without specific prior written permission.
     26  1.35.8.2  nathanw  *
     27  1.35.8.2  nathanw  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28  1.35.8.2  nathanw  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29  1.35.8.2  nathanw  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30  1.35.8.2  nathanw  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31  1.35.8.2  nathanw  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32  1.35.8.2  nathanw  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33  1.35.8.2  nathanw  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34  1.35.8.2  nathanw  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35  1.35.8.2  nathanw  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36  1.35.8.2  nathanw  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37  1.35.8.2  nathanw  * POSSIBILITY OF SUCH DAMAGE.
     38  1.35.8.2  nathanw  */
     39  1.35.8.2  nathanw 
     40  1.35.8.2  nathanw /*
     41  1.35.8.2  nathanw  * Copyright (c) 1994 Peter Galbavy
     42  1.35.8.2  nathanw  * All rights reserved.
     43  1.35.8.2  nathanw  *
     44  1.35.8.2  nathanw  * Redistribution and use in source and binary forms, with or without
     45  1.35.8.2  nathanw  * modification, are permitted provided that the following conditions
     46  1.35.8.2  nathanw  * are met:
     47  1.35.8.2  nathanw  * 1. Redistributions of source code must retain the above copyright
     48  1.35.8.2  nathanw  *    notice, this list of conditions and the following disclaimer.
     49  1.35.8.2  nathanw  * 2. Redistributions in binary form must reproduce the above copyright
     50  1.35.8.2  nathanw  *    notice, this list of conditions and the following disclaimer in the
     51  1.35.8.2  nathanw  *    documentation and/or other materials provided with the distribution.
     52  1.35.8.2  nathanw  * 3. All advertising materials mentioning features or use of this software
     53  1.35.8.2  nathanw  *    must display the following acknowledgement:
     54  1.35.8.2  nathanw  *	This product includes software developed by Peter Galbavy
     55  1.35.8.2  nathanw  * 4. The name of the author may not be used to endorse or promote products
     56  1.35.8.2  nathanw  *    derived from this software without specific prior written permission.
     57  1.35.8.2  nathanw  *
     58  1.35.8.2  nathanw  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     59  1.35.8.2  nathanw  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     60  1.35.8.2  nathanw  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     61  1.35.8.2  nathanw  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     62  1.35.8.2  nathanw  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     63  1.35.8.2  nathanw  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     64  1.35.8.2  nathanw  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     65  1.35.8.2  nathanw  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     66  1.35.8.2  nathanw  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     67  1.35.8.2  nathanw  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     68  1.35.8.2  nathanw  * POSSIBILITY OF SUCH DAMAGE.
     69  1.35.8.2  nathanw  */
     70  1.35.8.2  nathanw 
     71  1.35.8.2  nathanw /*
     72  1.35.8.2  nathanw  * Based on aic6360 by Jarle Greipsland
     73  1.35.8.2  nathanw  *
     74  1.35.8.2  nathanw  * Acknowledgements: Many of the algorithms used in this driver are
     75  1.35.8.2  nathanw  * inspired by the work of Julian Elischer (julian (at) tfs.com) and
     76  1.35.8.2  nathanw  * Charles Hannum (mycroft (at) duality.gnu.ai.mit.edu).  Thanks a million!
     77  1.35.8.2  nathanw  */
     78  1.35.8.2  nathanw 
     79  1.35.8.2  nathanw /*
     80  1.35.8.2  nathanw  * Grabbed from the sparc port at revision 1.73 for the NeXT.
     81  1.35.8.2  nathanw  * Darrin B. Jewell <dbj (at) netbsd.org>  Sat Jul  4 15:41:32 1998
     82  1.35.8.2  nathanw  */
     83  1.35.8.2  nathanw 
     84  1.35.8.2  nathanw #include <sys/types.h>
     85  1.35.8.2  nathanw #include <sys/param.h>
     86  1.35.8.2  nathanw #include <sys/systm.h>
     87  1.35.8.2  nathanw #include <sys/kernel.h>
     88  1.35.8.2  nathanw #include <sys/errno.h>
     89  1.35.8.2  nathanw #include <sys/ioctl.h>
     90  1.35.8.2  nathanw #include <sys/device.h>
     91  1.35.8.2  nathanw #include <sys/buf.h>
     92  1.35.8.2  nathanw #include <sys/proc.h>
     93  1.35.8.2  nathanw #include <sys/user.h>
     94  1.35.8.2  nathanw #include <sys/queue.h>
     95  1.35.8.2  nathanw 
     96  1.35.8.2  nathanw #include <dev/scsipi/scsi_all.h>
     97  1.35.8.2  nathanw #include <dev/scsipi/scsipi_all.h>
     98  1.35.8.2  nathanw #include <dev/scsipi/scsiconf.h>
     99  1.35.8.2  nathanw #include <dev/scsipi/scsi_message.h>
    100  1.35.8.2  nathanw 
    101  1.35.8.2  nathanw #include <machine/bus.h>
    102  1.35.8.2  nathanw #include <machine/autoconf.h>
    103  1.35.8.2  nathanw #include <machine/cpu.h>
    104  1.35.8.2  nathanw 
    105  1.35.8.2  nathanw #include <dev/ic/ncr53c9xreg.h>
    106  1.35.8.2  nathanw #include <dev/ic/ncr53c9xvar.h>
    107  1.35.8.2  nathanw 
    108  1.35.8.2  nathanw #include <next68k/next68k/isr.h>
    109  1.35.8.2  nathanw 
    110  1.35.8.4  nathanw #include <next68k/dev/intiovar.h>
    111  1.35.8.2  nathanw #include <next68k/dev/nextdmareg.h>
    112  1.35.8.2  nathanw #include <next68k/dev/nextdmavar.h>
    113  1.35.8.2  nathanw 
    114  1.35.8.4  nathanw #include <next68k/dev/espreg.h>
    115  1.35.8.4  nathanw #include <next68k/dev/espvar.h>
    116  1.35.8.2  nathanw 
    117  1.35.8.2  nathanw #ifdef DEBUG
    118  1.35.8.5  nathanw #undef ESP_DEBUG
    119  1.35.8.2  nathanw #endif
    120  1.35.8.2  nathanw 
    121  1.35.8.2  nathanw #ifdef ESP_DEBUG
    122  1.35.8.2  nathanw int esp_debug = 0;
    123  1.35.8.2  nathanw #define DPRINTF(x) if (esp_debug) printf x;
    124  1.35.8.4  nathanw extern char *ndtracep;
    125  1.35.8.4  nathanw extern char ndtrace[];
    126  1.35.8.4  nathanw extern int ndtraceshow;
    127  1.35.8.4  nathanw #define NDTRACEIF(x) if (10 && ndtracep < (ndtrace + 8192)) do {x;} while (0)
    128  1.35.8.2  nathanw #else
    129  1.35.8.2  nathanw #define DPRINTF(x)
    130  1.35.8.4  nathanw #define NDTRACEIF(x)
    131  1.35.8.2  nathanw #endif
    132  1.35.8.3  nathanw #define PRINTF(x) printf x;
    133  1.35.8.2  nathanw 
    134  1.35.8.2  nathanw 
    135  1.35.8.2  nathanw void	espattach_intio	__P((struct device *, struct device *, void *));
    136  1.35.8.2  nathanw int	espmatch_intio	__P((struct device *, struct cfdata *, void *));
    137  1.35.8.2  nathanw 
    138  1.35.8.2  nathanw /* DMA callbacks */
    139  1.35.8.2  nathanw bus_dmamap_t esp_dmacb_continue __P((void *arg));
    140  1.35.8.2  nathanw void esp_dmacb_completed __P((bus_dmamap_t map, void *arg));
    141  1.35.8.2  nathanw void esp_dmacb_shutdown __P((void *arg));
    142  1.35.8.2  nathanw 
    143  1.35.8.4  nathanw static void	findchannel_defer __P((struct device *));
    144  1.35.8.4  nathanw 
    145  1.35.8.2  nathanw #ifdef ESP_DEBUG
    146  1.35.8.2  nathanw char esp_dma_dump[5*1024] = "";
    147  1.35.8.2  nathanw struct ncr53c9x_softc *esp_debug_sc = 0;
    148  1.35.8.2  nathanw void esp_dma_store __P((struct ncr53c9x_softc *sc));
    149  1.35.8.2  nathanw void esp_dma_print __P((struct ncr53c9x_softc *sc));
    150  1.35.8.2  nathanw int esp_dma_nest = 0;
    151  1.35.8.2  nathanw #endif
    152  1.35.8.2  nathanw 
    153  1.35.8.2  nathanw 
    154  1.35.8.2  nathanw /* Linkup to the rest of the kernel */
    155  1.35.8.5  nathanw CFATTACH_DECL(esp, sizeof(struct esp_softc),
    156  1.35.8.5  nathanw     espmatch_intio, espattach_intio, NULL, NULL);
    157  1.35.8.2  nathanw 
    158  1.35.8.4  nathanw static int attached = 0;
    159  1.35.8.4  nathanw 
    160  1.35.8.2  nathanw /*
    161  1.35.8.2  nathanw  * Functions and the switch for the MI code.
    162  1.35.8.2  nathanw  */
    163  1.35.8.2  nathanw u_char	esp_read_reg __P((struct ncr53c9x_softc *, int));
    164  1.35.8.2  nathanw void	esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
    165  1.35.8.2  nathanw int	esp_dma_isintr __P((struct ncr53c9x_softc *));
    166  1.35.8.2  nathanw void	esp_dma_reset __P((struct ncr53c9x_softc *));
    167  1.35.8.2  nathanw int	esp_dma_intr __P((struct ncr53c9x_softc *));
    168  1.35.8.2  nathanw int	esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
    169  1.35.8.2  nathanw 	    size_t *, int, size_t *));
    170  1.35.8.2  nathanw void	esp_dma_go __P((struct ncr53c9x_softc *));
    171  1.35.8.2  nathanw void	esp_dma_stop __P((struct ncr53c9x_softc *));
    172  1.35.8.2  nathanw int	esp_dma_isactive __P((struct ncr53c9x_softc *));
    173  1.35.8.2  nathanw 
    174  1.35.8.2  nathanw struct ncr53c9x_glue esp_glue = {
    175  1.35.8.2  nathanw 	esp_read_reg,
    176  1.35.8.2  nathanw 	esp_write_reg,
    177  1.35.8.2  nathanw 	esp_dma_isintr,
    178  1.35.8.2  nathanw 	esp_dma_reset,
    179  1.35.8.2  nathanw 	esp_dma_intr,
    180  1.35.8.2  nathanw 	esp_dma_setup,
    181  1.35.8.2  nathanw 	esp_dma_go,
    182  1.35.8.2  nathanw 	esp_dma_stop,
    183  1.35.8.2  nathanw 	esp_dma_isactive,
    184  1.35.8.2  nathanw 	NULL,			/* gl_clear_latched_intr */
    185  1.35.8.2  nathanw };
    186  1.35.8.2  nathanw 
    187  1.35.8.2  nathanw #ifdef ESP_DEBUG
    188  1.35.8.2  nathanw #define XCHR(x) "0123456789abcdef"[(x) & 0xf]
    189  1.35.8.2  nathanw static void
    190  1.35.8.2  nathanw esp_hex_dump(unsigned char *pkt, size_t len)
    191  1.35.8.2  nathanw {
    192  1.35.8.2  nathanw 	size_t i, j;
    193  1.35.8.2  nathanw 
    194  1.35.8.2  nathanw 	printf("00000000  ");
    195  1.35.8.2  nathanw 	for(i=0; i<len; i++) {
    196  1.35.8.2  nathanw 		printf("%c%c ", XCHR(pkt[i]>>4), XCHR(pkt[i]));
    197  1.35.8.2  nathanw 		if ((i+1) % 16 == 8) {
    198  1.35.8.2  nathanw 			printf(" ");
    199  1.35.8.2  nathanw 		}
    200  1.35.8.2  nathanw 		if ((i+1) % 16 == 0) {
    201  1.35.8.2  nathanw 			printf(" %c", '|');
    202  1.35.8.2  nathanw 			for(j=0; j<16; j++) {
    203  1.35.8.2  nathanw 				printf("%c", pkt[i-15+j]>=32 && pkt[i-15+j]<127?pkt[i-15+j]:'.');
    204  1.35.8.2  nathanw 			}
    205  1.35.8.2  nathanw 			printf("%c\n%c%c%c%c%c%c%c%c  ", '|',
    206  1.35.8.2  nathanw 					XCHR((i+1)>>28),XCHR((i+1)>>24),XCHR((i+1)>>20),XCHR((i+1)>>16),
    207  1.35.8.2  nathanw 					XCHR((i+1)>>12), XCHR((i+1)>>8), XCHR((i+1)>>4), XCHR(i+1));
    208  1.35.8.2  nathanw 		}
    209  1.35.8.2  nathanw 	}
    210  1.35.8.2  nathanw 	printf("\n");
    211  1.35.8.2  nathanw }
    212  1.35.8.2  nathanw #endif
    213  1.35.8.2  nathanw 
    214  1.35.8.2  nathanw int
    215  1.35.8.2  nathanw espmatch_intio(parent, cf, aux)
    216  1.35.8.2  nathanw 	struct device *parent;
    217  1.35.8.2  nathanw 	struct cfdata *cf;
    218  1.35.8.2  nathanw 	void *aux;
    219  1.35.8.2  nathanw {
    220  1.35.8.4  nathanw 	struct intio_attach_args *ia = (struct intio_attach_args *)aux;
    221  1.35.8.4  nathanw 
    222  1.35.8.4  nathanw 	if (attached)
    223  1.35.8.4  nathanw 		return (0);
    224  1.35.8.4  nathanw 
    225  1.35.8.4  nathanw 	ia->ia_addr = (void *)NEXT_P_SCSI;
    226  1.35.8.2  nathanw 
    227  1.35.8.2  nathanw 	return(1);
    228  1.35.8.2  nathanw }
    229  1.35.8.2  nathanw 
    230  1.35.8.4  nathanw static void
    231  1.35.8.4  nathanw findchannel_defer(self)
    232  1.35.8.4  nathanw 	struct device *self;
    233  1.35.8.4  nathanw {
    234  1.35.8.4  nathanw 	struct esp_softc *esc = (void *)self;
    235  1.35.8.4  nathanw 	struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
    236  1.35.8.4  nathanw 	int error;
    237  1.35.8.4  nathanw 
    238  1.35.8.4  nathanw 	if (!esc->sc_dma) {
    239  1.35.8.4  nathanw 		printf ("%s", sc->sc_dev.dv_xname);
    240  1.35.8.4  nathanw 		esc->sc_dma = nextdma_findchannel ("scsi");
    241  1.35.8.4  nathanw 		if (!esc->sc_dma)
    242  1.35.8.4  nathanw 			panic ("%s: can't find dma channel",
    243  1.35.8.4  nathanw 			       sc->sc_dev.dv_xname);
    244  1.35.8.4  nathanw 	}
    245  1.35.8.4  nathanw 
    246  1.35.8.4  nathanw 	nextdma_setconf (esc->sc_dma, shutdown_cb, &esp_dmacb_shutdown);
    247  1.35.8.4  nathanw 	nextdma_setconf (esc->sc_dma, continue_cb, &esp_dmacb_continue);
    248  1.35.8.4  nathanw 	nextdma_setconf (esc->sc_dma, completed_cb, &esp_dmacb_completed);
    249  1.35.8.4  nathanw 	nextdma_setconf (esc->sc_dma, cb_arg, sc);
    250  1.35.8.4  nathanw 
    251  1.35.8.4  nathanw 	error = bus_dmamap_create(esc->sc_dma->sc_dmat,
    252  1.35.8.4  nathanw 				  sc->sc_maxxfer, sc->sc_maxxfer/NBPG+1, sc->sc_maxxfer,
    253  1.35.8.4  nathanw 				  0, BUS_DMA_ALLOCNOW, &esc->sc_main_dmamap);
    254  1.35.8.4  nathanw 	if (error) {
    255  1.35.8.4  nathanw 		panic("%s: can't create main i/o DMA map, error = %d",
    256  1.35.8.4  nathanw 		      sc->sc_dev.dv_xname, error);
    257  1.35.8.4  nathanw 	}
    258  1.35.8.4  nathanw 
    259  1.35.8.4  nathanw 	error = bus_dmamap_create(esc->sc_dma->sc_dmat,
    260  1.35.8.4  nathanw 				  ESP_DMA_TAILBUFSIZE, 1, ESP_DMA_TAILBUFSIZE,
    261  1.35.8.4  nathanw 				  0, BUS_DMA_ALLOCNOW, &esc->sc_tail_dmamap);
    262  1.35.8.4  nathanw 	if (error) {
    263  1.35.8.4  nathanw 		panic("%s: can't create tail i/o DMA map, error = %d",
    264  1.35.8.4  nathanw 		      sc->sc_dev.dv_xname, error);
    265  1.35.8.4  nathanw 	}
    266  1.35.8.4  nathanw 
    267  1.35.8.4  nathanw #if 0
    268  1.35.8.4  nathanw 	/* Turn on target selection using the `dma' method */
    269  1.35.8.4  nathanw 	sc->sc_features |= NCR_F_DMASELECT;
    270  1.35.8.4  nathanw #endif
    271  1.35.8.4  nathanw 
    272  1.35.8.4  nathanw 	/* Do the common parts of attachment. */
    273  1.35.8.4  nathanw 	sc->sc_adapter.adapt_minphys = minphys;
    274  1.35.8.4  nathanw 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    275  1.35.8.4  nathanw 	ncr53c9x_attach(sc);
    276  1.35.8.4  nathanw 
    277  1.35.8.4  nathanw 	/* Establish interrupt channel */
    278  1.35.8.4  nathanw 	isrlink_autovec(ncr53c9x_intr, sc, NEXT_I_IPL(NEXT_I_SCSI), 0, NULL);
    279  1.35.8.4  nathanw 	INTR_ENABLE(NEXT_I_SCSI);
    280  1.35.8.4  nathanw 
    281  1.35.8.4  nathanw 	/* register interrupt stats */
    282  1.35.8.4  nathanw 	evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, NULL,
    283  1.35.8.4  nathanw 			     sc->sc_dev.dv_xname, "intr");
    284  1.35.8.4  nathanw 
    285  1.35.8.4  nathanw 	printf ("%s: using dma channel %s\n", sc->sc_dev.dv_xname,
    286  1.35.8.4  nathanw 		esc->sc_dma->sc_dev.dv_xname);
    287  1.35.8.4  nathanw }
    288  1.35.8.4  nathanw 
    289  1.35.8.2  nathanw void
    290  1.35.8.2  nathanw espattach_intio(parent, self, aux)
    291  1.35.8.2  nathanw 	struct device *parent, *self;
    292  1.35.8.2  nathanw 	void *aux;
    293  1.35.8.2  nathanw {
    294  1.35.8.2  nathanw 	struct esp_softc *esc = (void *)self;
    295  1.35.8.2  nathanw 	struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
    296  1.35.8.4  nathanw 	struct intio_attach_args *ia = (struct intio_attach_args *)aux;
    297  1.35.8.2  nathanw 
    298  1.35.8.2  nathanw #ifdef ESP_DEBUG
    299  1.35.8.2  nathanw 	esp_debug_sc = sc;
    300  1.35.8.2  nathanw #endif
    301  1.35.8.2  nathanw 
    302  1.35.8.4  nathanw 	esc->sc_bst = ia->ia_bst;
    303  1.35.8.2  nathanw 	if (bus_space_map(esc->sc_bst, NEXT_P_SCSI,
    304  1.35.8.2  nathanw 			ESP_DEVICE_SIZE, 0, &esc->sc_bsh)) {
    305  1.35.8.4  nathanw 		panic("\n%s: can't map ncr53c90 registers",
    306  1.35.8.4  nathanw 		      sc->sc_dev.dv_xname);
    307  1.35.8.2  nathanw 	}
    308  1.35.8.2  nathanw 
    309  1.35.8.2  nathanw 	sc->sc_id = 7;
    310  1.35.8.2  nathanw 	sc->sc_freq = 20;							/* Mhz */
    311  1.35.8.2  nathanw 
    312  1.35.8.2  nathanw 	/*
    313  1.35.8.2  nathanw 	 * Set up glue for MI code early; we use some of it here.
    314  1.35.8.2  nathanw 	 */
    315  1.35.8.2  nathanw 	sc->sc_glue = &esp_glue;
    316  1.35.8.2  nathanw 
    317  1.35.8.2  nathanw 	/*
    318  1.35.8.2  nathanw 	 * XXX More of this should be in ncr53c9x_attach(), but
    319  1.35.8.2  nathanw 	 * XXX should we really poke around the chip that much in
    320  1.35.8.2  nathanw 	 * XXX the MI code?  Think about this more...
    321  1.35.8.2  nathanw 	 */
    322  1.35.8.2  nathanw 
    323  1.35.8.2  nathanw 	/*
    324  1.35.8.2  nathanw 	 * It is necessary to try to load the 2nd config register here,
    325  1.35.8.2  nathanw 	 * to find out what rev the esp chip is, else the ncr53c9x_reset
    326  1.35.8.2  nathanw 	 * will not set up the defaults correctly.
    327  1.35.8.2  nathanw 	 */
    328  1.35.8.2  nathanw 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    329  1.35.8.2  nathanw 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE;
    330  1.35.8.2  nathanw 	sc->sc_cfg3 = NCRCFG3_CDB;
    331  1.35.8.2  nathanw 	NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
    332  1.35.8.2  nathanw 
    333  1.35.8.2  nathanw 	if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) !=
    334  1.35.8.2  nathanw 	    (NCRCFG2_SCSI2 | NCRCFG2_RPE)) {
    335  1.35.8.2  nathanw 		sc->sc_rev = NCR_VARIANT_ESP100;
    336  1.35.8.2  nathanw 	} else {
    337  1.35.8.2  nathanw 		sc->sc_cfg2 = NCRCFG2_SCSI2;
    338  1.35.8.2  nathanw 		NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
    339  1.35.8.2  nathanw 		sc->sc_cfg3 = 0;
    340  1.35.8.2  nathanw 		NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    341  1.35.8.2  nathanw 		sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK);
    342  1.35.8.2  nathanw 		NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    343  1.35.8.2  nathanw 		if (NCR_READ_REG(sc, NCR_CFG3) !=
    344  1.35.8.2  nathanw 		    (NCRCFG3_CDB | NCRCFG3_FCLK)) {
    345  1.35.8.2  nathanw 			sc->sc_rev = NCR_VARIANT_ESP100A;
    346  1.35.8.2  nathanw 		} else {
    347  1.35.8.2  nathanw 			/* NCRCFG2_FE enables > 64K transfers */
    348  1.35.8.2  nathanw 			sc->sc_cfg2 |= NCRCFG2_FE;
    349  1.35.8.2  nathanw 			sc->sc_cfg3 = 0;
    350  1.35.8.2  nathanw 			NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    351  1.35.8.2  nathanw 			sc->sc_rev = NCR_VARIANT_ESP200;
    352  1.35.8.2  nathanw 		}
    353  1.35.8.2  nathanw 	}
    354  1.35.8.2  nathanw 
    355  1.35.8.2  nathanw 	/*
    356  1.35.8.2  nathanw 	 * XXX minsync and maxxfer _should_ be set up in MI code,
    357  1.35.8.2  nathanw 	 * XXX but it appears to have some dependency on what sort
    358  1.35.8.2  nathanw 	 * XXX of DMA we're hooked up to, etc.
    359  1.35.8.2  nathanw 	 */
    360  1.35.8.2  nathanw 
    361  1.35.8.2  nathanw 	/*
    362  1.35.8.2  nathanw 	 * This is the value used to start sync negotiations
    363  1.35.8.2  nathanw 	 * Note that the NCR register "SYNCTP" is programmed
    364  1.35.8.2  nathanw 	 * in "clocks per byte", and has a minimum value of 4.
    365  1.35.8.2  nathanw 	 * The SCSI period used in negotiation is one-fourth
    366  1.35.8.2  nathanw 	 * of the time (in nanoseconds) needed to transfer one byte.
    367  1.35.8.2  nathanw 	 * Since the chip's clock is given in MHz, we have the following
    368  1.35.8.2  nathanw 	 * formula: 4 * period = (1000 / freq) * 4
    369  1.35.8.2  nathanw 	 */
    370  1.35.8.5  nathanw 	sc->sc_minsync = /* 1000 / sc->sc_freq */ 0;
    371  1.35.8.2  nathanw 
    372  1.35.8.2  nathanw 	/*
    373  1.35.8.2  nathanw 	 * Alas, we must now modify the value a bit, because it's
    374  1.35.8.2  nathanw 	 * only valid when can switch on FASTCLK and FASTSCSI bits
    375  1.35.8.2  nathanw 	 * in config register 3...
    376  1.35.8.2  nathanw 	 */
    377  1.35.8.2  nathanw 	switch (sc->sc_rev) {
    378  1.35.8.2  nathanw 	case NCR_VARIANT_ESP100:
    379  1.35.8.2  nathanw 		sc->sc_maxxfer = 64 * 1024;
    380  1.35.8.2  nathanw 		sc->sc_minsync = 0;	/* No synch on old chip? */
    381  1.35.8.2  nathanw 		break;
    382  1.35.8.2  nathanw 
    383  1.35.8.2  nathanw 	case NCR_VARIANT_ESP100A:
    384  1.35.8.2  nathanw 		sc->sc_maxxfer = 64 * 1024;
    385  1.35.8.2  nathanw 		/* Min clocks/byte is 5 */
    386  1.35.8.5  nathanw 		sc->sc_minsync = /* ncr53c9x_cpb2stp(sc, 5) */ 0;
    387  1.35.8.2  nathanw 		break;
    388  1.35.8.2  nathanw 
    389  1.35.8.2  nathanw 	case NCR_VARIANT_ESP200:
    390  1.35.8.2  nathanw 		sc->sc_maxxfer = 16 * 1024 * 1024;
    391  1.35.8.2  nathanw 		/* XXX - do actually set FAST* bits */
    392  1.35.8.2  nathanw 		break;
    393  1.35.8.2  nathanw 	}
    394  1.35.8.2  nathanw 
    395  1.35.8.2  nathanw 	/* @@@ Some ESP_DCTL bits probably need setting */
    396  1.35.8.2  nathanw 	NCR_WRITE_REG(sc, ESP_DCTL,
    397  1.35.8.3  nathanw 			ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_RESET);
    398  1.35.8.2  nathanw 	DELAY(10);
    399  1.35.8.2  nathanw 	DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
    400  1.35.8.3  nathanw 	NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_16MHZ | ESPDCTL_INTENB);
    401  1.35.8.2  nathanw 	DELAY(10);
    402  1.35.8.2  nathanw 	DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
    403  1.35.8.2  nathanw 
    404  1.35.8.4  nathanw 	esc->sc_dma = nextdma_findchannel ("scsi");
    405  1.35.8.4  nathanw 	if (esc->sc_dma) {
    406  1.35.8.4  nathanw 		findchannel_defer (self);
    407  1.35.8.4  nathanw 	} else {
    408  1.35.8.4  nathanw 		printf ("\n");
    409  1.35.8.4  nathanw 		config_defer (self, findchannel_defer);
    410  1.35.8.2  nathanw 	}
    411  1.35.8.2  nathanw 
    412  1.35.8.4  nathanw 	attached = 1;
    413  1.35.8.2  nathanw }
    414  1.35.8.2  nathanw 
    415  1.35.8.2  nathanw /*
    416  1.35.8.2  nathanw  * Glue functions.
    417  1.35.8.2  nathanw  */
    418  1.35.8.2  nathanw 
    419  1.35.8.2  nathanw u_char
    420  1.35.8.2  nathanw esp_read_reg(sc, reg)
    421  1.35.8.2  nathanw 	struct ncr53c9x_softc *sc;
    422  1.35.8.2  nathanw 	int reg;
    423  1.35.8.2  nathanw {
    424  1.35.8.2  nathanw 	struct esp_softc *esc = (struct esp_softc *)sc;
    425  1.35.8.2  nathanw 
    426  1.35.8.2  nathanw 	return(bus_space_read_1(esc->sc_bst, esc->sc_bsh, reg));
    427  1.35.8.2  nathanw }
    428  1.35.8.2  nathanw 
    429  1.35.8.2  nathanw void
    430  1.35.8.2  nathanw esp_write_reg(sc, reg, val)
    431  1.35.8.2  nathanw 	struct ncr53c9x_softc *sc;
    432  1.35.8.2  nathanw 	int reg;
    433  1.35.8.2  nathanw 	u_char val;
    434  1.35.8.2  nathanw {
    435  1.35.8.2  nathanw 	struct esp_softc *esc = (struct esp_softc *)sc;
    436  1.35.8.2  nathanw 
    437  1.35.8.2  nathanw 	bus_space_write_1(esc->sc_bst, esc->sc_bsh, reg, val);
    438  1.35.8.2  nathanw }
    439  1.35.8.2  nathanw 
    440  1.35.8.3  nathanw volatile u_int32_t save1;
    441  1.35.8.3  nathanw 
    442  1.35.8.3  nathanw #define xADDR 0x0211a000
    443  1.35.8.3  nathanw int doze __P((volatile int));
    444  1.35.8.3  nathanw int
    445  1.35.8.3  nathanw doze(c)
    446  1.35.8.3  nathanw 	volatile int c;
    447  1.35.8.3  nathanw {
    448  1.35.8.3  nathanw /* 	static int tmp1; */
    449  1.35.8.3  nathanw 	u_int32_t tmp1;
    450  1.35.8.3  nathanw 	volatile u_int8_t tmp2;
    451  1.35.8.3  nathanw 	volatile u_int8_t *reg = (volatile u_int8_t *)IIOV(xADDR);
    452  1.35.8.3  nathanw 	if (c > 244) return (0);
    453  1.35.8.3  nathanw 	if (c == 0) return (0);
    454  1.35.8.3  nathanw /* 		((*(volatile u_long *)IIOV(NEXT_P_INTRMASK))&=(~NEXT_I_BIT(x))) */
    455  1.35.8.3  nathanw 	(*reg) = 0;
    456  1.35.8.3  nathanw 	(*reg) = 0;
    457  1.35.8.3  nathanw 	do {
    458  1.35.8.3  nathanw 		save1 = (*reg);
    459  1.35.8.3  nathanw 		tmp2 = *(reg + 3);
    460  1.35.8.3  nathanw 		tmp1 = tmp2;
    461  1.35.8.3  nathanw 	} while (tmp1 <= c);
    462  1.35.8.3  nathanw 	return (0);
    463  1.35.8.3  nathanw }
    464  1.35.8.3  nathanw 
    465  1.35.8.2  nathanw int
    466  1.35.8.2  nathanw esp_dma_isintr(sc)
    467  1.35.8.2  nathanw 	struct ncr53c9x_softc *sc;
    468  1.35.8.2  nathanw {
    469  1.35.8.2  nathanw 	struct esp_softc *esc = (struct esp_softc *)sc;
    470  1.35.8.3  nathanw 	if (INTR_OCCURRED(NEXT_I_SCSI)) {
    471  1.35.8.4  nathanw 		NDTRACEIF (*ndtracep++ = 'i');
    472  1.35.8.3  nathanw 		NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_16MHZ | ESPDCTL_INTENB | (esc->sc_datain ? ESPDCTL_DMARD : 0));
    473  1.35.8.3  nathanw 		return (1);
    474  1.35.8.3  nathanw 	} else {
    475  1.35.8.3  nathanw 		return (0);
    476  1.35.8.3  nathanw 	}
    477  1.35.8.3  nathanw }
    478  1.35.8.3  nathanw 
    479  1.35.8.4  nathanw #define nd_bsr4(reg) bus_space_read_4(nsc->sc_bst, nsc->sc_bsh, (reg))
    480  1.35.8.4  nathanw #define nd_bsw4(reg,val) bus_space_write_4(nsc->sc_bst, nsc->sc_bsh, (reg), (val))
    481  1.35.8.3  nathanw int
    482  1.35.8.3  nathanw esp_dma_intr(sc)
    483  1.35.8.3  nathanw 	struct ncr53c9x_softc *sc;
    484  1.35.8.3  nathanw {
    485  1.35.8.3  nathanw 	struct esp_softc *esc = (struct esp_softc *)sc;
    486  1.35.8.4  nathanw 	struct nextdma_softc *nsc = esc->sc_dma;
    487  1.35.8.4  nathanw 	struct nextdma_status *stat = &nsc->sc_stat;
    488  1.35.8.2  nathanw 
    489  1.35.8.2  nathanw 	int r = (INTR_OCCURRED(NEXT_I_SCSI));
    490  1.35.8.3  nathanw 	int flushcount;
    491  1.35.8.3  nathanw 	r = 1;
    492  1.35.8.2  nathanw 
    493  1.35.8.4  nathanw 	NDTRACEIF (*ndtracep++ = 'I');
    494  1.35.8.2  nathanw 	if (r) {
    495  1.35.8.3  nathanw 		/* printf ("esp_dma_isintr start\n"); */
    496  1.35.8.2  nathanw 		{
    497  1.35.8.3  nathanw 			int s = spldma();
    498  1.35.8.4  nathanw 			void *ndmap = stat->nd_map;
    499  1.35.8.4  nathanw 			int ndidx = stat->nd_idx;
    500  1.35.8.3  nathanw 			splx(s);
    501  1.35.8.2  nathanw 
    502  1.35.8.2  nathanw 			flushcount = 0;
    503  1.35.8.2  nathanw 
    504  1.35.8.2  nathanw #ifdef ESP_DEBUG
    505  1.35.8.3  nathanw /* 			esp_dma_nest++; */
    506  1.35.8.2  nathanw 
    507  1.35.8.2  nathanw 			if (esp_debug) {
    508  1.35.8.2  nathanw 				char sbuf[256];
    509  1.35.8.2  nathanw 
    510  1.35.8.2  nathanw 				bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),
    511  1.35.8.2  nathanw 						 NEXT_INTR_BITS, sbuf, sizeof(sbuf));
    512  1.35.8.2  nathanw 				printf("esp_dma_isintr = 0x%s\n", sbuf);
    513  1.35.8.2  nathanw 			}
    514  1.35.8.2  nathanw #endif
    515  1.35.8.2  nathanw 
    516  1.35.8.4  nathanw 			while (!nextdma_finished(nsc)) { /* esp_dma_isactive(sc)) { */
    517  1.35.8.4  nathanw 				NDTRACEIF (*ndtracep++ = 'w');
    518  1.35.8.4  nathanw 				NDTRACEIF (
    519  1.35.8.4  nathanw 					sprintf (ndtracep, "f%dm%dl%dw", NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF,
    520  1.35.8.3  nathanw 						 NCR_READ_REG((sc), NCR_TCM), NCR_READ_REG((sc), NCR_TCL));
    521  1.35.8.4  nathanw 					ndtracep += strlen (ndtracep);
    522  1.35.8.4  nathanw 					);
    523  1.35.8.3  nathanw 				if (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)
    524  1.35.8.3  nathanw 					flushcount=5;
    525  1.35.8.3  nathanw 				NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD |
    526  1.35.8.3  nathanw 					      (esc->sc_datain ? ESPDCTL_DMARD : 0));
    527  1.35.8.3  nathanw 
    528  1.35.8.3  nathanw 				s = spldma();
    529  1.35.8.4  nathanw 				while (ndmap == stat->nd_map && ndidx == stat->nd_idx &&
    530  1.35.8.4  nathanw 				       !(nd_bsr4 (DD_CSR) & 0x08000000) &&
    531  1.35.8.3  nathanw 				       ++flushcount < 5) {
    532  1.35.8.3  nathanw 					splx(s);
    533  1.35.8.4  nathanw 					NDTRACEIF (*ndtracep++ = 'F');
    534  1.35.8.3  nathanw 					NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_FLUSH |
    535  1.35.8.3  nathanw 						      ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD |
    536  1.35.8.3  nathanw 						      (esc->sc_datain ? ESPDCTL_DMARD : 0));
    537  1.35.8.3  nathanw 					doze(0x32);
    538  1.35.8.2  nathanw 					NCR_WRITE_REG(sc, ESP_DCTL,
    539  1.35.8.3  nathanw 						      ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD |
    540  1.35.8.3  nathanw 						      (esc->sc_datain ? ESPDCTL_DMARD : 0));
    541  1.35.8.3  nathanw 					doze(0x32);
    542  1.35.8.3  nathanw 					s = spldma();
    543  1.35.8.3  nathanw 				}
    544  1.35.8.4  nathanw 				NDTRACEIF (*ndtracep++ = '0' + flushcount);
    545  1.35.8.3  nathanw 				if (flushcount > 4) {
    546  1.35.8.3  nathanw 					int next;
    547  1.35.8.3  nathanw 					int onext = 0;
    548  1.35.8.3  nathanw 					splx(s);
    549  1.35.8.3  nathanw 					DPRINTF (("DMA reset\n"));
    550  1.35.8.4  nathanw 					while (((next = nd_bsr4 (DD_NEXT)) !=
    551  1.35.8.4  nathanw 						(nd_bsr4 (DD_LIMIT) & 0x7FFFFFFF)) &&
    552  1.35.8.3  nathanw 					       onext != next) {
    553  1.35.8.3  nathanw 						onext = next;
    554  1.35.8.3  nathanw 						DELAY(50);
    555  1.35.8.3  nathanw 					}
    556  1.35.8.4  nathanw 					NDTRACEIF (*ndtracep++ = 'R');
    557  1.35.8.3  nathanw 					NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_16MHZ | ESPDCTL_INTENB);
    558  1.35.8.4  nathanw 					NDTRACEIF (
    559  1.35.8.4  nathanw 						sprintf (ndtracep, "ff:%d tcm:%d tcl:%d ",
    560  1.35.8.3  nathanw 							 NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF,
    561  1.35.8.3  nathanw 							 NCR_READ_REG((sc), NCR_TCM), NCR_READ_REG((sc), NCR_TCL));
    562  1.35.8.4  nathanw 						ndtracep += strlen (ndtracep);
    563  1.35.8.4  nathanw 						);
    564  1.35.8.3  nathanw 					s = spldma();
    565  1.35.8.4  nathanw 					nextdma_reset (nsc);
    566  1.35.8.3  nathanw 					splx(s);
    567  1.35.8.3  nathanw 					goto out;
    568  1.35.8.2  nathanw 				}
    569  1.35.8.3  nathanw 				splx(s);
    570  1.35.8.2  nathanw 
    571  1.35.8.2  nathanw #ifdef DIAGNOSTIC
    572  1.35.8.3  nathanw 				if (flushcount > 4) {
    573  1.35.8.4  nathanw 					NDTRACEIF (*ndtracep++ = '+');
    574  1.35.8.3  nathanw 					printf("%s: unexpected flushcount %d on %s\n",sc->sc_dev.dv_xname,
    575  1.35.8.3  nathanw 					       flushcount, esc->sc_datain ? "read" : "write");
    576  1.35.8.3  nathanw 				}
    577  1.35.8.2  nathanw #endif
    578  1.35.8.2  nathanw 
    579  1.35.8.4  nathanw 				if (!nextdma_finished(nsc)) { /* esp_dma_isactive(sc)) { */
    580  1.35.8.4  nathanw 					NDTRACEIF (*ndtracep++ = '1');
    581  1.35.8.2  nathanw 				}
    582  1.35.8.3  nathanw 				flushcount = 0;
    583  1.35.8.3  nathanw 				s = spldma();
    584  1.35.8.4  nathanw 				ndmap = stat->nd_map;
    585  1.35.8.4  nathanw 				ndidx = stat->nd_idx;
    586  1.35.8.3  nathanw 				splx(s);
    587  1.35.8.3  nathanw 
    588  1.35.8.3  nathanw 				goto loop;
    589  1.35.8.3  nathanw 
    590  1.35.8.3  nathanw 			loop:
    591  1.35.8.2  nathanw 			}
    592  1.35.8.3  nathanw 			goto out;
    593  1.35.8.3  nathanw 		out:
    594  1.35.8.2  nathanw 
    595  1.35.8.2  nathanw #ifdef ESP_DEBUG
    596  1.35.8.3  nathanw /* 			esp_dma_nest--; */
    597  1.35.8.2  nathanw #endif
    598  1.35.8.2  nathanw 
    599  1.35.8.2  nathanw 		}
    600  1.35.8.2  nathanw 
    601  1.35.8.3  nathanw 		doze (0x32);
    602  1.35.8.3  nathanw 		NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_16MHZ | ESPDCTL_INTENB | (esc->sc_datain ? ESPDCTL_DMARD : 0));
    603  1.35.8.4  nathanw 		NDTRACEIF (*ndtracep++ = 'b');
    604  1.35.8.2  nathanw 
    605  1.35.8.3  nathanw 		while (esc->sc_datain != -1) DELAY(50);
    606  1.35.8.3  nathanw 
    607  1.35.8.3  nathanw 		if (esc->sc_dmaaddr) {
    608  1.35.8.3  nathanw 			bus_size_t xfer_len = 0;
    609  1.35.8.3  nathanw 			int resid;
    610  1.35.8.3  nathanw 
    611  1.35.8.3  nathanw 			NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_16MHZ | ESPDCTL_INTENB);
    612  1.35.8.4  nathanw 			if (stat->nd_exception == 0) {
    613  1.35.8.3  nathanw 				resid = NCR_READ_REG((sc), NCR_TCL) + (NCR_READ_REG((sc), NCR_TCM) << 8);
    614  1.35.8.3  nathanw 				if (resid) {
    615  1.35.8.3  nathanw 					resid += (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF);
    616  1.35.8.4  nathanw #ifdef ESP_DEBUG
    617  1.35.8.3  nathanw 					if (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)
    618  1.35.8.3  nathanw 						if ((NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF) != 16 || NCR_READ_REG((sc), NCR_TCL) != 240)
    619  1.35.8.4  nathanw 							ndtraceshow++;
    620  1.35.8.4  nathanw #endif
    621  1.35.8.3  nathanw 				}
    622  1.35.8.3  nathanw 				xfer_len = esc->sc_dmasize - resid;
    623  1.35.8.3  nathanw 			} else {
    624  1.35.8.3  nathanw /*static*/ void	ncr53c9x_abort(struct ncr53c9x_softc *, struct ncr53c9x_ecb *);
    625  1.35.8.3  nathanw #define ncr53c9x_sched_msgout(m) \
    626  1.35.8.3  nathanw 	do {							\
    627  1.35.8.3  nathanw 		NCR_MISC(("ncr53c9x_sched_msgout %x %d", m, __LINE__));	\
    628  1.35.8.3  nathanw 		NCRCMD(sc, NCRCMD_SETATN);			\
    629  1.35.8.3  nathanw 		sc->sc_flags |= NCR_ATN;			\
    630  1.35.8.3  nathanw 		sc->sc_msgpriq |= (m);				\
    631  1.35.8.3  nathanw 	} while (0)
    632  1.35.8.3  nathanw 				int i;
    633  1.35.8.4  nathanw 				xfer_len = 0;
    634  1.35.8.4  nathanw 				if (esc->sc_begin)
    635  1.35.8.4  nathanw 					xfer_len += esc->sc_begin_size;
    636  1.35.8.4  nathanw 				if (esc->sc_main_dmamap)
    637  1.35.8.4  nathanw 					xfer_len += esc->sc_main_dmamap->dm_xfer_len;
    638  1.35.8.4  nathanw 				if (esc->sc_tail_dmamap)
    639  1.35.8.4  nathanw 					xfer_len += esc->sc_tail_dmamap->dm_xfer_len;
    640  1.35.8.3  nathanw 				resid = 0;
    641  1.35.8.3  nathanw 				printf ("X\n");
    642  1.35.8.3  nathanw 				for (i = 0; i < 16; i++) {
    643  1.35.8.3  nathanw 					NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_FLUSH |
    644  1.35.8.3  nathanw 						      ESPDCTL_16MHZ | ESPDCTL_INTENB |
    645  1.35.8.3  nathanw 						      (esc->sc_datain ? ESPDCTL_DMARD : 0));
    646  1.35.8.3  nathanw 					NCR_WRITE_REG(sc, ESP_DCTL,
    647  1.35.8.3  nathanw 						      ESPDCTL_16MHZ | ESPDCTL_INTENB |
    648  1.35.8.3  nathanw 						      (esc->sc_datain ? ESPDCTL_DMARD : 0));
    649  1.35.8.3  nathanw 				}
    650  1.35.8.3  nathanw #if 0
    651  1.35.8.3  nathanw 				printf ("ff:%02x tcm:%d tcl:%d esp_dstat:%02x stat:%02x step: %02x intr:%02x new stat:%02X\n",
    652  1.35.8.3  nathanw 					NCR_READ_REG(sc, NCR_FFLAG),
    653  1.35.8.3  nathanw 					NCR_READ_REG((sc), NCR_TCM), NCR_READ_REG((sc), NCR_TCL),
    654  1.35.8.3  nathanw 					NCR_READ_REG(sc, ESP_DSTAT),
    655  1.35.8.3  nathanw 					sc->sc_espstat, sc->sc_espstep,
    656  1.35.8.3  nathanw 					sc->sc_espintr, NCR_READ_REG(sc, NCR_STAT));
    657  1.35.8.3  nathanw 				printf ("sc->sc_state: %x sc->sc_phase: %x sc->sc_espstep:%x sc->sc_prevphase:%x sc->sc_flags:%x\n",
    658  1.35.8.3  nathanw 					sc->sc_state, sc->sc_phase, sc->sc_espstep, sc->sc_prevphase, sc->sc_flags);
    659  1.35.8.3  nathanw #endif
    660  1.35.8.3  nathanw 				/* sc->sc_flags &= ~NCR_ICCS; */
    661  1.35.8.3  nathanw 				sc->sc_nexus->flags |= ECB_ABORT;
    662  1.35.8.3  nathanw 				if (sc->sc_phase == MESSAGE_IN_PHASE) {
    663  1.35.8.3  nathanw 					/* ncr53c9x_sched_msgout(SEND_ABORT); */
    664  1.35.8.3  nathanw 					ncr53c9x_abort(sc, sc->sc_nexus);
    665  1.35.8.3  nathanw 				} else if (sc->sc_phase != STATUS_PHASE) {
    666  1.35.8.3  nathanw 					printf ("ATTENTION!!!  not message/status phase: %d\n", sc->sc_phase);
    667  1.35.8.3  nathanw 				}
    668  1.35.8.3  nathanw 			}
    669  1.35.8.3  nathanw 
    670  1.35.8.4  nathanw 			NDTRACEIF (
    671  1.35.8.4  nathanw 				sprintf (ndtracep, "f%dm%dl%ds%dx%dr%dS", NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF, NCR_READ_REG((sc), NCR_TCM),
    672  1.35.8.3  nathanw 					 NCR_READ_REG((sc), NCR_TCL), esc->sc_dmasize, (int)xfer_len, resid);
    673  1.35.8.4  nathanw 				ndtracep += strlen (ndtracep);
    674  1.35.8.4  nathanw 				);
    675  1.35.8.3  nathanw 
    676  1.35.8.3  nathanw 			*(esc->sc_dmaaddr) += xfer_len;
    677  1.35.8.3  nathanw 			*(esc->sc_dmalen)  -= xfer_len;
    678  1.35.8.3  nathanw 			esc->sc_dmaaddr = 0;
    679  1.35.8.3  nathanw 			esc->sc_dmalen  = 0;
    680  1.35.8.3  nathanw 			esc->sc_dmasize = 0;
    681  1.35.8.2  nathanw 		}
    682  1.35.8.3  nathanw 
    683  1.35.8.4  nathanw 		NDTRACEIF (*ndtracep++ = 'B');
    684  1.35.8.3  nathanw 		sc->sc_espstat = NCR_READ_REG(sc, NCR_STAT) | (sc->sc_espstat & NCRSTAT_INT);
    685  1.35.8.3  nathanw 
    686  1.35.8.2  nathanw 		DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
    687  1.35.8.3  nathanw 		/* printf ("esp_dma_isintr DONE\n"); */
    688  1.35.8.2  nathanw 
    689  1.35.8.2  nathanw 	}
    690  1.35.8.2  nathanw 
    691  1.35.8.2  nathanw 	return (r);
    692  1.35.8.2  nathanw }
    693  1.35.8.2  nathanw 
    694  1.35.8.2  nathanw void
    695  1.35.8.2  nathanw esp_dma_reset(sc)
    696  1.35.8.2  nathanw 	struct ncr53c9x_softc *sc;
    697  1.35.8.2  nathanw {
    698  1.35.8.2  nathanw 	struct esp_softc *esc = (struct esp_softc *)sc;
    699  1.35.8.2  nathanw 
    700  1.35.8.2  nathanw 	DPRINTF(("esp dma reset\n"));
    701  1.35.8.2  nathanw 
    702  1.35.8.2  nathanw #ifdef ESP_DEBUG
    703  1.35.8.2  nathanw 	if (esp_debug) {
    704  1.35.8.2  nathanw 		char sbuf[256];
    705  1.35.8.2  nathanw 
    706  1.35.8.2  nathanw 		bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),
    707  1.35.8.2  nathanw 				 NEXT_INTR_BITS, sbuf, sizeof(sbuf));
    708  1.35.8.2  nathanw 		printf("  *intrstat = 0x%s\n", sbuf);
    709  1.35.8.2  nathanw 
    710  1.35.8.2  nathanw 		bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRMASK)),
    711  1.35.8.2  nathanw 				 NEXT_INTR_BITS, sbuf, sizeof(sbuf));
    712  1.35.8.2  nathanw 		printf("  *intrmask = 0x%s\n", sbuf);
    713  1.35.8.2  nathanw 	}
    714  1.35.8.2  nathanw #endif
    715  1.35.8.2  nathanw 
    716  1.35.8.4  nathanw #if 0
    717  1.35.8.2  nathanw 	/* Clear the DMAMOD bit in the DCTL register: */
    718  1.35.8.2  nathanw 	NCR_WRITE_REG(sc, ESP_DCTL,
    719  1.35.8.3  nathanw 			ESPDCTL_16MHZ | ESPDCTL_INTENB);
    720  1.35.8.2  nathanw 	DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
    721  1.35.8.4  nathanw #endif
    722  1.35.8.2  nathanw 
    723  1.35.8.4  nathanw 	nextdma_reset(esc->sc_dma);
    724  1.35.8.4  nathanw 	nextdma_init(esc->sc_dma);
    725  1.35.8.2  nathanw 
    726  1.35.8.2  nathanw 	esc->sc_datain = -1;
    727  1.35.8.2  nathanw 	esc->sc_dmaaddr = 0;
    728  1.35.8.2  nathanw 	esc->sc_dmalen  = 0;
    729  1.35.8.2  nathanw 	esc->sc_dmasize = 0;
    730  1.35.8.2  nathanw 
    731  1.35.8.2  nathanw 	esc->sc_loaded = 0;
    732  1.35.8.2  nathanw 
    733  1.35.8.2  nathanw 	esc->sc_begin = 0;
    734  1.35.8.2  nathanw 	esc->sc_begin_size = 0;
    735  1.35.8.2  nathanw 
    736  1.35.8.2  nathanw 	if (esc->sc_main_dmamap->dm_mapsize) {
    737  1.35.8.4  nathanw 		bus_dmamap_unload(esc->sc_dma->sc_dmat, esc->sc_main_dmamap);
    738  1.35.8.2  nathanw 	}
    739  1.35.8.2  nathanw 	esc->sc_main = 0;
    740  1.35.8.2  nathanw 	esc->sc_main_size = 0;
    741  1.35.8.2  nathanw 
    742  1.35.8.2  nathanw 	if (esc->sc_tail_dmamap->dm_mapsize) {
    743  1.35.8.4  nathanw 		bus_dmamap_unload(esc->sc_dma->sc_dmat, esc->sc_tail_dmamap);
    744  1.35.8.2  nathanw 	}
    745  1.35.8.2  nathanw 	esc->sc_tail = 0;
    746  1.35.8.2  nathanw 	esc->sc_tail_size = 0;
    747  1.35.8.2  nathanw }
    748  1.35.8.2  nathanw 
    749  1.35.8.2  nathanw /* it appears that:
    750  1.35.8.2  nathanw  * addr and len arguments to this need to be kept up to date
    751  1.35.8.2  nathanw  * with the status of the transfter.
    752  1.35.8.2  nathanw  * the dmasize of this is the actual length of the transfer
    753  1.35.8.2  nathanw  * request, which is guaranteed to be less than maxxfer.
    754  1.35.8.2  nathanw  * (len may be > maxxfer)
    755  1.35.8.2  nathanw  */
    756  1.35.8.2  nathanw 
    757  1.35.8.2  nathanw int
    758  1.35.8.2  nathanw esp_dma_setup(sc, addr, len, datain, dmasize)
    759  1.35.8.2  nathanw 	struct ncr53c9x_softc *sc;
    760  1.35.8.2  nathanw 	caddr_t *addr;
    761  1.35.8.2  nathanw 	size_t *len;
    762  1.35.8.2  nathanw 	int datain;
    763  1.35.8.2  nathanw 	size_t *dmasize;
    764  1.35.8.2  nathanw {
    765  1.35.8.2  nathanw 	struct esp_softc *esc = (struct esp_softc *)sc;
    766  1.35.8.2  nathanw 
    767  1.35.8.4  nathanw 	NDTRACEIF (*ndtracep++ = 'h');
    768  1.35.8.2  nathanw #ifdef DIAGNOSTIC
    769  1.35.8.2  nathanw #ifdef ESP_DEBUG
    770  1.35.8.2  nathanw 	/* if this is a read DMA, pre-fill the buffer with 0xdeadbeef
    771  1.35.8.2  nathanw 	 * to identify bogus reads
    772  1.35.8.2  nathanw 	 */
    773  1.35.8.2  nathanw 	if (datain) {
    774  1.35.8.2  nathanw 		int *v = (int *)(*addr);
    775  1.35.8.2  nathanw 		int i;
    776  1.35.8.2  nathanw 		for(i=0;i<((*len)/4);i++) v[i] = 0xdeadbeef;
    777  1.35.8.2  nathanw 		v = (int *)(&(esc->sc_tailbuf[0]));
    778  1.35.8.3  nathanw 		for(i=0;i<((sizeof(esc->sc_tailbuf)/4));i++) v[i] = 0xdeafbeef;
    779  1.35.8.2  nathanw 	} else {
    780  1.35.8.2  nathanw 		int *v;
    781  1.35.8.2  nathanw 		int i;
    782  1.35.8.2  nathanw 		v = (int *)(&(esc->sc_tailbuf[0]));
    783  1.35.8.2  nathanw 		for(i=0;i<((sizeof(esc->sc_tailbuf)/4));i++) v[i] = 0xfeeb1eed;
    784  1.35.8.2  nathanw 	}
    785  1.35.8.2  nathanw #endif
    786  1.35.8.2  nathanw #endif
    787  1.35.8.2  nathanw 
    788  1.35.8.2  nathanw 	DPRINTF(("esp_dma_setup(%p,0x%08x,0x%08x)\n",*addr,*len,*dmasize));
    789  1.35.8.2  nathanw 
    790  1.35.8.2  nathanw #if 0
    791  1.35.8.2  nathanw #ifdef DIAGNOSTIC /* @@@ this is ok sometimes. verify that we handle it ok
    792  1.35.8.3  nathanw 		   * and then remove this check
    793  1.35.8.3  nathanw 		   */
    794  1.35.8.2  nathanw 	if (*len != *dmasize) {
    795  1.35.8.2  nathanw 		panic("esp dmalen 0x%lx != size 0x%lx",*len,*dmasize);
    796  1.35.8.2  nathanw 	}
    797  1.35.8.2  nathanw #endif
    798  1.35.8.2  nathanw #endif
    799  1.35.8.2  nathanw 
    800  1.35.8.2  nathanw #ifdef DIAGNOSTIC
    801  1.35.8.2  nathanw 	if ((esc->sc_datain != -1) ||
    802  1.35.8.2  nathanw 			(esc->sc_main_dmamap->dm_mapsize != 0) ||
    803  1.35.8.2  nathanw 			(esc->sc_tail_dmamap->dm_mapsize != 0) ||
    804  1.35.8.2  nathanw 			(esc->sc_dmasize != 0)) {
    805  1.35.8.5  nathanw 		panic("%s: map already loaded in esp_dma_setup"
    806  1.35.8.2  nathanw 				"\tdatain = %d\n\tmain_mapsize=%ld\n\tail_mapsize=%ld\n\tdmasize = %d",
    807  1.35.8.2  nathanw 				sc->sc_dev.dv_xname, esc->sc_datain,
    808  1.35.8.2  nathanw 				esc->sc_main_dmamap->dm_mapsize,
    809  1.35.8.2  nathanw 				esc->sc_tail_dmamap->dm_mapsize,
    810  1.35.8.2  nathanw 				esc->sc_dmasize);
    811  1.35.8.2  nathanw 	}
    812  1.35.8.2  nathanw #endif
    813  1.35.8.2  nathanw 
    814  1.35.8.2  nathanw 	/* we are sometimes asked to dma zero  bytes, that's easy */
    815  1.35.8.2  nathanw 	if (*dmasize <= 0) {
    816  1.35.8.2  nathanw 		return(0);
    817  1.35.8.2  nathanw 	}
    818  1.35.8.2  nathanw 
    819  1.35.8.3  nathanw 	if (*dmasize > ESP_MAX_DMASIZE)
    820  1.35.8.3  nathanw 		*dmasize = ESP_MAX_DMASIZE;
    821  1.35.8.3  nathanw 
    822  1.35.8.2  nathanw 	/* Save these in case we have to abort DMA */
    823  1.35.8.2  nathanw 	esc->sc_datain   = datain;
    824  1.35.8.2  nathanw 	esc->sc_dmaaddr  = addr;
    825  1.35.8.2  nathanw 	esc->sc_dmalen   = len;
    826  1.35.8.2  nathanw 	esc->sc_dmasize  = *dmasize;
    827  1.35.8.2  nathanw 
    828  1.35.8.2  nathanw 	esc->sc_loaded = 0;
    829  1.35.8.2  nathanw 
    830  1.35.8.2  nathanw #define DMA_SCSI_ALIGNMENT 16
    831  1.35.8.2  nathanw #define DMA_SCSI_ALIGN(type, addr)	\
    832  1.35.8.2  nathanw 	((type)(((unsigned)(addr)+DMA_SCSI_ALIGNMENT-1) \
    833  1.35.8.2  nathanw 		&~(DMA_SCSI_ALIGNMENT-1)))
    834  1.35.8.2  nathanw #define DMA_SCSI_ALIGNED(addr) \
    835  1.35.8.2  nathanw 	(((unsigned)(addr)&(DMA_SCSI_ALIGNMENT-1))==0)
    836  1.35.8.2  nathanw 
    837  1.35.8.2  nathanw 	{
    838  1.35.8.2  nathanw 		size_t slop_bgn_size; /* # bytes to be fifo'd at beginning */
    839  1.35.8.2  nathanw 		size_t slop_end_size; /* # bytes to be transferred in tail buffer */
    840  1.35.8.2  nathanw 
    841  1.35.8.2  nathanw 		{
    842  1.35.8.2  nathanw 			u_long bgn = (u_long)(*esc->sc_dmaaddr);
    843  1.35.8.2  nathanw 			u_long end = (u_long)(*esc->sc_dmaaddr+esc->sc_dmasize);
    844  1.35.8.2  nathanw 
    845  1.35.8.2  nathanw 			slop_bgn_size = DMA_SCSI_ALIGNMENT-(bgn % DMA_SCSI_ALIGNMENT);
    846  1.35.8.2  nathanw 			if (slop_bgn_size == DMA_SCSI_ALIGNMENT) slop_bgn_size = 0;
    847  1.35.8.2  nathanw 			slop_end_size = (end % DMA_ENDALIGNMENT);
    848  1.35.8.2  nathanw 		}
    849  1.35.8.2  nathanw 
    850  1.35.8.2  nathanw 		/* Force a minimum slop end size. This ensures that write
    851  1.35.8.2  nathanw 		 * requests will overrun, as required to get completion interrupts.
    852  1.35.8.2  nathanw 		 * In addition, since the tail buffer is guaranteed to be mapped
    853  1.35.8.2  nathanw 		 * in a single dma segment, the overrun won't accidentally
    854  1.35.8.2  nathanw 		 * end up in its own segment.
    855  1.35.8.2  nathanw 		 */
    856  1.35.8.2  nathanw 		if (!esc->sc_datain) {
    857  1.35.8.2  nathanw #if 0
    858  1.35.8.2  nathanw 			slop_end_size += ESP_DMA_MAXTAIL;
    859  1.35.8.2  nathanw #else
    860  1.35.8.2  nathanw 			slop_end_size += 0x10;
    861  1.35.8.2  nathanw #endif
    862  1.35.8.2  nathanw 		}
    863  1.35.8.2  nathanw 
    864  1.35.8.2  nathanw 		/* Check to make sure we haven't counted extra slop
    865  1.35.8.2  nathanw 		 * as would happen for a very short dma buffer, also
    866  1.35.8.2  nathanw 		 * for short buffers, just stuff the entire thing in the tail
    867  1.35.8.2  nathanw 		 */
    868  1.35.8.2  nathanw 		if ((slop_bgn_size+slop_end_size >= esc->sc_dmasize)
    869  1.35.8.2  nathanw #if 0
    870  1.35.8.2  nathanw 				|| (esc->sc_dmasize <= ESP_DMA_MAXTAIL)
    871  1.35.8.2  nathanw #endif
    872  1.35.8.2  nathanw 				)
    873  1.35.8.2  nathanw 		{
    874  1.35.8.2  nathanw  			slop_bgn_size = 0;
    875  1.35.8.2  nathanw 			slop_end_size = esc->sc_dmasize;
    876  1.35.8.2  nathanw 		}
    877  1.35.8.2  nathanw 
    878  1.35.8.2  nathanw 		/* initialize the fifo buffer */
    879  1.35.8.2  nathanw 		if (slop_bgn_size) {
    880  1.35.8.2  nathanw 			esc->sc_begin = *esc->sc_dmaaddr;
    881  1.35.8.2  nathanw 			esc->sc_begin_size = slop_bgn_size;
    882  1.35.8.2  nathanw 		} else {
    883  1.35.8.2  nathanw 			esc->sc_begin = 0;
    884  1.35.8.2  nathanw 			esc->sc_begin_size = 0;
    885  1.35.8.2  nathanw 		}
    886  1.35.8.2  nathanw 
    887  1.35.8.3  nathanw #if 01
    888  1.35.8.2  nathanw 		/* Load the normal DMA map */
    889  1.35.8.2  nathanw 		{
    890  1.35.8.2  nathanw 			esc->sc_main      = *esc->sc_dmaaddr+slop_bgn_size;
    891  1.35.8.2  nathanw 			esc->sc_main_size = (esc->sc_dmasize)-(slop_end_size+slop_bgn_size);
    892  1.35.8.2  nathanw 
    893  1.35.8.2  nathanw 			if (esc->sc_main_size) {
    894  1.35.8.2  nathanw 				int error;
    895  1.35.8.3  nathanw 
    896  1.35.8.3  nathanw 				if (!esc->sc_datain || DMA_ENDALIGNED(esc->sc_main_size + slop_end_size)) {
    897  1.35.8.3  nathanw 					KASSERT(DMA_SCSI_ALIGNMENT == DMA_ENDALIGNMENT);
    898  1.35.8.3  nathanw 					KASSERT(DMA_BEGINALIGNMENT == DMA_ENDALIGNMENT);
    899  1.35.8.3  nathanw 					esc->sc_main_size += slop_end_size;
    900  1.35.8.3  nathanw 					slop_end_size = 0;
    901  1.35.8.3  nathanw 					if (!esc->sc_datain) {
    902  1.35.8.3  nathanw 						esc->sc_main_size = DMA_ENDALIGN(caddr_t,esc->sc_main+esc->sc_main_size)-esc->sc_main;
    903  1.35.8.3  nathanw 					}
    904  1.35.8.3  nathanw 				}
    905  1.35.8.3  nathanw 
    906  1.35.8.4  nathanw 				error = bus_dmamap_load(esc->sc_dma->sc_dmat,
    907  1.35.8.2  nathanw 						esc->sc_main_dmamap,
    908  1.35.8.2  nathanw 						esc->sc_main, esc->sc_main_size,
    909  1.35.8.2  nathanw 						NULL, BUS_DMA_NOWAIT);
    910  1.35.8.2  nathanw 				if (error) {
    911  1.35.8.2  nathanw #ifdef ESP_DEBUG
    912  1.35.8.2  nathanw 					printf("%s: esc->sc_main_dmamap->_dm_size = %ld\n",
    913  1.35.8.2  nathanw 							sc->sc_dev.dv_xname,esc->sc_main_dmamap->_dm_size);
    914  1.35.8.2  nathanw 					printf("%s: esc->sc_main_dmamap->_dm_segcnt = %d\n",
    915  1.35.8.2  nathanw 							sc->sc_dev.dv_xname,esc->sc_main_dmamap->_dm_segcnt);
    916  1.35.8.2  nathanw 					printf("%s: esc->sc_main_dmamap->_dm_maxsegsz = %ld\n",
    917  1.35.8.2  nathanw 							sc->sc_dev.dv_xname,esc->sc_main_dmamap->_dm_maxsegsz);
    918  1.35.8.2  nathanw 					printf("%s: esc->sc_main_dmamap->_dm_boundary = %ld\n",
    919  1.35.8.2  nathanw 							sc->sc_dev.dv_xname,esc->sc_main_dmamap->_dm_boundary);
    920  1.35.8.2  nathanw 					esp_dma_print(sc);
    921  1.35.8.2  nathanw #endif
    922  1.35.8.2  nathanw 					panic("%s: can't load main dma map. error = %d, addr=%p, size=0x%08x",
    923  1.35.8.2  nathanw 							sc->sc_dev.dv_xname, error,esc->sc_main,esc->sc_main_size);
    924  1.35.8.2  nathanw 				}
    925  1.35.8.3  nathanw 				if (!esc->sc_datain) { /* patch the dma map for write overrun */
    926  1.35.8.3  nathanw 					esc->sc_main_dmamap->dm_mapsize += ESP_DMA_OVERRUN;
    927  1.35.8.3  nathanw 					esc->sc_main_dmamap->dm_segs[esc->sc_main_dmamap->dm_nsegs - 1].ds_len +=
    928  1.35.8.3  nathanw 						ESP_DMA_OVERRUN;
    929  1.35.8.3  nathanw 				}
    930  1.35.8.2  nathanw #if 0
    931  1.35.8.4  nathanw 				bus_dmamap_sync(esc->sc_dma->sc_dmat, esc->sc_main_dmamap,
    932  1.35.8.2  nathanw 						0, esc->sc_main_dmamap->dm_mapsize,
    933  1.35.8.2  nathanw 						(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
    934  1.35.8.2  nathanw 				esc->sc_main_dmamap->dm_xfer_len = 0;
    935  1.35.8.2  nathanw #endif
    936  1.35.8.2  nathanw 			} else {
    937  1.35.8.2  nathanw 				esc->sc_main = 0;
    938  1.35.8.2  nathanw 			}
    939  1.35.8.2  nathanw 		}
    940  1.35.8.2  nathanw 
    941  1.35.8.2  nathanw 		/* Load the tail DMA map */
    942  1.35.8.2  nathanw 		if (slop_end_size) {
    943  1.35.8.2  nathanw 			esc->sc_tail      = DMA_ENDALIGN(caddr_t,esc->sc_tailbuf+slop_end_size)-slop_end_size;
    944  1.35.8.2  nathanw 			/* If the beginning of the tail is not correctly aligned,
    945  1.35.8.2  nathanw 			 * we have no choice but to align the start, which might then unalign the end.
    946  1.35.8.2  nathanw 			 */
    947  1.35.8.2  nathanw 			esc->sc_tail      = DMA_SCSI_ALIGN(caddr_t,esc->sc_tail);
    948  1.35.8.2  nathanw 			/* So therefore, we change the tail size to be end aligned again. */
    949  1.35.8.2  nathanw 			esc->sc_tail_size = DMA_ENDALIGN(caddr_t,esc->sc_tail+slop_end_size)-esc->sc_tail;
    950  1.35.8.2  nathanw 
    951  1.35.8.2  nathanw 			/* @@@ next dma overrun lossage */
    952  1.35.8.2  nathanw 			if (!esc->sc_datain) {
    953  1.35.8.2  nathanw 				esc->sc_tail_size += ESP_DMA_OVERRUN;
    954  1.35.8.2  nathanw 			}
    955  1.35.8.2  nathanw 
    956  1.35.8.2  nathanw 			{
    957  1.35.8.2  nathanw 				int error;
    958  1.35.8.4  nathanw 				error = bus_dmamap_load(esc->sc_dma->sc_dmat,
    959  1.35.8.2  nathanw 						esc->sc_tail_dmamap,
    960  1.35.8.2  nathanw 						esc->sc_tail, esc->sc_tail_size,
    961  1.35.8.2  nathanw 						NULL, BUS_DMA_NOWAIT);
    962  1.35.8.2  nathanw 				if (error) {
    963  1.35.8.2  nathanw 					panic("%s: can't load tail dma map. error = %d, addr=%p, size=0x%08x",
    964  1.35.8.2  nathanw 							sc->sc_dev.dv_xname, error,esc->sc_tail,esc->sc_tail_size);
    965  1.35.8.2  nathanw 				}
    966  1.35.8.2  nathanw #if 0
    967  1.35.8.4  nathanw 				bus_dmamap_sync(esc->sc_dma->sc_dmat, esc->sc_tail_dmamap,
    968  1.35.8.2  nathanw 						0, esc->sc_tail_dmamap->dm_mapsize,
    969  1.35.8.2  nathanw 						(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
    970  1.35.8.2  nathanw 				esc->sc_tail_dmamap->dm_xfer_len = 0;
    971  1.35.8.2  nathanw #endif
    972  1.35.8.2  nathanw 			}
    973  1.35.8.2  nathanw 		}
    974  1.35.8.3  nathanw #else
    975  1.35.8.3  nathanw 
    976  1.35.8.3  nathanw 		esc->sc_begin = *esc->sc_dmaaddr;
    977  1.35.8.3  nathanw 		slop_bgn_size = DMA_SCSI_ALIGNMENT-((ulong)esc->sc_begin % DMA_SCSI_ALIGNMENT);
    978  1.35.8.3  nathanw 		if (slop_bgn_size == DMA_SCSI_ALIGNMENT) slop_bgn_size = 0;
    979  1.35.8.3  nathanw 		slop_end_size = esc->sc_dmasize - slop_bgn_size;
    980  1.35.8.3  nathanw 
    981  1.35.8.3  nathanw 		if (slop_bgn_size < esc->sc_dmasize) {
    982  1.35.8.3  nathanw 			int error;
    983  1.35.8.3  nathanw 
    984  1.35.8.3  nathanw 			esc->sc_tail = 0;
    985  1.35.8.3  nathanw 			esc->sc_tail_size = 0;
    986  1.35.8.3  nathanw 
    987  1.35.8.3  nathanw 			esc->sc_begin_size = slop_bgn_size;
    988  1.35.8.3  nathanw 			esc->sc_main = *esc->sc_dmaaddr+slop_bgn_size;
    989  1.35.8.3  nathanw 			esc->sc_main_size = DMA_ENDALIGN(caddr_t,esc->sc_main+esc->sc_dmasize-slop_bgn_size)-esc->sc_main;
    990  1.35.8.3  nathanw 
    991  1.35.8.3  nathanw 			if (!esc->sc_datain) {
    992  1.35.8.3  nathanw 				esc->sc_main_size += ESP_DMA_OVERRUN;
    993  1.35.8.3  nathanw 			}
    994  1.35.8.4  nathanw 			error = bus_dmamap_load(esc->sc_dma->sc_dmat,
    995  1.35.8.3  nathanw 						esc->sc_main_dmamap,
    996  1.35.8.3  nathanw 						esc->sc_main, esc->sc_main_size,
    997  1.35.8.3  nathanw 						NULL, BUS_DMA_NOWAIT);
    998  1.35.8.3  nathanw 			if (error) {
    999  1.35.8.3  nathanw 				panic("%s: can't load main dma map. error = %d, addr=%p, size=0x%08x",
   1000  1.35.8.3  nathanw 				      sc->sc_dev.dv_xname, error,esc->sc_main,esc->sc_main_size);
   1001  1.35.8.3  nathanw 			}
   1002  1.35.8.3  nathanw 		} else {
   1003  1.35.8.3  nathanw 			esc->sc_begin = 0;
   1004  1.35.8.3  nathanw 			esc->sc_begin_size = 0;
   1005  1.35.8.3  nathanw 			esc->sc_main = 0;
   1006  1.35.8.3  nathanw 			esc->sc_main_size = 0;
   1007  1.35.8.3  nathanw 
   1008  1.35.8.3  nathanw #if 0
   1009  1.35.8.3  nathanw 			esc->sc_tail      = DMA_ENDALIGN(caddr_t,esc->sc_tailbuf+slop_bgn_size)-slop_bgn_size;
   1010  1.35.8.3  nathanw 			/* If the beginning of the tail is not correctly aligned,
   1011  1.35.8.3  nathanw 			 * we have no choice but to align the start, which might then unalign the end.
   1012  1.35.8.3  nathanw 			 */
   1013  1.35.8.3  nathanw #endif
   1014  1.35.8.3  nathanw 			esc->sc_tail      = DMA_SCSI_ALIGN(caddr_t,esc->sc_tailbuf);
   1015  1.35.8.3  nathanw 			/* So therefore, we change the tail size to be end aligned again. */
   1016  1.35.8.3  nathanw 			esc->sc_tail_size = DMA_ENDALIGN(caddr_t,esc->sc_tail+esc->sc_dmasize)-esc->sc_tail;
   1017  1.35.8.3  nathanw 
   1018  1.35.8.3  nathanw 			/* @@@ next dma overrun lossage */
   1019  1.35.8.3  nathanw 			if (!esc->sc_datain) {
   1020  1.35.8.3  nathanw 				esc->sc_tail_size += ESP_DMA_OVERRUN;
   1021  1.35.8.3  nathanw 			}
   1022  1.35.8.3  nathanw 
   1023  1.35.8.3  nathanw 			{
   1024  1.35.8.3  nathanw 				int error;
   1025  1.35.8.4  nathanw 				error = bus_dmamap_load(esc->sc_dma->sc_dmat,
   1026  1.35.8.3  nathanw 						esc->sc_tail_dmamap,
   1027  1.35.8.3  nathanw 						esc->sc_tail, esc->sc_tail_size,
   1028  1.35.8.3  nathanw 						NULL, BUS_DMA_NOWAIT);
   1029  1.35.8.3  nathanw 				if (error) {
   1030  1.35.8.3  nathanw 					panic("%s: can't load tail dma map. error = %d, addr=%p, size=0x%08x",
   1031  1.35.8.3  nathanw 							sc->sc_dev.dv_xname, error,esc->sc_tail,esc->sc_tail_size);
   1032  1.35.8.3  nathanw 				}
   1033  1.35.8.3  nathanw 			}
   1034  1.35.8.3  nathanw 		}
   1035  1.35.8.3  nathanw #endif
   1036  1.35.8.3  nathanw 
   1037  1.35.8.3  nathanw 		DPRINTF(("%s: setup: %8p %d %8p %d %8p %d %8p %d\n", sc->sc_dev.dv_xname,
   1038  1.35.8.3  nathanw 			 *esc->sc_dmaaddr, esc->sc_dmasize, esc->sc_begin,
   1039  1.35.8.3  nathanw 			 esc->sc_begin_size, esc->sc_main, esc->sc_main_size, esc->sc_tail,
   1040  1.35.8.3  nathanw 			 esc->sc_tail_size));
   1041  1.35.8.2  nathanw 	}
   1042  1.35.8.2  nathanw 
   1043  1.35.8.2  nathanw 	return (0);
   1044  1.35.8.2  nathanw }
   1045  1.35.8.2  nathanw 
   1046  1.35.8.2  nathanw #ifdef ESP_DEBUG
   1047  1.35.8.2  nathanw /* For debugging */
   1048  1.35.8.2  nathanw void
   1049  1.35.8.2  nathanw esp_dma_store(sc)
   1050  1.35.8.2  nathanw 	struct ncr53c9x_softc *sc;
   1051  1.35.8.2  nathanw {
   1052  1.35.8.2  nathanw 	struct esp_softc *esc = (struct esp_softc *)sc;
   1053  1.35.8.2  nathanw 	char *p = &esp_dma_dump[0];
   1054  1.35.8.2  nathanw 
   1055  1.35.8.2  nathanw 	p += sprintf(p,"%s: sc_datain=%d\n",sc->sc_dev.dv_xname,esc->sc_datain);
   1056  1.35.8.2  nathanw 	p += sprintf(p,"%s: sc_loaded=0x%08x\n",sc->sc_dev.dv_xname,esc->sc_loaded);
   1057  1.35.8.2  nathanw 
   1058  1.35.8.2  nathanw 	if (esc->sc_dmaaddr) {
   1059  1.35.8.2  nathanw 		p += sprintf(p,"%s: sc_dmaaddr=%p\n",sc->sc_dev.dv_xname,*esc->sc_dmaaddr);
   1060  1.35.8.2  nathanw 	} else {
   1061  1.35.8.2  nathanw 		p += sprintf(p,"%s: sc_dmaaddr=NULL\n",sc->sc_dev.dv_xname);
   1062  1.35.8.2  nathanw 	}
   1063  1.35.8.2  nathanw 	if (esc->sc_dmalen) {
   1064  1.35.8.2  nathanw 		p += sprintf(p,"%s: sc_dmalen=0x%08x\n",sc->sc_dev.dv_xname,*esc->sc_dmalen);
   1065  1.35.8.2  nathanw 	} else {
   1066  1.35.8.2  nathanw 		p += sprintf(p,"%s: sc_dmalen=NULL\n",sc->sc_dev.dv_xname);
   1067  1.35.8.2  nathanw 	}
   1068  1.35.8.2  nathanw 	p += sprintf(p,"%s: sc_dmasize=0x%08x\n",sc->sc_dev.dv_xname,esc->sc_dmasize);
   1069  1.35.8.2  nathanw 
   1070  1.35.8.2  nathanw 	p += sprintf(p,"%s: sc_begin = %p, sc_begin_size = 0x%08x\n",
   1071  1.35.8.2  nathanw 			sc->sc_dev.dv_xname, esc->sc_begin, esc->sc_begin_size);
   1072  1.35.8.2  nathanw 	p += sprintf(p,"%s: sc_main = %p, sc_main_size = 0x%08x\n",
   1073  1.35.8.2  nathanw 			sc->sc_dev.dv_xname, esc->sc_main, esc->sc_main_size);
   1074  1.35.8.3  nathanw 	/* if (esc->sc_main) */ {
   1075  1.35.8.2  nathanw 		int i;
   1076  1.35.8.2  nathanw 		bus_dmamap_t map = esc->sc_main_dmamap;
   1077  1.35.8.2  nathanw 		p += sprintf(p,"%s: sc_main_dmamap. mapsize = 0x%08lx, nsegs = %d\n",
   1078  1.35.8.2  nathanw 				sc->sc_dev.dv_xname, map->dm_mapsize, map->dm_nsegs);
   1079  1.35.8.2  nathanw 		for(i=0;i<map->dm_nsegs;i++) {
   1080  1.35.8.2  nathanw 			p += sprintf(p,"%s: map->dm_segs[%d].ds_addr = 0x%08lx, len = 0x%08lx\n",
   1081  1.35.8.2  nathanw 			sc->sc_dev.dv_xname, i, map->dm_segs[i].ds_addr, map->dm_segs[i].ds_len);
   1082  1.35.8.2  nathanw 		}
   1083  1.35.8.2  nathanw 	}
   1084  1.35.8.2  nathanw 	p += sprintf(p,"%s: sc_tail = %p, sc_tail_size = 0x%08x\n",
   1085  1.35.8.2  nathanw 			sc->sc_dev.dv_xname, esc->sc_tail, esc->sc_tail_size);
   1086  1.35.8.3  nathanw 	/* if (esc->sc_tail) */ {
   1087  1.35.8.2  nathanw 		int i;
   1088  1.35.8.2  nathanw 		bus_dmamap_t map = esc->sc_tail_dmamap;
   1089  1.35.8.2  nathanw 		p += sprintf(p,"%s: sc_tail_dmamap. mapsize = 0x%08lx, nsegs = %d\n",
   1090  1.35.8.2  nathanw 				sc->sc_dev.dv_xname, map->dm_mapsize, map->dm_nsegs);
   1091  1.35.8.2  nathanw 		for(i=0;i<map->dm_nsegs;i++) {
   1092  1.35.8.2  nathanw 			p += sprintf(p,"%s: map->dm_segs[%d].ds_addr = 0x%08lx, len = 0x%08lx\n",
   1093  1.35.8.2  nathanw 			sc->sc_dev.dv_xname, i, map->dm_segs[i].ds_addr, map->dm_segs[i].ds_len);
   1094  1.35.8.2  nathanw 		}
   1095  1.35.8.2  nathanw 	}
   1096  1.35.8.2  nathanw }
   1097  1.35.8.2  nathanw 
   1098  1.35.8.2  nathanw void
   1099  1.35.8.2  nathanw esp_dma_print(sc)
   1100  1.35.8.2  nathanw 	struct ncr53c9x_softc *sc;
   1101  1.35.8.2  nathanw {
   1102  1.35.8.2  nathanw 	esp_dma_store(sc);
   1103  1.35.8.2  nathanw 	printf("%s",esp_dma_dump);
   1104  1.35.8.2  nathanw }
   1105  1.35.8.2  nathanw #endif
   1106  1.35.8.2  nathanw 
   1107  1.35.8.2  nathanw void
   1108  1.35.8.2  nathanw esp_dma_go(sc)
   1109  1.35.8.2  nathanw 	struct ncr53c9x_softc *sc;
   1110  1.35.8.2  nathanw {
   1111  1.35.8.2  nathanw 	struct esp_softc *esc = (struct esp_softc *)sc;
   1112  1.35.8.4  nathanw 	struct nextdma_softc *nsc = esc->sc_dma;
   1113  1.35.8.4  nathanw 	struct nextdma_status *stat = &nsc->sc_stat;
   1114  1.35.8.3  nathanw /* 	int s = spldma(); */
   1115  1.35.8.3  nathanw 
   1116  1.35.8.4  nathanw #ifdef ESP_DEBUG
   1117  1.35.8.4  nathanw 	if (ndtracep != ndtrace) {
   1118  1.35.8.4  nathanw 		if (ndtraceshow) {
   1119  1.35.8.4  nathanw 			*ndtracep = '\0';
   1120  1.35.8.4  nathanw 			printf ("esp ndtrace: %s\n", ndtrace);
   1121  1.35.8.4  nathanw 			ndtraceshow = 0;
   1122  1.35.8.3  nathanw 		} else {
   1123  1.35.8.3  nathanw 			DPRINTF (("X"));
   1124  1.35.8.3  nathanw 		}
   1125  1.35.8.4  nathanw 		ndtracep = ndtrace;
   1126  1.35.8.3  nathanw 	}
   1127  1.35.8.4  nathanw #endif
   1128  1.35.8.2  nathanw 
   1129  1.35.8.2  nathanw 	DPRINTF(("%s: esp_dma_go(datain = %d)\n",
   1130  1.35.8.2  nathanw 			sc->sc_dev.dv_xname, esc->sc_datain));
   1131  1.35.8.2  nathanw 
   1132  1.35.8.2  nathanw #ifdef ESP_DEBUG
   1133  1.35.8.2  nathanw 	if (esp_debug) esp_dma_print(sc);
   1134  1.35.8.2  nathanw 	else esp_dma_store(sc);
   1135  1.35.8.2  nathanw #endif
   1136  1.35.8.2  nathanw 
   1137  1.35.8.2  nathanw #ifdef ESP_DEBUG
   1138  1.35.8.2  nathanw 	{
   1139  1.35.8.2  nathanw 		int n = NCR_READ_REG(sc, NCR_FFLAG);
   1140  1.35.8.2  nathanw 		DPRINTF(("%s: fifo size = %d, seq = 0x%x\n",
   1141  1.35.8.2  nathanw 				sc->sc_dev.dv_xname,
   1142  1.35.8.2  nathanw 				n & NCRFIFO_FF, (n & NCRFIFO_SS)>>5));
   1143  1.35.8.2  nathanw 	}
   1144  1.35.8.2  nathanw #endif
   1145  1.35.8.2  nathanw 
   1146  1.35.8.2  nathanw 	/* zero length dma transfers are boring */
   1147  1.35.8.2  nathanw 	if (esc->sc_dmasize == 0) {
   1148  1.35.8.3  nathanw /* 		splx(s); */
   1149  1.35.8.2  nathanw 		return;
   1150  1.35.8.2  nathanw 	}
   1151  1.35.8.2  nathanw 
   1152  1.35.8.2  nathanw #if defined(DIAGNOSTIC)
   1153  1.35.8.2  nathanw   if ((esc->sc_begin_size == 0) &&
   1154  1.35.8.2  nathanw 			(esc->sc_main_dmamap->dm_mapsize == 0) &&
   1155  1.35.8.2  nathanw 			(esc->sc_tail_dmamap->dm_mapsize == 0)) {
   1156  1.35.8.4  nathanw #ifdef ESP_DEBUG
   1157  1.35.8.2  nathanw 		esp_dma_print(sc);
   1158  1.35.8.4  nathanw #endif
   1159  1.35.8.2  nathanw 		panic("%s: No DMA requested!",sc->sc_dev.dv_xname);
   1160  1.35.8.2  nathanw 	}
   1161  1.35.8.2  nathanw #endif
   1162  1.35.8.2  nathanw 
   1163  1.35.8.2  nathanw 	/* Stuff the fifo with the begin buffer */
   1164  1.35.8.2  nathanw 	if (esc->sc_datain) {
   1165  1.35.8.2  nathanw 		int i;
   1166  1.35.8.2  nathanw 		DPRINTF(("%s: FIFO read of %d bytes:",
   1167  1.35.8.2  nathanw 				sc->sc_dev.dv_xname,esc->sc_begin_size));
   1168  1.35.8.2  nathanw 		for(i=0;i<esc->sc_begin_size;i++) {
   1169  1.35.8.2  nathanw 			esc->sc_begin[i]=NCR_READ_REG(sc, NCR_FIFO);
   1170  1.35.8.2  nathanw 			DPRINTF((" %02x",esc->sc_begin[i]&0xff));
   1171  1.35.8.2  nathanw 		}
   1172  1.35.8.2  nathanw 		DPRINTF(("\n"));
   1173  1.35.8.2  nathanw 	} else {
   1174  1.35.8.2  nathanw 		int i;
   1175  1.35.8.2  nathanw 		DPRINTF(("%s: FIFO write of %d bytes:",
   1176  1.35.8.2  nathanw 				sc->sc_dev.dv_xname,esc->sc_begin_size));
   1177  1.35.8.2  nathanw 		for(i=0;i<esc->sc_begin_size;i++) {
   1178  1.35.8.2  nathanw 			NCR_WRITE_REG(sc, NCR_FIFO, esc->sc_begin[i]);
   1179  1.35.8.2  nathanw 			DPRINTF((" %02x",esc->sc_begin[i]&0xff));
   1180  1.35.8.2  nathanw 		}
   1181  1.35.8.2  nathanw 		DPRINTF(("\n"));
   1182  1.35.8.2  nathanw 	}
   1183  1.35.8.2  nathanw 
   1184  1.35.8.2  nathanw 	if (esc->sc_main_dmamap->dm_mapsize) {
   1185  1.35.8.4  nathanw 		bus_dmamap_sync(esc->sc_dma->sc_dmat, esc->sc_main_dmamap,
   1186  1.35.8.2  nathanw 				0, esc->sc_main_dmamap->dm_mapsize,
   1187  1.35.8.2  nathanw 				(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
   1188  1.35.8.2  nathanw 		esc->sc_main_dmamap->dm_xfer_len = 0;
   1189  1.35.8.2  nathanw 	}
   1190  1.35.8.2  nathanw 
   1191  1.35.8.2  nathanw 	if (esc->sc_tail_dmamap->dm_mapsize) {
   1192  1.35.8.3  nathanw 		/* if we are a dma write cycle, copy the end slop */
   1193  1.35.8.3  nathanw 		if (!esc->sc_datain) {
   1194  1.35.8.3  nathanw 			memcpy(esc->sc_tail, *esc->sc_dmaaddr+esc->sc_begin_size+esc->sc_main_size,
   1195  1.35.8.3  nathanw 			       esc->sc_dmasize-(esc->sc_begin_size+esc->sc_main_size));
   1196  1.35.8.3  nathanw 		}
   1197  1.35.8.4  nathanw 		bus_dmamap_sync(esc->sc_dma->sc_dmat, esc->sc_tail_dmamap,
   1198  1.35.8.2  nathanw 				0, esc->sc_tail_dmamap->dm_mapsize,
   1199  1.35.8.2  nathanw 				(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
   1200  1.35.8.2  nathanw 		esc->sc_tail_dmamap->dm_xfer_len = 0;
   1201  1.35.8.2  nathanw 	}
   1202  1.35.8.2  nathanw 
   1203  1.35.8.4  nathanw 	stat->nd_exception = 0;
   1204  1.35.8.4  nathanw 	nextdma_start(nsc, (esc->sc_datain ? DMACSR_SETREAD : DMACSR_SETWRITE));
   1205  1.35.8.2  nathanw 
   1206  1.35.8.2  nathanw 	if (esc->sc_datain) {
   1207  1.35.8.2  nathanw 		NCR_WRITE_REG(sc, ESP_DCTL,
   1208  1.35.8.3  nathanw 				ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD | ESPDCTL_DMARD);
   1209  1.35.8.2  nathanw 	} else {
   1210  1.35.8.2  nathanw 		NCR_WRITE_REG(sc, ESP_DCTL,
   1211  1.35.8.3  nathanw 				ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMAMOD);
   1212  1.35.8.2  nathanw 	}
   1213  1.35.8.2  nathanw 	DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
   1214  1.35.8.3  nathanw 
   1215  1.35.8.4  nathanw 	NDTRACEIF (if (esc->sc_begin_size) { *ndtracep++ = '1'; *ndtracep++ = 'A' + esc->sc_begin_size; });
   1216  1.35.8.4  nathanw 	NDTRACEIF (if (esc->sc_main_size) { *ndtracep++ = '2'; *ndtracep++ = '0' + esc->sc_main_dmamap->dm_nsegs; });
   1217  1.35.8.4  nathanw 	NDTRACEIF (if (esc->sc_tail_size) { *ndtracep++ = '3'; *ndtracep++ = 'A' + esc->sc_tail_size; });
   1218  1.35.8.3  nathanw 
   1219  1.35.8.3  nathanw /* 	splx(s); */
   1220  1.35.8.2  nathanw }
   1221  1.35.8.2  nathanw 
   1222  1.35.8.2  nathanw void
   1223  1.35.8.2  nathanw esp_dma_stop(sc)
   1224  1.35.8.2  nathanw 	struct ncr53c9x_softc *sc;
   1225  1.35.8.2  nathanw {
   1226  1.35.8.2  nathanw 	struct esp_softc *esc = (struct esp_softc *)sc;
   1227  1.35.8.4  nathanw 	nextdma_print(esc->sc_dma);
   1228  1.35.8.4  nathanw #ifdef ESP_DEBUG
   1229  1.35.8.2  nathanw 	esp_dma_print(sc);
   1230  1.35.8.4  nathanw #endif
   1231  1.35.8.3  nathanw #if 1
   1232  1.35.8.5  nathanw 	panic("%s: stop not yet implemented",sc->sc_dev.dv_xname);
   1233  1.35.8.3  nathanw #endif
   1234  1.35.8.2  nathanw }
   1235  1.35.8.2  nathanw 
   1236  1.35.8.2  nathanw int
   1237  1.35.8.2  nathanw esp_dma_isactive(sc)
   1238  1.35.8.2  nathanw 	struct ncr53c9x_softc *sc;
   1239  1.35.8.2  nathanw {
   1240  1.35.8.2  nathanw 	struct esp_softc *esc = (struct esp_softc *)sc;
   1241  1.35.8.4  nathanw 	int r = (esc->sc_dmaaddr != NULL);   /* !nextdma_finished(esc->sc_dma); */
   1242  1.35.8.2  nathanw 	DPRINTF(("esp_dma_isactive = %d\n",r));
   1243  1.35.8.2  nathanw 	return(r);
   1244  1.35.8.2  nathanw }
   1245  1.35.8.2  nathanw 
   1246  1.35.8.2  nathanw /****************************************************************/
   1247  1.35.8.2  nathanw 
   1248  1.35.8.3  nathanw int esp_dma_int __P((void *));
   1249  1.35.8.3  nathanw int esp_dma_int(arg)
   1250  1.35.8.3  nathanw 	void *arg;
   1251  1.35.8.3  nathanw {
   1252  1.35.8.4  nathanw 	void nextdma_rotate __P((struct nextdma_softc *));
   1253  1.35.8.4  nathanw 	void nextdma_setup_curr_regs __P((struct nextdma_softc *));
   1254  1.35.8.4  nathanw 	void nextdma_setup_cont_regs __P((struct nextdma_softc *));
   1255  1.35.8.3  nathanw 
   1256  1.35.8.3  nathanw 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
   1257  1.35.8.3  nathanw 	struct esp_softc *esc = (struct esp_softc *)sc;
   1258  1.35.8.4  nathanw 	struct nextdma_softc *nsc = esc->sc_dma;
   1259  1.35.8.4  nathanw 	struct nextdma_status *stat = &nsc->sc_stat;
   1260  1.35.8.3  nathanw 	unsigned int state;
   1261  1.35.8.3  nathanw 
   1262  1.35.8.4  nathanw 	NDTRACEIF (*ndtracep++ = 'E');
   1263  1.35.8.3  nathanw 
   1264  1.35.8.4  nathanw 	state = nd_bsr4 (DD_CSR);
   1265  1.35.8.3  nathanw 
   1266  1.35.8.3  nathanw #if 1
   1267  1.35.8.4  nathanw 	NDTRACEIF (
   1268  1.35.8.4  nathanw 		if (state & DMACSR_COMPLETE) *ndtracep++ = 'c';
   1269  1.35.8.4  nathanw 		if (state & DMACSR_ENABLE) *ndtracep++ = 'e';
   1270  1.35.8.4  nathanw 		if (state & DMACSR_BUSEXC) *ndtracep++ = 'b';
   1271  1.35.8.4  nathanw 		if (state & DMACSR_READ) *ndtracep++ = 'r';
   1272  1.35.8.4  nathanw 		if (state & DMACSR_SUPDATE) *ndtracep++ = 's';
   1273  1.35.8.4  nathanw 		);
   1274  1.35.8.3  nathanw 
   1275  1.35.8.4  nathanw 	NDTRACEIF (*ndtracep++ = 'E');
   1276  1.35.8.3  nathanw 
   1277  1.35.8.4  nathanw #ifdef ESP_DEBUG
   1278  1.35.8.4  nathanw 	if (0) if ((state & DMACSR_BUSEXC) && (state & DMACSR_ENABLE)) ndtraceshow++;
   1279  1.35.8.4  nathanw 	if (0) if ((state & DMACSR_SUPDATE)) ndtraceshow++;
   1280  1.35.8.4  nathanw #endif
   1281  1.35.8.3  nathanw #endif
   1282  1.35.8.3  nathanw 
   1283  1.35.8.4  nathanw 	if ((stat->nd_exception == 0) && (state & DMACSR_COMPLETE) && (state & DMACSR_ENABLE)) {
   1284  1.35.8.4  nathanw 		stat->nd_map->dm_xfer_len += stat->nd_map->dm_segs[stat->nd_idx].ds_len;
   1285  1.35.8.4  nathanw 	}
   1286  1.35.8.3  nathanw 
   1287  1.35.8.4  nathanw 	if ((stat->nd_idx+1) == stat->nd_map->dm_nsegs) {
   1288  1.35.8.4  nathanw 		if (nsc->sc_conf.nd_completed_cb)
   1289  1.35.8.4  nathanw 			(*nsc->sc_conf.nd_completed_cb)(stat->nd_map, nsc->sc_conf.nd_cb_arg);
   1290  1.35.8.3  nathanw 	}
   1291  1.35.8.4  nathanw 	nextdma_rotate(nsc);
   1292  1.35.8.3  nathanw 
   1293  1.35.8.3  nathanw 	if ((state & DMACSR_COMPLETE) && (state & DMACSR_ENABLE)) {
   1294  1.35.8.3  nathanw #if 0
   1295  1.35.8.4  nathanw 		int l = nd_bsr4 (DD_LIMIT) & 0x7FFFFFFF;
   1296  1.35.8.4  nathanw 		int s = nd_bsr4 (DD_STOP);
   1297  1.35.8.3  nathanw #endif
   1298  1.35.8.4  nathanw /* 		nextdma_setup_cont_regs(nsc); */
   1299  1.35.8.4  nathanw 		if (stat->nd_map_cont) {
   1300  1.35.8.4  nathanw 			nd_bsw4 (DD_START, stat->nd_map_cont->dm_segs[stat->nd_idx_cont].ds_addr);
   1301  1.35.8.4  nathanw 			nd_bsw4 (DD_STOP, (stat->nd_map_cont->dm_segs[stat->nd_idx_cont].ds_addr +
   1302  1.35.8.4  nathanw 					   stat->nd_map_cont->dm_segs[stat->nd_idx_cont].ds_len));
   1303  1.35.8.3  nathanw 		}
   1304  1.35.8.3  nathanw 
   1305  1.35.8.4  nathanw 		nd_bsw4 (DD_CSR, DMACSR_CLRCOMPLETE | (state & DMACSR_READ ? DMACSR_SETREAD : DMACSR_SETWRITE) |
   1306  1.35.8.4  nathanw 			 (stat->nd_map_cont ? DMACSR_SETSUPDATE : 0));
   1307  1.35.8.3  nathanw 
   1308  1.35.8.3  nathanw #if 0
   1309  1.35.8.4  nathanw #ifdef ESP_DEBUG
   1310  1.35.8.3  nathanw 		if (state & DMACSR_BUSEXC) {
   1311  1.35.8.4  nathanw 			sprintf (ndtracep, "CE/BUSEXC: %08lX %08X %08X\n",
   1312  1.35.8.4  nathanw 				 (stat->nd_map->dm_segs[stat->nd_idx].ds_addr + stat->nd_map->dm_segs[stat->nd_idx].ds_len),
   1313  1.35.8.3  nathanw 				 l, s);
   1314  1.35.8.4  nathanw 			ndtracep += strlen (ndtracep);
   1315  1.35.8.3  nathanw 		}
   1316  1.35.8.3  nathanw #endif
   1317  1.35.8.4  nathanw #endif
   1318  1.35.8.3  nathanw 	} else {
   1319  1.35.8.3  nathanw #if 0
   1320  1.35.8.3  nathanw 		if (state & DMACSR_BUSEXC) {
   1321  1.35.8.4  nathanw 			while (nd_bsr4 (DD_NEXT) !=
   1322  1.35.8.4  nathanw 			       (nd_bsr4 (DD_LIMIT) & 0x7FFFFFFF))
   1323  1.35.8.3  nathanw 				printf ("Y"); /* DELAY(50); */
   1324  1.35.8.4  nathanw 			state = nd_bsr4 (DD_CSR);
   1325  1.35.8.3  nathanw 		}
   1326  1.35.8.3  nathanw #endif
   1327  1.35.8.3  nathanw 
   1328  1.35.8.3  nathanw 		if (!(state & DMACSR_SUPDATE)) {
   1329  1.35.8.4  nathanw 			nextdma_rotate(nsc);
   1330  1.35.8.3  nathanw 		} else {
   1331  1.35.8.4  nathanw 			nd_bsw4 (DD_CSR, DMACSR_CLRCOMPLETE |
   1332  1.35.8.4  nathanw 				 DMACSR_INITBUF | DMACSR_RESET |
   1333  1.35.8.4  nathanw 				 (state & DMACSR_READ ? DMACSR_SETREAD : DMACSR_SETWRITE));
   1334  1.35.8.4  nathanw 
   1335  1.35.8.4  nathanw 			nd_bsw4 (DD_NEXT, stat->nd_map->dm_segs[stat->nd_idx].ds_addr);
   1336  1.35.8.4  nathanw 			nd_bsw4 (DD_LIMIT,
   1337  1.35.8.4  nathanw 				 (stat->nd_map->dm_segs[stat->nd_idx].ds_addr +
   1338  1.35.8.4  nathanw 				  stat->nd_map->dm_segs[stat->nd_idx].ds_len) | 0/* x80000000 */);
   1339  1.35.8.4  nathanw 			if (stat->nd_map_cont) {
   1340  1.35.8.4  nathanw 				nd_bsw4 (DD_START,
   1341  1.35.8.4  nathanw 					 stat->nd_map_cont->dm_segs[stat->nd_idx_cont].ds_addr);
   1342  1.35.8.4  nathanw 				nd_bsw4 (DD_STOP,
   1343  1.35.8.4  nathanw 					 (stat->nd_map_cont->dm_segs[stat->nd_idx_cont].ds_addr +
   1344  1.35.8.4  nathanw 					  stat->nd_map_cont->dm_segs[stat->nd_idx_cont].ds_len) | 0/* x80000000 */);
   1345  1.35.8.3  nathanw 			}
   1346  1.35.8.4  nathanw 			nd_bsw4 (DD_CSR, DMACSR_SETENABLE |
   1347  1.35.8.4  nathanw 				 DMACSR_CLRCOMPLETE | (state & DMACSR_READ ? DMACSR_SETREAD : DMACSR_SETWRITE) |
   1348  1.35.8.4  nathanw 				 (stat->nd_map_cont ? DMACSR_SETSUPDATE : 0));
   1349  1.35.8.3  nathanw #if 1
   1350  1.35.8.4  nathanw #ifdef ESP_DEBUG
   1351  1.35.8.4  nathanw 				sprintf (ndtracep, "supdate ");
   1352  1.35.8.4  nathanw 				ndtracep += strlen (ndtracep);
   1353  1.35.8.4  nathanw 				sprintf (ndtracep, "%08X %08X %08X %08X ",
   1354  1.35.8.4  nathanw 					 nd_bsr4 (DD_NEXT),
   1355  1.35.8.4  nathanw 					 nd_bsr4 (DD_LIMIT) & 0x7FFFFFFF,
   1356  1.35.8.4  nathanw 					 nd_bsr4 (DD_START),
   1357  1.35.8.4  nathanw 					 nd_bsr4 (DD_STOP) & 0x7FFFFFFF);
   1358  1.35.8.4  nathanw 				ndtracep += strlen (ndtracep);
   1359  1.35.8.4  nathanw #endif
   1360  1.35.8.3  nathanw #endif
   1361  1.35.8.4  nathanw 			stat->nd_exception++;
   1362  1.35.8.3  nathanw 			return(1);
   1363  1.35.8.3  nathanw 			/* NCR_WRITE_REG(sc, ESP_DCTL, ctl); */
   1364  1.35.8.3  nathanw 			goto restart;
   1365  1.35.8.3  nathanw 		}
   1366  1.35.8.3  nathanw 
   1367  1.35.8.4  nathanw 		if (stat->nd_map) {
   1368  1.35.8.3  nathanw #if 1
   1369  1.35.8.4  nathanw #ifdef ESP_DEBUG
   1370  1.35.8.4  nathanw 				sprintf (ndtracep, "%08X %08X %08X %08X ",
   1371  1.35.8.4  nathanw 					 nd_bsr4 (DD_NEXT),
   1372  1.35.8.4  nathanw 					 nd_bsr4 (DD_LIMIT) & 0x7FFFFFFF,
   1373  1.35.8.4  nathanw 					 nd_bsr4 (DD_START),
   1374  1.35.8.4  nathanw 					 nd_bsr4 (DD_STOP) & 0x7FFFFFFF);
   1375  1.35.8.4  nathanw 				ndtracep += strlen (ndtracep);
   1376  1.35.8.4  nathanw #endif
   1377  1.35.8.3  nathanw #endif
   1378  1.35.8.3  nathanw 
   1379  1.35.8.3  nathanw #if 0
   1380  1.35.8.4  nathanw 			nd_bsw4 (DD_CSR, DMACSR_CLRCOMPLETE | DMACSR_RESET);
   1381  1.35.8.3  nathanw 
   1382  1.35.8.4  nathanw 			nd_bsw4 (DD_CSR, 0);
   1383  1.35.8.3  nathanw #endif
   1384  1.35.8.3  nathanw #if 1
   1385  1.35.8.3  nathanw  /* 6/2 */
   1386  1.35.8.4  nathanw 			nd_bsw4 (DD_CSR, DMACSR_CLRCOMPLETE |
   1387  1.35.8.4  nathanw 				 DMACSR_INITBUF | DMACSR_RESET |
   1388  1.35.8.4  nathanw 				 (state & DMACSR_READ ? DMACSR_SETREAD : DMACSR_SETWRITE));
   1389  1.35.8.3  nathanw 
   1390  1.35.8.4  nathanw 			/* 			nextdma_setup_curr_regs(nsc); */
   1391  1.35.8.4  nathanw 			nd_bsw4 (DD_NEXT, stat->nd_map->dm_segs[stat->nd_idx].ds_addr);
   1392  1.35.8.4  nathanw 			nd_bsw4 (DD_LIMIT,
   1393  1.35.8.4  nathanw 				 (stat->nd_map->dm_segs[stat->nd_idx].ds_addr +
   1394  1.35.8.4  nathanw 				  stat->nd_map->dm_segs[stat->nd_idx].ds_len) | 0/* x80000000 */);
   1395  1.35.8.4  nathanw 			/* 			nextdma_setup_cont_regs(nsc); */
   1396  1.35.8.4  nathanw 			if (stat->nd_map_cont) {
   1397  1.35.8.4  nathanw 				nd_bsw4 (DD_START,
   1398  1.35.8.4  nathanw 					 stat->nd_map_cont->dm_segs[stat->nd_idx_cont].ds_addr);
   1399  1.35.8.4  nathanw 				nd_bsw4 (DD_STOP,
   1400  1.35.8.4  nathanw 					 (stat->nd_map_cont->dm_segs[stat->nd_idx_cont].ds_addr +
   1401  1.35.8.4  nathanw 					  stat->nd_map_cont->dm_segs[stat->nd_idx_cont].ds_len) | 0/* x80000000 */);
   1402  1.35.8.3  nathanw 			}
   1403  1.35.8.3  nathanw 
   1404  1.35.8.4  nathanw 			nd_bsw4 (DD_CSR,
   1405  1.35.8.4  nathanw 				 DMACSR_SETENABLE | (stat->nd_map_cont ? DMACSR_SETSUPDATE : 0) |
   1406  1.35.8.4  nathanw 				 (state & DMACSR_READ ? DMACSR_SETREAD : DMACSR_SETWRITE));
   1407  1.35.8.4  nathanw #ifdef ESP_DEBUG
   1408  1.35.8.4  nathanw 			/* ndtraceshow++; */
   1409  1.35.8.4  nathanw #endif
   1410  1.35.8.4  nathanw 			stat->nd_exception++;
   1411  1.35.8.3  nathanw 			return(1);
   1412  1.35.8.3  nathanw #endif
   1413  1.35.8.3  nathanw 			/* NCR_WRITE_REG(sc, ESP_DCTL, ctl); */
   1414  1.35.8.3  nathanw 			goto restart;
   1415  1.35.8.3  nathanw 		restart:
   1416  1.35.8.3  nathanw #if 1
   1417  1.35.8.4  nathanw #ifdef ESP_DEBUG
   1418  1.35.8.4  nathanw 			sprintf (ndtracep, "restart %08lX %08lX\n",
   1419  1.35.8.4  nathanw 				 stat->nd_map->dm_segs[stat->nd_idx].ds_addr,
   1420  1.35.8.4  nathanw 				 stat->nd_map->dm_segs[stat->nd_idx].ds_addr +
   1421  1.35.8.4  nathanw 				 stat->nd_map->dm_segs[stat->nd_idx].ds_len);
   1422  1.35.8.4  nathanw 			if (stat->nd_map_cont) {
   1423  1.35.8.4  nathanw 				sprintf (ndtracep + strlen(ndtracep) - 1, " %08lX %08lX\n",
   1424  1.35.8.4  nathanw 					 stat->nd_map_cont->dm_segs[stat->nd_idx_cont].ds_addr,
   1425  1.35.8.4  nathanw 					 stat->nd_map_cont->dm_segs[stat->nd_idx_cont].ds_addr +
   1426  1.35.8.4  nathanw 					 stat->nd_map_cont->dm_segs[stat->nd_idx_cont].ds_len);
   1427  1.35.8.3  nathanw 			}
   1428  1.35.8.4  nathanw 			ndtracep += strlen (ndtracep);
   1429  1.35.8.4  nathanw #endif
   1430  1.35.8.3  nathanw #endif
   1431  1.35.8.4  nathanw 			nextdma_print(nsc);
   1432  1.35.8.3  nathanw 			NCR_WRITE_REG(sc, ESP_DCTL, ESPDCTL_16MHZ | ESPDCTL_INTENB);
   1433  1.35.8.3  nathanw 			printf ("ff:%02x tcm:%d tcl:%d esp_dstat:%02x state:%02x step: %02x intr:%02x state:%08X\n",
   1434  1.35.8.3  nathanw 				NCR_READ_REG(sc, NCR_FFLAG),
   1435  1.35.8.3  nathanw 				NCR_READ_REG((sc), NCR_TCM), NCR_READ_REG((sc), NCR_TCL),
   1436  1.35.8.3  nathanw 				NCR_READ_REG(sc, ESP_DSTAT),
   1437  1.35.8.3  nathanw 				NCR_READ_REG(sc, NCR_STAT), NCR_READ_REG(sc, NCR_STEP),
   1438  1.35.8.3  nathanw 				NCR_READ_REG(sc, NCR_INTR), state);
   1439  1.35.8.4  nathanw #ifdef ESP_DEBUG
   1440  1.35.8.4  nathanw 			*ndtracep = '\0';
   1441  1.35.8.4  nathanw 			printf ("ndtrace: %s\n", ndtrace);
   1442  1.35.8.4  nathanw #endif
   1443  1.35.8.3  nathanw 			panic("%s: busexc/supdate occured.  Please email this output to chris (at) pin.lu.",
   1444  1.35.8.3  nathanw 			      sc->sc_dev.dv_xname);
   1445  1.35.8.4  nathanw #ifdef ESP_DEBUG
   1446  1.35.8.4  nathanw 			ndtraceshow++;
   1447  1.35.8.4  nathanw #endif
   1448  1.35.8.3  nathanw 		} else {
   1449  1.35.8.4  nathanw 			nd_bsw4 (DD_CSR, DMACSR_CLRCOMPLETE | DMACSR_RESET);
   1450  1.35.8.4  nathanw 			if (nsc->sc_conf.nd_shutdown_cb)
   1451  1.35.8.4  nathanw 				(*nsc->sc_conf.nd_shutdown_cb)(nsc->sc_conf.nd_cb_arg);
   1452  1.35.8.3  nathanw 		}
   1453  1.35.8.3  nathanw 	}
   1454  1.35.8.3  nathanw 	return (1);
   1455  1.35.8.3  nathanw }
   1456  1.35.8.3  nathanw 
   1457  1.35.8.2  nathanw /* Internal dma callback routines */
   1458  1.35.8.2  nathanw bus_dmamap_t
   1459  1.35.8.2  nathanw esp_dmacb_continue(arg)
   1460  1.35.8.2  nathanw 	void *arg;
   1461  1.35.8.2  nathanw {
   1462  1.35.8.2  nathanw 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
   1463  1.35.8.2  nathanw 	struct esp_softc *esc = (struct esp_softc *)sc;
   1464  1.35.8.2  nathanw 
   1465  1.35.8.4  nathanw 	NDTRACEIF (*ndtracep++ = 'x');
   1466  1.35.8.2  nathanw 	DPRINTF(("%s: dma continue\n",sc->sc_dev.dv_xname));
   1467  1.35.8.2  nathanw 
   1468  1.35.8.2  nathanw #ifdef DIAGNOSTIC
   1469  1.35.8.2  nathanw 	if ((esc->sc_datain < 0) || (esc->sc_datain > 1)) {
   1470  1.35.8.2  nathanw 		panic("%s: map not loaded in dma continue callback, datain = %d",
   1471  1.35.8.2  nathanw 				sc->sc_dev.dv_xname,esc->sc_datain);
   1472  1.35.8.2  nathanw 	}
   1473  1.35.8.2  nathanw #endif
   1474  1.35.8.2  nathanw 
   1475  1.35.8.2  nathanw 	if ((!(esc->sc_loaded & ESP_LOADED_MAIN)) &&
   1476  1.35.8.2  nathanw 			(esc->sc_main_dmamap->dm_mapsize)) {
   1477  1.35.8.2  nathanw 			DPRINTF(("%s: Loading main map\n",sc->sc_dev.dv_xname));
   1478  1.35.8.2  nathanw #if 0
   1479  1.35.8.4  nathanw 			bus_dmamap_sync(esc->sc_dma->sc_dmat, esc->sc_main_dmamap,
   1480  1.35.8.2  nathanw 					0, esc->sc_main_dmamap->dm_mapsize,
   1481  1.35.8.2  nathanw 					(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
   1482  1.35.8.2  nathanw 			esc->sc_main_dmamap->dm_xfer_len = 0;
   1483  1.35.8.2  nathanw #endif
   1484  1.35.8.2  nathanw 			esc->sc_loaded |= ESP_LOADED_MAIN;
   1485  1.35.8.2  nathanw 			return(esc->sc_main_dmamap);
   1486  1.35.8.2  nathanw 	}
   1487  1.35.8.2  nathanw 
   1488  1.35.8.2  nathanw 	if ((!(esc->sc_loaded & ESP_LOADED_TAIL)) &&
   1489  1.35.8.2  nathanw 			(esc->sc_tail_dmamap->dm_mapsize)) {
   1490  1.35.8.2  nathanw 			DPRINTF(("%s: Loading tail map\n",sc->sc_dev.dv_xname));
   1491  1.35.8.2  nathanw #if 0
   1492  1.35.8.4  nathanw 			bus_dmamap_sync(esc->sc_dma->sc_dmat, esc->sc_tail_dmamap,
   1493  1.35.8.2  nathanw 					0, esc->sc_tail_dmamap->dm_mapsize,
   1494  1.35.8.2  nathanw 					(esc->sc_datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE));
   1495  1.35.8.2  nathanw 			esc->sc_tail_dmamap->dm_xfer_len = 0;
   1496  1.35.8.2  nathanw #endif
   1497  1.35.8.2  nathanw 			esc->sc_loaded |= ESP_LOADED_TAIL;
   1498  1.35.8.2  nathanw 			return(esc->sc_tail_dmamap);
   1499  1.35.8.2  nathanw 	}
   1500  1.35.8.2  nathanw 
   1501  1.35.8.2  nathanw 	DPRINTF(("%s: not loading map\n",sc->sc_dev.dv_xname));
   1502  1.35.8.2  nathanw 	return(0);
   1503  1.35.8.2  nathanw }
   1504  1.35.8.2  nathanw 
   1505  1.35.8.2  nathanw 
   1506  1.35.8.2  nathanw void
   1507  1.35.8.2  nathanw esp_dmacb_completed(map, arg)
   1508  1.35.8.2  nathanw 	bus_dmamap_t map;
   1509  1.35.8.2  nathanw 	void *arg;
   1510  1.35.8.2  nathanw {
   1511  1.35.8.2  nathanw 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
   1512  1.35.8.2  nathanw 	struct esp_softc *esc = (struct esp_softc *)sc;
   1513  1.35.8.2  nathanw 
   1514  1.35.8.4  nathanw 	NDTRACEIF (*ndtracep++ = 'X');
   1515  1.35.8.2  nathanw 	DPRINTF(("%s: dma completed\n",sc->sc_dev.dv_xname));
   1516  1.35.8.2  nathanw 
   1517  1.35.8.2  nathanw #ifdef DIAGNOSTIC
   1518  1.35.8.2  nathanw 	if ((esc->sc_datain < 0) || (esc->sc_datain > 1)) {
   1519  1.35.8.2  nathanw 		panic("%s: invalid dma direction in completed callback, datain = %d",
   1520  1.35.8.2  nathanw 				sc->sc_dev.dv_xname,esc->sc_datain);
   1521  1.35.8.2  nathanw 	}
   1522  1.35.8.2  nathanw #endif
   1523  1.35.8.2  nathanw 
   1524  1.35.8.2  nathanw #if defined(DIAGNOSTIC) && 0
   1525  1.35.8.2  nathanw 	{
   1526  1.35.8.2  nathanw 		int i;
   1527  1.35.8.2  nathanw 		for(i=0;i<map->dm_nsegs;i++) {
   1528  1.35.8.2  nathanw 			if (map->dm_xfer_len != map->dm_mapsize) {
   1529  1.35.8.2  nathanw 				printf("%s: map->dm_mapsize = %d\n", sc->sc_dev.dv_xname,map->dm_mapsize);
   1530  1.35.8.2  nathanw 				printf("%s: map->dm_nsegs = %d\n", sc->sc_dev.dv_xname,map->dm_nsegs);
   1531  1.35.8.2  nathanw 				printf("%s: map->dm_xfer_len = %d\n", sc->sc_dev.dv_xname,map->dm_xfer_len);
   1532  1.35.8.2  nathanw 				for(i=0;i<map->dm_nsegs;i++) {
   1533  1.35.8.2  nathanw 					printf("%s: map->dm_segs[%d].ds_addr = 0x%08lx\n",
   1534  1.35.8.2  nathanw 							sc->sc_dev.dv_xname,i,map->dm_segs[i].ds_addr);
   1535  1.35.8.2  nathanw 					printf("%s: map->dm_segs[%d].ds_len = %d\n",
   1536  1.35.8.2  nathanw 							sc->sc_dev.dv_xname,i,map->dm_segs[i].ds_len);
   1537  1.35.8.2  nathanw 				}
   1538  1.35.8.5  nathanw 				panic("%s: incomplete dma transfer",sc->sc_dev.dv_xname);
   1539  1.35.8.2  nathanw 			}
   1540  1.35.8.2  nathanw 		}
   1541  1.35.8.2  nathanw 	}
   1542  1.35.8.2  nathanw #endif
   1543  1.35.8.2  nathanw 
   1544  1.35.8.2  nathanw 	if (map == esc->sc_main_dmamap) {
   1545  1.35.8.2  nathanw #ifdef DIAGNOSTIC
   1546  1.35.8.2  nathanw 		if ((esc->sc_loaded & ESP_UNLOADED_MAIN) ||
   1547  1.35.8.2  nathanw 				!(esc->sc_loaded & ESP_LOADED_MAIN)) {
   1548  1.35.8.5  nathanw 			panic("%s: unexpected completed call for main map",sc->sc_dev.dv_xname);
   1549  1.35.8.2  nathanw 		}
   1550  1.35.8.2  nathanw #endif
   1551  1.35.8.2  nathanw 		esc->sc_loaded |= ESP_UNLOADED_MAIN;
   1552  1.35.8.2  nathanw 	} else if (map == esc->sc_tail_dmamap) {
   1553  1.35.8.2  nathanw #ifdef DIAGNOSTIC
   1554  1.35.8.2  nathanw 		if ((esc->sc_loaded & ESP_UNLOADED_TAIL) ||
   1555  1.35.8.2  nathanw 				!(esc->sc_loaded & ESP_LOADED_TAIL)) {
   1556  1.35.8.5  nathanw 			panic("%s: unexpected completed call for tail map",sc->sc_dev.dv_xname);
   1557  1.35.8.2  nathanw 		}
   1558  1.35.8.2  nathanw #endif
   1559  1.35.8.2  nathanw 		esc->sc_loaded |= ESP_UNLOADED_TAIL;
   1560  1.35.8.2  nathanw 	}
   1561  1.35.8.2  nathanw #ifdef DIAGNOSTIC
   1562  1.35.8.2  nathanw 	 else {
   1563  1.35.8.2  nathanw 		panic("%s: unexpected completed map", sc->sc_dev.dv_xname);
   1564  1.35.8.2  nathanw 	}
   1565  1.35.8.2  nathanw #endif
   1566  1.35.8.2  nathanw 
   1567  1.35.8.2  nathanw #ifdef ESP_DEBUG
   1568  1.35.8.2  nathanw 	if (esp_debug) {
   1569  1.35.8.2  nathanw 		if (map == esc->sc_main_dmamap) {
   1570  1.35.8.2  nathanw 			printf("%s: completed main map\n",sc->sc_dev.dv_xname);
   1571  1.35.8.2  nathanw 		} else if (map == esc->sc_tail_dmamap) {
   1572  1.35.8.2  nathanw 			printf("%s: completed tail map\n",sc->sc_dev.dv_xname);
   1573  1.35.8.2  nathanw 		}
   1574  1.35.8.2  nathanw 	}
   1575  1.35.8.2  nathanw #endif
   1576  1.35.8.2  nathanw 
   1577  1.35.8.2  nathanw #if 0
   1578  1.35.8.2  nathanw 	if ((map == esc->sc_tail_dmamap) ||
   1579  1.35.8.2  nathanw 			((esc->sc_tail_size == 0) && (map == esc->sc_main_dmamap))) {
   1580  1.35.8.2  nathanw 
   1581  1.35.8.2  nathanw 		/* Clear the DMAMOD bit in the DCTL register to give control
   1582  1.35.8.2  nathanw 		 * back to the scsi chip.
   1583  1.35.8.2  nathanw 		 */
   1584  1.35.8.2  nathanw 		if (esc->sc_datain) {
   1585  1.35.8.2  nathanw 			NCR_WRITE_REG(sc, ESP_DCTL,
   1586  1.35.8.3  nathanw 					ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
   1587  1.35.8.2  nathanw 		} else {
   1588  1.35.8.2  nathanw 			NCR_WRITE_REG(sc, ESP_DCTL,
   1589  1.35.8.3  nathanw 					ESPDCTL_16MHZ | ESPDCTL_INTENB);
   1590  1.35.8.2  nathanw 		}
   1591  1.35.8.2  nathanw 		DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
   1592  1.35.8.2  nathanw 	}
   1593  1.35.8.2  nathanw #endif
   1594  1.35.8.2  nathanw 
   1595  1.35.8.2  nathanw 
   1596  1.35.8.2  nathanw #if 0
   1597  1.35.8.4  nathanw 	bus_dmamap_sync(esc->sc_dma->sc_dmat, map,
   1598  1.35.8.2  nathanw 			0, map->dm_mapsize,
   1599  1.35.8.2  nathanw 			(esc->sc_datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
   1600  1.35.8.2  nathanw #endif
   1601  1.35.8.2  nathanw 
   1602  1.35.8.2  nathanw }
   1603  1.35.8.2  nathanw 
   1604  1.35.8.2  nathanw void
   1605  1.35.8.2  nathanw esp_dmacb_shutdown(arg)
   1606  1.35.8.2  nathanw 	void *arg;
   1607  1.35.8.2  nathanw {
   1608  1.35.8.2  nathanw 	struct ncr53c9x_softc *sc = (struct ncr53c9x_softc *)arg;
   1609  1.35.8.2  nathanw 	struct esp_softc *esc = (struct esp_softc *)sc;
   1610  1.35.8.2  nathanw 
   1611  1.35.8.4  nathanw 	NDTRACEIF (*ndtracep++ = 'S');
   1612  1.35.8.2  nathanw 	DPRINTF(("%s: dma shutdown\n",sc->sc_dev.dv_xname));
   1613  1.35.8.2  nathanw 
   1614  1.35.8.3  nathanw 	if (esc->sc_loaded == 0)
   1615  1.35.8.3  nathanw 		return;
   1616  1.35.8.3  nathanw 
   1617  1.35.8.2  nathanw #if 0
   1618  1.35.8.2  nathanw 	{
   1619  1.35.8.2  nathanw 		/* Clear the DMAMOD bit in the DCTL register to give control
   1620  1.35.8.2  nathanw 		 * back to the scsi chip.
   1621  1.35.8.2  nathanw 		 */
   1622  1.35.8.2  nathanw 		if (esc->sc_datain) {
   1623  1.35.8.2  nathanw 			NCR_WRITE_REG(sc, ESP_DCTL,
   1624  1.35.8.3  nathanw 					ESPDCTL_16MHZ | ESPDCTL_INTENB | ESPDCTL_DMARD);
   1625  1.35.8.2  nathanw 		} else {
   1626  1.35.8.2  nathanw 			NCR_WRITE_REG(sc, ESP_DCTL,
   1627  1.35.8.3  nathanw 					ESPDCTL_16MHZ | ESPDCTL_INTENB);
   1628  1.35.8.2  nathanw 		}
   1629  1.35.8.2  nathanw 		DPRINTF(("esp dctl is 0x%02x\n",NCR_READ_REG(sc,ESP_DCTL)));
   1630  1.35.8.2  nathanw 	}
   1631  1.35.8.2  nathanw #endif
   1632  1.35.8.2  nathanw 
   1633  1.35.8.2  nathanw 	DPRINTF(("%s: esp_dma_nest == %d\n",sc->sc_dev.dv_xname,esp_dma_nest));
   1634  1.35.8.2  nathanw 
   1635  1.35.8.2  nathanw 	/* Stuff the end slop into fifo */
   1636  1.35.8.2  nathanw 
   1637  1.35.8.2  nathanw #ifdef ESP_DEBUG
   1638  1.35.8.2  nathanw 	if (esp_debug) {
   1639  1.35.8.2  nathanw 
   1640  1.35.8.2  nathanw 		int n = NCR_READ_REG(sc, NCR_FFLAG);
   1641  1.35.8.2  nathanw 		DPRINTF(("%s: fifo size = %d, seq = 0x%x\n",
   1642  1.35.8.2  nathanw 				sc->sc_dev.dv_xname,n & NCRFIFO_FF, (n & NCRFIFO_SS)>>5));
   1643  1.35.8.2  nathanw 	}
   1644  1.35.8.2  nathanw #endif
   1645  1.35.8.2  nathanw 
   1646  1.35.8.2  nathanw 	if (esc->sc_main_dmamap->dm_mapsize) {
   1647  1.35.8.3  nathanw 		if (!esc->sc_datain) { /* unpatch the dma map for write overrun */
   1648  1.35.8.3  nathanw 			esc->sc_main_dmamap->dm_mapsize -= ESP_DMA_OVERRUN;
   1649  1.35.8.3  nathanw 			esc->sc_main_dmamap->dm_segs[esc->sc_main_dmamap->dm_nsegs - 1].ds_len -=
   1650  1.35.8.3  nathanw 				ESP_DMA_OVERRUN;
   1651  1.35.8.3  nathanw 		}
   1652  1.35.8.4  nathanw 		bus_dmamap_sync(esc->sc_dma->sc_dmat, esc->sc_main_dmamap,
   1653  1.35.8.2  nathanw 			0, esc->sc_main_dmamap->dm_mapsize,
   1654  1.35.8.2  nathanw 				(esc->sc_datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
   1655  1.35.8.4  nathanw 		bus_dmamap_unload(esc->sc_dma->sc_dmat, esc->sc_main_dmamap);
   1656  1.35.8.4  nathanw 		NDTRACEIF (
   1657  1.35.8.4  nathanw 			sprintf (ndtracep, "m%ld", esc->sc_main_dmamap->dm_xfer_len);
   1658  1.35.8.4  nathanw 			ndtracep += strlen (ndtracep);
   1659  1.35.8.4  nathanw 			);
   1660  1.35.8.2  nathanw 	}
   1661  1.35.8.2  nathanw 
   1662  1.35.8.2  nathanw 	if (esc->sc_tail_dmamap->dm_mapsize) {
   1663  1.35.8.4  nathanw 		bus_dmamap_sync(esc->sc_dma->sc_dmat, esc->sc_tail_dmamap,
   1664  1.35.8.2  nathanw 			0, esc->sc_tail_dmamap->dm_mapsize,
   1665  1.35.8.2  nathanw 				(esc->sc_datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE));
   1666  1.35.8.4  nathanw 		bus_dmamap_unload(esc->sc_dma->sc_dmat, esc->sc_tail_dmamap);
   1667  1.35.8.3  nathanw 		/* copy the tail dma buffer data for read transfers */
   1668  1.35.8.3  nathanw 		if (esc->sc_datain) {
   1669  1.35.8.3  nathanw 			memcpy(*esc->sc_dmaaddr+esc->sc_begin_size+esc->sc_main_size,
   1670  1.35.8.3  nathanw 			       esc->sc_tail, esc->sc_dmasize-(esc->sc_begin_size+esc->sc_main_size));
   1671  1.35.8.3  nathanw 		}
   1672  1.35.8.4  nathanw 		NDTRACEIF (
   1673  1.35.8.4  nathanw 			sprintf (ndtracep, "t%ld", esc->sc_tail_dmamap->dm_xfer_len);
   1674  1.35.8.4  nathanw 			ndtracep += strlen (ndtracep);
   1675  1.35.8.4  nathanw 			);
   1676  1.35.8.2  nathanw 	}
   1677  1.35.8.2  nathanw 
   1678  1.35.8.2  nathanw #ifdef ESP_DEBUG
   1679  1.35.8.2  nathanw 	if (esp_debug) {
   1680  1.35.8.2  nathanw 		printf("%s: dma_shutdown: addr=%p,len=0x%08x,size=0x%08x\n",
   1681  1.35.8.2  nathanw 				sc->sc_dev.dv_xname,
   1682  1.35.8.2  nathanw 				*esc->sc_dmaaddr, *esc->sc_dmalen, esc->sc_dmasize);
   1683  1.35.8.2  nathanw 		if (esp_debug > 10) {
   1684  1.35.8.2  nathanw 			esp_hex_dump(*(esc->sc_dmaaddr),esc->sc_dmasize);
   1685  1.35.8.2  nathanw 			printf("%s: tail=%p,tailbuf=%p,tail_size=0x%08x\n",
   1686  1.35.8.2  nathanw 					sc->sc_dev.dv_xname,
   1687  1.35.8.2  nathanw 					esc->sc_tail, &(esc->sc_tailbuf[0]), esc->sc_tail_size);
   1688  1.35.8.2  nathanw 			esp_hex_dump(&(esc->sc_tailbuf[0]),sizeof(esc->sc_tailbuf));
   1689  1.35.8.2  nathanw 		}
   1690  1.35.8.2  nathanw 	}
   1691  1.35.8.2  nathanw #endif
   1692  1.35.8.2  nathanw 
   1693  1.35.8.2  nathanw 	esc->sc_main = 0;
   1694  1.35.8.2  nathanw 	esc->sc_main_size = 0;
   1695  1.35.8.2  nathanw 	esc->sc_tail = 0;
   1696  1.35.8.2  nathanw 	esc->sc_tail_size = 0;
   1697  1.35.8.2  nathanw 
   1698  1.35.8.2  nathanw 	esc->sc_datain = -1;
   1699  1.35.8.3  nathanw /* 	esc->sc_dmaaddr = 0; */
   1700  1.35.8.3  nathanw /* 	esc->sc_dmalen  = 0; */
   1701  1.35.8.3  nathanw /* 	esc->sc_dmasize = 0; */
   1702  1.35.8.2  nathanw 
   1703  1.35.8.2  nathanw 	esc->sc_loaded = 0;
   1704  1.35.8.2  nathanw 
   1705  1.35.8.2  nathanw 	esc->sc_begin = 0;
   1706  1.35.8.2  nathanw 	esc->sc_begin_size = 0;
   1707  1.35.8.2  nathanw 
   1708  1.35.8.2  nathanw #ifdef ESP_DEBUG
   1709  1.35.8.2  nathanw 	if (esp_debug) {
   1710  1.35.8.2  nathanw 		char sbuf[256];
   1711  1.35.8.2  nathanw 
   1712  1.35.8.2  nathanw 		bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRSTAT)),
   1713  1.35.8.2  nathanw 				 NEXT_INTR_BITS, sbuf, sizeof(sbuf));
   1714  1.35.8.2  nathanw 		printf("  *intrstat = 0x%s\n", sbuf);
   1715  1.35.8.2  nathanw 
   1716  1.35.8.2  nathanw 		bitmask_snprintf((*(volatile u_long *)IIOV(NEXT_P_INTRMASK)),
   1717  1.35.8.2  nathanw 				 NEXT_INTR_BITS, sbuf, sizeof(sbuf));
   1718  1.35.8.2  nathanw 		printf("  *intrmask = 0x%s\n", sbuf);
   1719  1.35.8.2  nathanw 	}
   1720  1.35.8.2  nathanw #endif
   1721  1.35.8.2  nathanw }
   1722